2 * arch/arm/mach-orion5x/common.c
4 * Core functions for Marvell Orion 5x SoCs
6 * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
8 * This file is licensed under the terms of the GNU General Public
9 * License version 2. This program is licensed "as is" without any
10 * warranty of any kind, whether express or implied.
13 #include <linux/kernel.h>
14 #include <linux/init.h>
15 #include <linux/platform_device.h>
16 #include <linux/dma-mapping.h>
17 #include <linux/serial_8250.h>
18 #include <linux/mv643xx_i2c.h>
19 #include <linux/ata_platform.h>
20 #include <linux/delay.h>
21 #include <linux/clk-provider.h>
22 #include <linux/cpu.h>
25 #include <asm/setup.h>
26 #include <asm/system_misc.h>
27 #include <asm/mach/arch.h>
28 #include <asm/mach/map.h>
29 #include <asm/mach/time.h>
30 #include <linux/platform_data/mtd-orion_nand.h>
31 #include <linux/platform_data/usb-ehci-orion.h>
32 #include <plat/time.h>
33 #include <plat/common.h>
35 #include "bridge-regs.h"
39 /*****************************************************************************
41 ****************************************************************************/
42 static struct map_desc orion5x_io_desc
[] __initdata
= {
44 .virtual = (unsigned long) ORION5X_REGS_VIRT_BASE
,
45 .pfn
= __phys_to_pfn(ORION5X_REGS_PHYS_BASE
),
46 .length
= ORION5X_REGS_SIZE
,
49 .virtual = (unsigned long) ORION5X_PCIE_WA_VIRT_BASE
,
50 .pfn
= __phys_to_pfn(ORION5X_PCIE_WA_PHYS_BASE
),
51 .length
= ORION5X_PCIE_WA_SIZE
,
56 void __init
orion5x_map_io(void)
58 iotable_init(orion5x_io_desc
, ARRAY_SIZE(orion5x_io_desc
));
62 /*****************************************************************************
64 ****************************************************************************/
65 static struct clk
*tclk
;
67 void __init
clk_init(void)
69 tclk
= clk_register_fixed_rate(NULL
, "tclk", NULL
, 0, orion5x_tclk
);
71 orion_clkdev_init(tclk
);
74 /*****************************************************************************
76 ****************************************************************************/
77 void __init
orion5x_ehci0_init(void)
79 orion_ehci_init(ORION5X_USB0_PHYS_BASE
, IRQ_ORION5X_USB0_CTRL
,
84 /*****************************************************************************
86 ****************************************************************************/
87 void __init
orion5x_ehci1_init(void)
89 orion_ehci_1_init(ORION5X_USB1_PHYS_BASE
, IRQ_ORION5X_USB1_CTRL
);
93 /*****************************************************************************
95 ****************************************************************************/
96 void __init
orion5x_eth_init(struct mv643xx_eth_platform_data
*eth_data
)
98 orion_ge00_init(eth_data
,
99 ORION5X_ETH_PHYS_BASE
, IRQ_ORION5X_ETH_SUM
,
101 MV643XX_TX_CSUM_DEFAULT_LIMIT
);
105 /*****************************************************************************
107 ****************************************************************************/
108 void __init
orion5x_eth_switch_init(struct dsa_chip_data
*d
)
110 orion_ge00_switch_init(d
);
114 /*****************************************************************************
116 ****************************************************************************/
117 void __init
orion5x_i2c_init(void)
119 orion_i2c_init(I2C_PHYS_BASE
, IRQ_ORION5X_I2C
, 8);
124 /*****************************************************************************
126 ****************************************************************************/
127 void __init
orion5x_sata_init(struct mv_sata_platform_data
*sata_data
)
129 orion_sata_init(sata_data
, ORION5X_SATA_PHYS_BASE
, IRQ_ORION5X_SATA
);
133 /*****************************************************************************
135 ****************************************************************************/
136 void __init
orion5x_spi_init(void)
138 orion_spi_init(SPI_PHYS_BASE
);
142 /*****************************************************************************
144 ****************************************************************************/
145 void __init
orion5x_uart0_init(void)
147 orion_uart0_init(UART0_VIRT_BASE
, UART0_PHYS_BASE
,
148 IRQ_ORION5X_UART0
, tclk
);
151 /*****************************************************************************
153 ****************************************************************************/
154 void __init
orion5x_uart1_init(void)
156 orion_uart1_init(UART1_VIRT_BASE
, UART1_PHYS_BASE
,
157 IRQ_ORION5X_UART1
, tclk
);
160 /*****************************************************************************
162 ****************************************************************************/
163 void __init
orion5x_xor_init(void)
165 orion_xor0_init(ORION5X_XOR_PHYS_BASE
,
166 ORION5X_XOR_PHYS_BASE
+ 0x200,
167 IRQ_ORION5X_XOR0
, IRQ_ORION5X_XOR1
);
170 /*****************************************************************************
171 * Cryptographic Engines and Security Accelerator (CESA)
172 ****************************************************************************/
173 static void __init
orion5x_crypto_init(void)
175 mvebu_mbus_add_window_by_id(ORION_MBUS_SRAM_TARGET
,
176 ORION_MBUS_SRAM_ATTR
,
177 ORION5X_SRAM_PHYS_BASE
,
179 orion_crypto_init(ORION5X_CRYPTO_PHYS_BASE
, ORION5X_SRAM_PHYS_BASE
,
180 SZ_8K
, IRQ_ORION5X_CESA
);
183 /*****************************************************************************
185 ****************************************************************************/
186 static struct resource orion_wdt_resource
[] = {
187 DEFINE_RES_MEM(TIMER_PHYS_BASE
, 0x04),
188 DEFINE_RES_MEM(RSTOUTn_MASK_PHYS
, 0x04),
191 static struct platform_device orion_wdt_device
= {
194 .num_resources
= ARRAY_SIZE(orion_wdt_resource
),
195 .resource
= orion_wdt_resource
,
198 static void __init
orion5x_wdt_init(void)
200 platform_device_register(&orion_wdt_device
);
204 /*****************************************************************************
206 ****************************************************************************/
207 void __init
orion5x_init_early(void)
210 const char *mbus_soc_name
;
212 orion_time_set_base(TIMER_VIRT_BASE
);
214 /* Initialize the MBUS driver */
215 orion5x_pcie_id(&dev
, &rev
);
216 if (dev
== MV88F5281_DEV_ID
)
217 mbus_soc_name
= "marvell,orion5x-88f5281-mbus";
218 else if (dev
== MV88F5182_DEV_ID
)
219 mbus_soc_name
= "marvell,orion5x-88f5182-mbus";
220 else if (dev
== MV88F5181_DEV_ID
)
221 mbus_soc_name
= "marvell,orion5x-88f5181-mbus";
222 else if (dev
== MV88F6183_DEV_ID
)
223 mbus_soc_name
= "marvell,orion5x-88f6183-mbus";
225 mbus_soc_name
= NULL
;
226 mvebu_mbus_init(mbus_soc_name
, ORION5X_BRIDGE_WINS_BASE
,
227 ORION5X_BRIDGE_WINS_SZ
,
228 ORION5X_DDR_WINS_BASE
, ORION5X_DDR_WINS_SZ
);
231 void orion5x_setup_wins(void)
234 * The PCIe windows will no longer be statically allocated
235 * here once Orion5x is migrated to the pci-mvebu driver.
237 mvebu_mbus_add_window_remap_by_id(ORION_MBUS_PCIE_IO_TARGET
,
238 ORION_MBUS_PCIE_IO_ATTR
,
239 ORION5X_PCIE_IO_PHYS_BASE
,
240 ORION5X_PCIE_IO_SIZE
,
241 ORION5X_PCIE_IO_BUS_BASE
);
242 mvebu_mbus_add_window_by_id(ORION_MBUS_PCIE_MEM_TARGET
,
243 ORION_MBUS_PCIE_MEM_ATTR
,
244 ORION5X_PCIE_MEM_PHYS_BASE
,
245 ORION5X_PCIE_MEM_SIZE
);
246 mvebu_mbus_add_window_remap_by_id(ORION_MBUS_PCI_IO_TARGET
,
247 ORION_MBUS_PCI_IO_ATTR
,
248 ORION5X_PCI_IO_PHYS_BASE
,
250 ORION5X_PCI_IO_BUS_BASE
);
251 mvebu_mbus_add_window_by_id(ORION_MBUS_PCI_MEM_TARGET
,
252 ORION_MBUS_PCI_MEM_ATTR
,
253 ORION5X_PCI_MEM_PHYS_BASE
,
254 ORION5X_PCI_MEM_SIZE
);
259 static int __init
orion5x_find_tclk(void)
263 orion5x_pcie_id(&dev
, &rev
);
264 if (dev
== MV88F6183_DEV_ID
&&
265 (readl(MPP_RESET_SAMPLE
) & 0x00000200) == 0)
271 void __init
orion5x_timer_init(void)
273 orion5x_tclk
= orion5x_find_tclk();
275 orion_time_init(ORION5X_BRIDGE_VIRT_BASE
, BRIDGE_INT_TIMER1_CLR
,
276 IRQ_ORION5X_BRIDGE
, orion5x_tclk
);
280 /*****************************************************************************
282 ****************************************************************************/
284 * Identify device ID and rev from PCIe configuration header space '0'.
286 void __init
orion5x_id(u32
*dev
, u32
*rev
, char **dev_name
)
288 orion5x_pcie_id(dev
, rev
);
290 if (*dev
== MV88F5281_DEV_ID
) {
291 if (*rev
== MV88F5281_REV_D2
) {
292 *dev_name
= "MV88F5281-D2";
293 } else if (*rev
== MV88F5281_REV_D1
) {
294 *dev_name
= "MV88F5281-D1";
295 } else if (*rev
== MV88F5281_REV_D0
) {
296 *dev_name
= "MV88F5281-D0";
298 *dev_name
= "MV88F5281-Rev-Unsupported";
300 } else if (*dev
== MV88F5182_DEV_ID
) {
301 if (*rev
== MV88F5182_REV_A2
) {
302 *dev_name
= "MV88F5182-A2";
304 *dev_name
= "MV88F5182-Rev-Unsupported";
306 } else if (*dev
== MV88F5181_DEV_ID
) {
307 if (*rev
== MV88F5181_REV_B1
) {
308 *dev_name
= "MV88F5181-Rev-B1";
309 } else if (*rev
== MV88F5181L_REV_A1
) {
310 *dev_name
= "MV88F5181L-Rev-A1";
312 *dev_name
= "MV88F5181(L)-Rev-Unsupported";
314 } else if (*dev
== MV88F6183_DEV_ID
) {
315 if (*rev
== MV88F6183_REV_B0
) {
316 *dev_name
= "MV88F6183-Rev-B0";
318 *dev_name
= "MV88F6183-Rev-Unsupported";
321 *dev_name
= "Device-Unknown";
325 void __init
orion5x_init(void)
330 orion5x_id(&dev
, &rev
, &dev_name
);
331 printk(KERN_INFO
"Orion ID: %s. TCLK=%d.\n", dev_name
, orion5x_tclk
);
334 * Setup Orion address map
336 orion5x_setup_wins();
338 /* Setup root of clk tree */
342 * Don't issue "Wait for Interrupt" instruction if we are
343 * running on D0 5281 silicon.
345 if (dev
== MV88F5281_DEV_ID
&& rev
== MV88F5281_REV_D0
) {
346 printk(KERN_INFO
"Orion: Applying 5281 D0 WFI workaround.\n");
347 cpu_idle_poll_ctrl(true);
351 * The 5082/5181l/5182/6082/6082l/6183 have crypto
352 * while 5180n/5181/5281 don't have crypto.
354 if ((dev
== MV88F5181_DEV_ID
&& rev
>= MV88F5181L_REV_A0
) ||
355 dev
== MV88F5182_DEV_ID
|| dev
== MV88F6183_DEV_ID
)
356 orion5x_crypto_init();
359 * Register watchdog driver
364 void orion5x_restart(enum reboot_mode mode
, const char *cmd
)
367 * Enable and issue soft reset
369 orion5x_setbits(RSTOUTn_MASK
, (1 << 2));
370 orion5x_setbits(CPU_SOFT_RESET
, 1);
372 orion5x_clrbits(CPU_SOFT_RESET
, 1);
376 * Many orion-based systems have buggy bootloader implementations.
377 * This is a common fixup for bogus memory tags.
379 void __init
tag_fixup_mem32(struct tag
*t
, char **from
)
381 for (; t
->hdr
.size
; t
= tag_next(t
))
382 if (t
->hdr
.tag
== ATAG_MEM
&&
383 (!t
->u
.mem
.size
|| t
->u
.mem
.size
& ~PAGE_MASK
||
384 t
->u
.mem
.start
& ~PAGE_MASK
)) {
386 "Clearing invalid memory bank %dKB@0x%08x\n",
387 t
->u
.mem
.size
/ 1024, t
->u
.mem
.start
);