1 /* SPDX-License-Identifier: GPL-2.0 */
6 * This file contains the definitions for the emulated IO instructions
7 * inb/inw/inl/outb/outw/outl and the "string versions" of the same
8 * (insb/insw/insl/outsb/outsw/outsl). You can also use "pausing"
9 * versions of the single-IO instructions (inb_p/inw_p/..).
11 * This file is not meant to be obfuscating: it's just complicated to
12 * (a) handle it all in a way that makes gcc able to optimize it as
13 * well as possible and (b) trying to avoid writing the same thing
14 * over and over again with slight variations and possibly making a
17 * Copyright (C) 1998-2003 Hewlett-Packard Co
18 * David Mosberger-Tang <davidm@hpl.hp.com>
19 * Copyright (C) 1999 Asit Mallick <asit.k.mallick@intel.com>
20 * Copyright (C) 1999 Don Dugger <don.dugger@intel.com>
23 #include <asm/unaligned.h>
24 #include <asm/early_ioremap.h>
26 /* We don't use IO slowdowns on the ia64, but.. */
27 #define __SLOW_DOWN_IO do { } while (0)
28 #define SLOW_DOWN_IO do { } while (0)
30 #define __IA64_UNCACHED_OFFSET RGN_BASE(RGN_UNCACHED)
33 * The legacy I/O space defined by the ia64 architecture supports only 65536 ports, but
34 * large machines may have multiple other I/O spaces so we can't place any a priori limit
35 * on IO_SPACE_LIMIT. These additional spaces are described in ACPI.
37 #define IO_SPACE_LIMIT 0xffffffffffffffffUL
39 #define MAX_IO_SPACES_BITS 8
40 #define MAX_IO_SPACES (1UL << MAX_IO_SPACES_BITS)
41 #define IO_SPACE_BITS 24
42 #define IO_SPACE_SIZE (1UL << IO_SPACE_BITS)
44 #define IO_SPACE_NR(port) ((port) >> IO_SPACE_BITS)
45 #define IO_SPACE_BASE(space) ((space) << IO_SPACE_BITS)
46 #define IO_SPACE_PORT(port) ((port) & (IO_SPACE_SIZE - 1))
48 #define IO_SPACE_SPARSE_ENCODING(p) ((((p) >> 2) << 12) | ((p) & 0xfff))
51 unsigned long mmio_base
; /* base in MMIO space */
55 extern struct io_space io_space
[];
56 extern unsigned int num_io_spaces
;
61 * All MMIO iomem cookies are in region 6; anything less is a PIO cookie:
62 * 0xCxxxxxxxxxxxxxxx MMIO cookie (return from ioremap)
63 * 0x000000001SPPPPPP PIO cookie (S=space number, P..P=port)
65 * ioread/writeX() uses the leading 1 in PIO cookies (PIO_OFFSET) to catch
66 * code that uses bare port numbers without the prerequisite pci_iomap().
68 #define PIO_OFFSET (1UL << (MAX_IO_SPACES_BITS + IO_SPACE_BITS))
69 #define PIO_MASK (PIO_OFFSET - 1)
70 #define PIO_RESERVED __IA64_UNCACHED_OFFSET
71 #define HAVE_ARCH_PIO_SIZE
73 #include <asm/intrinsics.h>
74 #include <asm/machvec.h>
76 #include <asm-generic/iomap.h>
79 * Change virtual addresses to physical addresses and vv.
81 static inline unsigned long
82 virt_to_phys (volatile void *address
)
84 return (unsigned long) address
- PAGE_OFFSET
;
88 phys_to_virt (unsigned long address
)
90 return (void *) (address
+ PAGE_OFFSET
);
93 #define ARCH_HAS_VALID_PHYS_ADDR_RANGE
94 extern u64
kern_mem_attribute (unsigned long phys_addr
, unsigned long size
);
95 extern int valid_phys_addr_range (phys_addr_t addr
, size_t count
); /* efi.c */
96 extern int valid_mmap_phys_addr_range (unsigned long pfn
, size_t count
);
99 * The following two macros are deprecated and scheduled for removal.
100 * Please use the PCI-DMA interface defined in <asm/pci.h> instead.
102 #define bus_to_virt phys_to_virt
103 #define virt_to_bus virt_to_phys
104 #define page_to_bus page_to_phys
109 * Memory fence w/accept. This should never be used in code that is
110 * not IA-64 specific.
112 #define __ia64_mf_a() ia64_mfa()
115 * ___ia64_mmiowb - I/O write barrier
117 * Ensure ordering of I/O space writes. This will make sure that writes
118 * following the barrier will arrive after all previous writes. For most
119 * ia64 platforms, this is a simple 'mf.a' instruction.
121 * See Documentation/driver-api/device-io.rst for more information.
123 static inline void ___ia64_mmiowb(void)
129 __ia64_mk_io_addr (unsigned long port
)
131 struct io_space
*space
;
132 unsigned long offset
;
134 space
= &io_space
[IO_SPACE_NR(port
)];
135 port
= IO_SPACE_PORT(port
);
137 offset
= IO_SPACE_SPARSE_ENCODING(port
);
141 return (void *) (space
->mmio_base
| offset
);
144 #define __ia64_inb ___ia64_inb
145 #define __ia64_inw ___ia64_inw
146 #define __ia64_inl ___ia64_inl
147 #define __ia64_outb ___ia64_outb
148 #define __ia64_outw ___ia64_outw
149 #define __ia64_outl ___ia64_outl
150 #define __ia64_readb ___ia64_readb
151 #define __ia64_readw ___ia64_readw
152 #define __ia64_readl ___ia64_readl
153 #define __ia64_readq ___ia64_readq
154 #define __ia64_readb_relaxed ___ia64_readb
155 #define __ia64_readw_relaxed ___ia64_readw
156 #define __ia64_readl_relaxed ___ia64_readl
157 #define __ia64_readq_relaxed ___ia64_readq
158 #define __ia64_writeb ___ia64_writeb
159 #define __ia64_writew ___ia64_writew
160 #define __ia64_writel ___ia64_writel
161 #define __ia64_writeq ___ia64_writeq
162 #define __ia64_mmiowb ___ia64_mmiowb
165 * For the in/out routines, we need to do "mf.a" _after_ doing the I/O access to ensure
166 * that the access has completed before executing other I/O accesses. Since we're doing
167 * the accesses through an uncachable (UC) translation, the CPU will execute them in
168 * program order. However, we still need to tell the compiler not to shuffle them around
169 * during optimization, which is why we use "volatile" pointers.
172 static inline unsigned int
173 ___ia64_inb (unsigned long port
)
175 volatile unsigned char *addr
= __ia64_mk_io_addr(port
);
183 static inline unsigned int
184 ___ia64_inw (unsigned long port
)
186 volatile unsigned short *addr
= __ia64_mk_io_addr(port
);
194 static inline unsigned int
195 ___ia64_inl (unsigned long port
)
197 volatile unsigned int *addr
= __ia64_mk_io_addr(port
);
206 ___ia64_outb (unsigned char val
, unsigned long port
)
208 volatile unsigned char *addr
= __ia64_mk_io_addr(port
);
215 ___ia64_outw (unsigned short val
, unsigned long port
)
217 volatile unsigned short *addr
= __ia64_mk_io_addr(port
);
224 ___ia64_outl (unsigned int val
, unsigned long port
)
226 volatile unsigned int *addr
= __ia64_mk_io_addr(port
);
233 __insb (unsigned long port
, void *dst
, unsigned long count
)
235 unsigned char *dp
= dst
;
238 *dp
++ = platform_inb(port
);
242 __insw (unsigned long port
, void *dst
, unsigned long count
)
244 unsigned short *dp
= dst
;
247 put_unaligned(platform_inw(port
), dp
++);
251 __insl (unsigned long port
, void *dst
, unsigned long count
)
253 unsigned int *dp
= dst
;
256 put_unaligned(platform_inl(port
), dp
++);
260 __outsb (unsigned long port
, const void *src
, unsigned long count
)
262 const unsigned char *sp
= src
;
265 platform_outb(*sp
++, port
);
269 __outsw (unsigned long port
, const void *src
, unsigned long count
)
271 const unsigned short *sp
= src
;
274 platform_outw(get_unaligned(sp
++), port
);
278 __outsl (unsigned long port
, const void *src
, unsigned long count
)
280 const unsigned int *sp
= src
;
283 platform_outl(get_unaligned(sp
++), port
);
287 * Unfortunately, some platforms are broken and do not follow the IA-64 architecture
288 * specification regarding legacy I/O support. Thus, we have to make these operations
289 * platform dependent...
291 #define __inb platform_inb
292 #define __inw platform_inw
293 #define __inl platform_inl
294 #define __outb platform_outb
295 #define __outw platform_outw
296 #define __outl platform_outl
297 #define __mmiowb platform_mmiowb
299 #define inb(p) __inb(p)
300 #define inw(p) __inw(p)
301 #define inl(p) __inl(p)
302 #define insb(p,d,c) __insb(p,d,c)
303 #define insw(p,d,c) __insw(p,d,c)
304 #define insl(p,d,c) __insl(p,d,c)
305 #define outb(v,p) __outb(v,p)
306 #define outw(v,p) __outw(v,p)
307 #define outl(v,p) __outl(v,p)
308 #define outsb(p,s,c) __outsb(p,s,c)
309 #define outsw(p,s,c) __outsw(p,s,c)
310 #define outsl(p,s,c) __outsl(p,s,c)
311 #define mmiowb() __mmiowb()
314 * The address passed to these functions are ioremap()ped already.
316 * We need these to be machine vectors since some platforms don't provide
317 * DMA coherence via PIO reads (PCI drivers and the spec imply that this is
318 * a good idea). Writes are ok though for all existing ia64 platforms (and
319 * hopefully it'll stay that way).
321 static inline unsigned char
322 ___ia64_readb (const volatile void __iomem
*addr
)
324 return *(volatile unsigned char __force
*)addr
;
327 static inline unsigned short
328 ___ia64_readw (const volatile void __iomem
*addr
)
330 return *(volatile unsigned short __force
*)addr
;
333 static inline unsigned int
334 ___ia64_readl (const volatile void __iomem
*addr
)
336 return *(volatile unsigned int __force
*) addr
;
339 static inline unsigned long
340 ___ia64_readq (const volatile void __iomem
*addr
)
342 return *(volatile unsigned long __force
*) addr
;
346 __writeb (unsigned char val
, volatile void __iomem
*addr
)
348 *(volatile unsigned char __force
*) addr
= val
;
352 __writew (unsigned short val
, volatile void __iomem
*addr
)
354 *(volatile unsigned short __force
*) addr
= val
;
358 __writel (unsigned int val
, volatile void __iomem
*addr
)
360 *(volatile unsigned int __force
*) addr
= val
;
364 __writeq (unsigned long val
, volatile void __iomem
*addr
)
366 *(volatile unsigned long __force
*) addr
= val
;
369 #define __readb platform_readb
370 #define __readw platform_readw
371 #define __readl platform_readl
372 #define __readq platform_readq
373 #define __readb_relaxed platform_readb_relaxed
374 #define __readw_relaxed platform_readw_relaxed
375 #define __readl_relaxed platform_readl_relaxed
376 #define __readq_relaxed platform_readq_relaxed
378 #define readb(a) __readb((a))
379 #define readw(a) __readw((a))
380 #define readl(a) __readl((a))
381 #define readq(a) __readq((a))
382 #define readb_relaxed(a) __readb_relaxed((a))
383 #define readw_relaxed(a) __readw_relaxed((a))
384 #define readl_relaxed(a) __readl_relaxed((a))
385 #define readq_relaxed(a) __readq_relaxed((a))
386 #define __raw_readb readb
387 #define __raw_readw readw
388 #define __raw_readl readl
389 #define __raw_readq readq
390 #define __raw_readb_relaxed readb_relaxed
391 #define __raw_readw_relaxed readw_relaxed
392 #define __raw_readl_relaxed readl_relaxed
393 #define __raw_readq_relaxed readq_relaxed
394 #define writeb(v,a) __writeb((v), (a))
395 #define writew(v,a) __writew((v), (a))
396 #define writel(v,a) __writel((v), (a))
397 #define writeq(v,a) __writeq((v), (a))
398 #define writeb_relaxed(v,a) __writeb((v), (a))
399 #define writew_relaxed(v,a) __writew((v), (a))
400 #define writel_relaxed(v,a) __writel((v), (a))
401 #define writeq_relaxed(v,a) __writeq((v), (a))
402 #define __raw_writeb writeb
403 #define __raw_writew writew
404 #define __raw_writel writel
405 #define __raw_writeq writeq
429 extern void __iomem
* ioremap(unsigned long offset
, unsigned long size
);
430 extern void __iomem
* ioremap_nocache (unsigned long offset
, unsigned long size
);
431 extern void iounmap (volatile void __iomem
*addr
);
432 static inline void __iomem
* ioremap_cache (unsigned long phys_addr
, unsigned long size
)
434 return ioremap(phys_addr
, size
);
436 #define ioremap_cache ioremap_cache
437 #define ioremap_uc ioremap_nocache
441 * String version of IO memory access ops:
443 extern void memcpy_fromio(void *dst
, const volatile void __iomem
*src
, long n
);
444 extern void memcpy_toio(volatile void __iomem
*dst
, const void *src
, long n
);
445 extern void memset_io(volatile void __iomem
*s
, int c
, long n
);
447 # endif /* __KERNEL__ */
449 #endif /* _ASM_IA64_IO_H */