2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
6 * Copyright (C) 2000 Harald Koerfgen
9 #ifndef __ASM_IP32_INTS_H
10 #define __ASM_IP32_INTS_H
15 * This list reflects the assignment of interrupt numbers to
16 * interrupting events. Order is fairly irrelevant to handling
17 * priority. This differs from irix.
22 * CPU interrupts are 0 ... 7
25 CRIME_IRQ_BASE
= MIPS_CPU_IRQ_BASE
+ 8,
30 MACE_VID_IN1_IRQ
= CRIME_IRQ_BASE
,
34 /* SUPERIO, MISC, and AUDIO are MACEISA */
70 CRIME_SYSCORERR_IRQ
= CRIME_SOFT2_IRQ
,
78 MACEISA_AUDIO1_DMAT_IRQ
,
79 MACEISA_AUDIO1_OF_IRQ
,
80 MACEISA_AUDIO2_DMAT_IRQ
,
81 MACEISA_AUDIO2_MERR_IRQ
,
82 MACEISA_AUDIO3_DMAT_IRQ
,
83 MACEISA_AUDIO3_MERR_IRQ
,
86 /* MACEISA_KEYB_POLL is not an IRQ */
89 /* MACEISA_MOUSE_POLL is not an IRQ */
99 MACEISA_SERIAL1_TDMAT_IRQ
,
100 MACEISA_SERIAL1_TDMAPR_IRQ
,
101 MACEISA_SERIAL1_TDMAME_IRQ
,
102 MACEISA_SERIAL1_RDMAT_IRQ
,
103 MACEISA_SERIAL1_RDMAOR_IRQ
,
105 MACEISA_SERIAL2_TDMAT_IRQ
,
106 MACEISA_SERIAL2_TDMAPR_IRQ
,
107 MACEISA_SERIAL2_TDMAME_IRQ
,
108 MACEISA_SERIAL2_RDMAT_IRQ
,
109 MACEISA_SERIAL2_RDMAOR_IRQ
,
111 IP32_IRQ_MAX
= MACEISA_SERIAL2_RDMAOR_IRQ
114 #endif /* __ASM_IP32_INTS_H */