Merge tag 'for_linus' of git://git.kernel.org/pub/scm/linux/kernel/git/mst/vhost
[cris-mirror.git] / arch / mips / include / asm / octeon / cvmx-sli-defs.h
blob52cf96ea43e5dfdba220101d5f1f6eef64875148
1 /***********************license start***************
2 * Author: Cavium Networks
4 * Contact: support@caviumnetworks.com
5 * This file is part of the OCTEON SDK
7 * Copyright (c) 2003-2017 Cavium, Inc.
9 * This file is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License, Version 2, as
11 * published by the Free Software Foundation.
13 * This file is distributed in the hope that it will be useful, but
14 * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
15 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
16 * NONINFRINGEMENT. See the GNU General Public License for more
17 * details.
19 * You should have received a copy of the GNU General Public License
20 * along with this file; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 * or visit http://www.gnu.org/licenses/.
24 * This file may also be available under a different license from Cavium.
25 * Contact Cavium Networks for more information
26 ***********************license end**************************************/
28 #ifndef __CVMX_SLI_DEFS_H__
29 #define __CVMX_SLI_DEFS_H__
31 #include <uapi/asm/bitfield.h>
33 #define CVMX_SLI_PCIE_MSI_RCV CVMX_SLI_PCIE_MSI_RCV_FUNC()
34 static inline uint64_t CVMX_SLI_PCIE_MSI_RCV_FUNC(void)
36 switch (cvmx_get_octeon_family()) {
37 case OCTEON_CNF71XX & OCTEON_FAMILY_MASK:
38 case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
39 case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
40 case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
41 case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
42 case OCTEON_CN70XX & OCTEON_FAMILY_MASK:
43 return 0x0000000000003CB0ull;
44 case OCTEON_CNF75XX & OCTEON_FAMILY_MASK:
45 case OCTEON_CN73XX & OCTEON_FAMILY_MASK:
46 case OCTEON_CN78XX & OCTEON_FAMILY_MASK:
47 if (OCTEON_IS_MODEL(OCTEON_CN78XX_PASS1_X))
48 return 0x0000000000003CB0ull;
49 default:
50 return 0x0000000000023CB0ull;
55 union cvmx_sli_ctl_portx {
56 uint64_t u64;
57 struct cvmx_sli_ctl_portx_s {
58 __BITFIELD_FIELD(uint64_t reserved_22_63:42,
59 __BITFIELD_FIELD(uint64_t intd:1,
60 __BITFIELD_FIELD(uint64_t intc:1,
61 __BITFIELD_FIELD(uint64_t intb:1,
62 __BITFIELD_FIELD(uint64_t inta:1,
63 __BITFIELD_FIELD(uint64_t dis_port:1,
64 __BITFIELD_FIELD(uint64_t waitl_com:1,
65 __BITFIELD_FIELD(uint64_t intd_map:2,
66 __BITFIELD_FIELD(uint64_t intc_map:2,
67 __BITFIELD_FIELD(uint64_t intb_map:2,
68 __BITFIELD_FIELD(uint64_t inta_map:2,
69 __BITFIELD_FIELD(uint64_t ctlp_ro:1,
70 __BITFIELD_FIELD(uint64_t reserved_6_6:1,
71 __BITFIELD_FIELD(uint64_t ptlp_ro:1,
72 __BITFIELD_FIELD(uint64_t reserved_1_4:4,
73 __BITFIELD_FIELD(uint64_t wait_com:1,
74 ;))))))))))))))))
75 } s;
78 union cvmx_sli_mem_access_ctl {
79 uint64_t u64;
80 struct cvmx_sli_mem_access_ctl_s {
81 __BITFIELD_FIELD(uint64_t reserved_14_63:50,
82 __BITFIELD_FIELD(uint64_t max_word:4,
83 __BITFIELD_FIELD(uint64_t timer:10,
84 ;)))
85 } s;
88 union cvmx_sli_s2m_portx_ctl {
89 uint64_t u64;
90 struct cvmx_sli_s2m_portx_ctl_s {
91 __BITFIELD_FIELD(uint64_t reserved_5_63:59,
92 __BITFIELD_FIELD(uint64_t wind_d:1,
93 __BITFIELD_FIELD(uint64_t bar0_d:1,
94 __BITFIELD_FIELD(uint64_t mrrs:3,
95 ;))))
96 } s;
99 union cvmx_sli_mem_access_subidx {
100 uint64_t u64;
101 struct cvmx_sli_mem_access_subidx_s {
102 __BITFIELD_FIELD(uint64_t reserved_43_63:21,
103 __BITFIELD_FIELD(uint64_t zero:1,
104 __BITFIELD_FIELD(uint64_t port:3,
105 __BITFIELD_FIELD(uint64_t nmerge:1,
106 __BITFIELD_FIELD(uint64_t esr:2,
107 __BITFIELD_FIELD(uint64_t esw:2,
108 __BITFIELD_FIELD(uint64_t wtype:2,
109 __BITFIELD_FIELD(uint64_t rtype:2,
110 __BITFIELD_FIELD(uint64_t ba:30,
111 ;)))))))))
112 } s;
113 struct cvmx_sli_mem_access_subidx_cn68xx {
114 __BITFIELD_FIELD(uint64_t reserved_43_63:21,
115 __BITFIELD_FIELD(uint64_t zero:1,
116 __BITFIELD_FIELD(uint64_t port:3,
117 __BITFIELD_FIELD(uint64_t nmerge:1,
118 __BITFIELD_FIELD(uint64_t esr:2,
119 __BITFIELD_FIELD(uint64_t esw:2,
120 __BITFIELD_FIELD(uint64_t wtype:2,
121 __BITFIELD_FIELD(uint64_t rtype:2,
122 __BITFIELD_FIELD(uint64_t ba:28,
123 __BITFIELD_FIELD(uint64_t reserved_0_1:2,
124 ;))))))))))
125 } cn68xx;
128 #endif