2 * Device Tree Source for FSP2
4 * Copyright 2010,2012 IBM Corp.
6 * This file is licensed under the terms of the GNU General Public
7 * License version 2. This program is licensed "as is" without
8 * any warranty of any kind, whether express or implied.
18 compatible = "ibm,fsp2";
19 dcr-parent = <&{/cpus/cpu@0}>;
33 model = "PowerPC, 476FSP2";
35 clock-frequency = <0>; /* Filled in by cuboot */
36 timebase-frequency = <0>; /* Filled in by cuboot */
37 i-cache-line-size = <32>;
38 d-cache-line-size = <32>;
39 d-cache-size = <32768>;
40 i-cache-size = <32768>;
42 dcr-access-method = "native";
47 device_type = "memory";
48 reg = <0x00000000 0x00000000 0x00000000>; /* Filled in by
54 compatible = "fixed-clock";
56 clock-frequency = <50000000>;
57 clock-output-names = "mmc_clk";
64 #interrupt-cells = <2>;
65 compatible = "ibm,uic";
68 dcr-reg = <0x2c0 0x8>;
71 /* "interrupts" field is <bit level bit level>
72 first pair is non-critical, second is critical */
76 #interrupt-cells = <2>;
78 compatible = "ibm,uic";
81 dcr-reg = <0x2c8 0x8>;
82 interrupt-parent = <&UIC0>;
83 interrupts = <21 0x4 4 0x84>;
90 #interrupt-cells = <2>;
92 compatible = "ibm,uic";
95 dcr-reg = <0x350 0x8>;
96 interrupt-parent = <&UIC0>;
97 interrupts = <22 0x4 5 0x84>;
100 /* Ethernet and USB */
102 #address-cells = <0>;
104 #interrupt-cells = <2>;
106 compatible = "ibm,uic";
107 interrupt-controller;
109 dcr-reg = <0x358 0x8>;
110 interrupt-parent = <&UIC0>;
111 interrupts = <23 0x4 6 0x84>;
116 #address-cells = <0>;
118 #interrupt-cells = <2>;
120 compatible = "ibm,uic";
121 interrupt-controller;
123 dcr-reg = <0x360 0x8>;
124 interrupt-parent = <&UIC0>;
125 interrupts = <24 0x4 7 0x84>;
129 #address-cells = <0>;
131 #interrupt-cells = <2>;
133 compatible = "ibm,uic";
134 interrupt-controller;
136 dcr-reg = <0x368 0x8>;
137 interrupt-parent = <&UIC0>;
138 interrupts = <25 0x4 8 0x84>;
142 #address-cells = <0>;
144 #interrupt-cells = <2>;
146 compatible = "ibm,uic";
147 interrupt-controller;
149 dcr-reg = <0x370 0x8>;
150 interrupt-parent = <&UIC0>;
151 interrupts = <26 0x4 9 0x84>;
154 /* 2nd level UICs for FSI */
156 #address-cells = <0>;
158 #interrupt-cells = <2>;
160 compatible = "ibm,uic";
161 interrupt-controller;
163 dcr-reg = <0x2d0 0x8>;
164 interrupt-parent = <&UIC1_0>;
165 interrupts = <16 0x4 0 0x84>;
169 #address-cells = <0>;
171 #interrupt-cells = <2>;
173 compatible = "ibm,uic";
174 interrupt-controller;
176 dcr-reg = <0x2d8 0x8>;
177 interrupt-parent = <&UIC1_0>;
178 interrupts = <17 0x4 1 0x84>;
182 #address-cells = <0>;
184 #interrupt-cells = <2>;
186 compatible = "ibm,uic";
187 interrupt-controller;
189 dcr-reg = <0x2e0 0x8>;
190 interrupt-parent = <&UIC1_0>;
191 interrupts = <18 0x4 2 0x84>;
195 #address-cells = <0>;
197 #interrupt-cells = <2>;
199 compatible = "ibm,uic";
200 interrupt-controller;
202 dcr-reg = <0x2e8 0x8>;
203 interrupt-parent = <&UIC1_0>;
204 interrupts = <19 0x4 3 0x84>;
208 #address-cells = <0>;
210 #interrupt-cells = <2>;
212 compatible = "ibm,uic";
213 interrupt-controller;
215 dcr-reg = <0x2f0 0x8>;
216 interrupt-parent = <&UIC1_0>;
217 interrupts = <20 0x4 4 0x84>;
221 #address-cells = <0>;
223 #interrupt-cells = <2>;
225 compatible = "ibm,uic";
226 interrupt-controller;
228 dcr-reg = <0x2f8 0x8>;
229 interrupt-parent = <&UIC1_0>;
230 interrupts = <21 0x4 5 0x84>;
234 #address-cells = <0>;
236 #interrupt-cells = <2>;
238 compatible = "ibm,uic";
239 interrupt-controller;
241 dcr-reg = <0x300 0x8>;
242 interrupt-parent = <&UIC1_0>;
243 interrupts = <22 0x4 6 0x84>;
247 #address-cells = <0>;
249 #interrupt-cells = <2>;
251 compatible = "ibm,uic";
252 interrupt-controller;
254 dcr-reg = <0x308 0x8>;
255 interrupt-parent = <&UIC1_0>;
256 interrupts = <23 0x4 7 0x84>;
260 #address-cells = <0>;
262 #interrupt-cells = <2>;
264 compatible = "ibm,uic";
265 interrupt-controller;
267 dcr-reg = <0x310 0x8>;
268 interrupt-parent = <&UIC1_0>;
269 interrupts = <24 0x4 8 0x84>;
273 #address-cells = <0>;
275 #interrupt-cells = <2>;
277 compatible = "ibm,uic";
278 interrupt-controller;
280 dcr-reg = <0x318 0x8>;
281 interrupt-parent = <&UIC1_0>;
282 interrupts = <25 0x4 9 0x84>;
286 #address-cells = <0>;
288 #interrupt-cells = <2>;
290 compatible = "ibm,uic";
291 interrupt-controller;
293 dcr-reg = <0x320 0x8>;
294 interrupt-parent = <&UIC1_0>;
295 interrupts = <26 0x4 10 0x84>;
299 #address-cells = <0>;
301 #interrupt-cells = <2>;
303 compatible = "ibm,uic";
304 interrupt-controller;
306 dcr-reg = <0x328 0x8>;
307 interrupt-parent = <&UIC1_0>;
308 interrupts = <27 0x4 11 0x84>;
312 #address-cells = <0>;
314 #interrupt-cells = <2>;
316 compatible = "ibm,uic";
317 interrupt-controller;
319 dcr-reg = <0x330 0x8>;
320 interrupt-parent = <&UIC1_0>;
321 interrupts = <28 0x4 12 0x84>;
325 #address-cells = <0>;
327 #interrupt-cells = <2>;
329 compatible = "ibm,uic";
330 interrupt-controller;
332 dcr-reg = <0x338 0x8>;
333 interrupt-parent = <&UIC1_0>;
334 interrupts = <29 0x4 13 0x84>;
338 #address-cells = <0>;
340 #interrupt-cells = <2>;
342 compatible = "ibm,uic";
343 interrupt-controller;
345 dcr-reg = <0x340 0x8>;
346 interrupt-parent = <&UIC1_0>;
347 interrupts = <30 0x4 14 0x84>;
351 #address-cells = <0>;
353 #interrupt-cells = <2>;
355 compatible = "ibm,uic";
356 interrupt-controller;
358 dcr-reg = <0x348 0x8>;
359 interrupt-parent = <&UIC1_0>;
360 interrupts = <31 0x4 15 0x84>;
364 compatible = "ibm,plb6";
365 #address-cells = <2>;
369 MCW0: memory-controller-wrapper {
370 compatible = "ibm,cw-476fsp2";
371 dcr-reg = <0x11111800 0x40>;
374 MCIF0: memory-controller {
375 compatible = "ibm,sdram-476fsp2", "ibm,sdram-4xx-ddr3";
376 dcr-reg = <0x11120000 0x10000>;
377 mcer-device = <&MCW0>;
378 interrupt-parent = <&UIC0>;
379 interrupts = <10 0x84 /* ECC UE */
380 11 0x84>; /* ECC CE */
385 compatible = "ibm,plb4";
386 #address-cells = <1>;
388 ranges = <0x00000000 0x00000010 0x00000000 0x80000000
389 0x80000000 0x00000010 0x80000000 0x80000000>;
390 clock-frequency = <333333334>;
392 plb6-system-hung-irq {
393 compatible = "ibm,bus-error-irq";
394 #interrupt-cells = <2>;
395 interrupt-parent = <&UIC0>;
396 interrupts = <0 0x84>;
400 compatible = "ibm,bus-error-irq";
401 #interrupt-cells = <2>;
402 interrupt-parent = <&UIC0>;
403 interrupts = <20 0x84>;
407 compatible = "ibm,bus-error-irq";
408 #interrupt-cells = <2>;
409 interrupt-parent = <&UIC0>;
410 interrupts = <1 0x84>;
414 compatible = "ibm,bus-error-irq";
415 #interrupt-cells = <2>;
416 interrupt-parent = <&UIC1_3>;
417 interrupts = <20 0x84>;
421 compatible = "ibm,opbd-error-irq";
422 #interrupt-cells = <2>;
423 interrupt-parent = <&UIC1_4>;
424 interrupts = <5 0x84>;
428 compatible = "ibm,cmu-error-irq";
429 #interrupt-cells = <2>;
430 interrupt-parent = <&UIC0>;
431 interrupts = <28 0x84>;
435 compatible = "ibm,conf-error-irq";
436 #interrupt-cells = <2>;
437 interrupt-parent = <&UIC1_4>;
438 interrupts = <11 0x84>;
442 compatible = "ibm,mc-ue-irq";
443 #interrupt-cells = <2>;
444 interrupt-parent = <&UIC0>;
445 interrupts = <10 0x84>;
449 compatible = "ibm,reset-warning-irq";
450 #interrupt-cells = <2>;
451 interrupt-parent = <&UIC0>;
452 interrupts = <17 0x84>;
456 #interrupt-cells = <1>;
457 #address-cells = <0>;
459 compatible = "ibm,mcmal";
460 dcr-reg = <0x80 0x80>;
463 interrupt-parent = <&MAL0>;
464 interrupts = <0 1 2 3 4>;
465 /* index interrupt-parent interrupt# type */
466 interrupt-map = </*TXEOB*/ 0 &UIC1_2 4 0x4
467 /*RXEOB*/ 1 &UIC1_2 3 0x4
468 /*SERR*/ 2 &UIC1_2 7 0x4
469 /*TXDE*/ 3 &UIC1_2 6 0x4
470 /*RXDE*/ 4 &UIC1_2 5 0x4>;
474 #interrupt-cells = <1>;
475 #address-cells = <0>;
477 compatible = "ibm,mcmal";
478 dcr-reg = <0x100 0x80>;
481 interrupt-parent = <&MAL1>;
482 interrupts = <0 1 2 3 4>;
483 /* index interrupt-parent interrupt# type */
484 interrupt-map = </*TXEOB*/ 0 &UIC1_2 12 0x4
485 /*RXEOB*/ 1 &UIC1_2 11 0x4
486 /*SERR*/ 2 &UIC1_2 15 0x4
487 /*TXDE*/ 3 &UIC1_2 14 0x4
488 /*RXDE*/ 4 &UIC1_2 13 0x4>;
492 compatible = "st,sdhci-stih407", "st,sdhci";
493 reg = <0x020c0000 0x20000>;
495 interrupts = <21 0x4>;
496 interrupt-parent = <&UIC1_3>;
497 interrupt-names = "mmcirq";
498 pinctrl-names = "default";
510 compatible = "ibm,opb";
511 #address-cells = <1>;
513 ranges; // pass-thru to parent bus
514 clock-frequency = <83333334>;
516 EMAC0: ethernet@b0000000 {
517 linux,network-index = <0>;
518 device_type = "network";
519 compatible = "ibm,emac4sync";
520 has-inverted-stacr-oc;
521 interrupt-parent = <&UIC1_2>;
522 interrupts = <1 0x4 0 0x4>;
523 reg = <0xb0000000 0x100>;
524 local-mac-address = [000000000000]; /* Filled in by
526 mal-device = <&MAL0>;
527 mal-tx-channel = <0>;
528 mal-rx-channel = <0>;
530 max-frame-size = <1500>;
531 rx-fifo-size = <4096>;
532 tx-fifo-size = <4096>;
533 rx-fifo-size-gige = <16384>;
534 tx-fifo-size-gige = <8192>;
537 phy-map = <00000003>;
538 rgmii-device = <&RGMII>;
542 EMAC1: ethernet@b0000100 {
543 linux,network-index = <1>;
544 device_type = "network";
545 compatible = "ibm,emac4sync";
546 has-inverted-stacr-oc;
547 interrupt-parent = <&UIC1_2>;
548 interrupts = <9 0x4 8 0x4>;
549 reg = <0xb0000100 0x100>;
550 local-mac-address = [000000000000]; /* Filled in by
552 mal-device = <&MAL1>;
553 mal-tx-channel = <0>;
554 mal-rx-channel = <0>;
556 max-frame-size = <1500>;
557 rx-fifo-size = <4096>;
558 tx-fifo-size = <4096>;
559 rx-fifo-size-gige = <16384>;
560 tx-fifo-size-gige = <8192>;
563 phy-map = <00000003>;
564 rgmii-device = <&RGMII>;
568 RGMII: rgmii@b0000600 {
569 compatible = "ibm,rgmii";
571 reg = <0xb0000600 0x8>;
574 UART0: serial@b0020000 {
575 device_type = "serial";
576 compatible = "ns16550";
577 reg = <0xb0020000 0x8>;
578 virtual-reg = <0xb0020000>;
579 clock-frequency = <20833333>;
580 current-speed = <115200>;
581 interrupt-parent = <&UIC0>;
582 interrupts = <31 0x4>;
586 OHCI1: ohci@2040000 {
587 compatible = "ohci-le";
588 reg = <0x02040000 0xa0>;
589 interrupt-parent = <&UIC1_3>;
590 interrupts = <28 0x8 29 0x8>;
593 OHCI2: ohci@2080000 {
594 compatible = "ohci-le";
595 reg = <0x02080000 0xa0>;
596 interrupt-parent = <&UIC1_3>;
597 interrupts = <30 0x8 31 0x8>;
601 compatible = "usb-ehci";
602 reg = <0x02000000 0xa4>;
603 interrupt-parent = <&UIC1_3>;
604 interrupts = <23 0x4>;
610 linux,stdout-path = "/plb/opb/serial@b0020000";
611 bootargs = "console=ttyS0,115200 rw log_buf_len=32768 debug";