2 * MPC8315E RDB Device Tree Source
4 * Copyright 2007 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
15 compatible = "fsl,mpc8315erdb";
36 d-cache-line-size = <32>;
37 i-cache-line-size = <32>;
38 d-cache-size = <16384>;
39 i-cache-size = <16384>;
40 timebase-frequency = <0>; // from bootloader
41 bus-frequency = <0>; // from bootloader
42 clock-frequency = <0>; // from bootloader
47 device_type = "memory";
48 reg = <0x00000000 0x08000000>; // 128MB at 0
54 compatible = "fsl,mpc8315-elbc", "fsl,elbc", "simple-bus";
55 reg = <0xe0005000 0x1000>;
56 interrupts = <77 0x8>;
57 interrupt-parent = <&ipic>;
59 // CS0 and CS1 are swapped when
60 // booting from nand, but the
61 // addresses are the same.
62 ranges = <0x0 0x0 0xfe000000 0x00800000
63 0x1 0x0 0xe0600000 0x00002000
64 0x2 0x0 0xf0000000 0x00020000
65 0x3 0x0 0xfa000000 0x00008000>;
70 compatible = "cfi-flash";
71 reg = <0x0 0x0 0x800000>;
79 compatible = "fsl,mpc8315-fcm-nand",
81 reg = <0x1 0x0 0x2000>;
89 reg = <0x100000 0x300000>;
92 reg = <0x400000 0x1c00000>;
101 compatible = "fsl,mpc8315-immr", "simple-bus";
102 ranges = <0 0xe0000000 0x00100000>;
103 reg = <0xe0000000 0x00000200>;
107 device_type = "watchdog";
108 compatible = "mpc83xx_wdt";
113 #address-cells = <1>;
116 compatible = "fsl-i2c";
117 reg = <0x3000 0x100>;
118 interrupts = <14 0x8>;
119 interrupt-parent = <&ipic>;
122 compatible = "dallas,ds1339";
128 compatible = "fsl,mc9s08qg8-mpc8315erdb",
129 "fsl,mcu-mpc8349emitx";
137 compatible = "fsl,spi";
138 reg = <0x7000 0x1000>;
139 interrupts = <16 0x8>;
140 interrupt-parent = <&ipic>;
145 #address-cells = <1>;
147 compatible = "fsl,mpc8315-dma", "fsl,elo-dma";
149 ranges = <0 0x8100 0x1a8>;
150 interrupt-parent = <&ipic>;
154 compatible = "fsl,mpc8315-dma-channel", "fsl,elo-dma-channel";
157 interrupt-parent = <&ipic>;
161 compatible = "fsl,mpc8315-dma-channel", "fsl,elo-dma-channel";
164 interrupt-parent = <&ipic>;
168 compatible = "fsl,mpc8315-dma-channel", "fsl,elo-dma-channel";
171 interrupt-parent = <&ipic>;
175 compatible = "fsl,mpc8315-dma-channel", "fsl,elo-dma-channel";
178 interrupt-parent = <&ipic>;
184 compatible = "fsl-usb2-dr";
185 reg = <0x23000 0x1000>;
186 #address-cells = <1>;
188 interrupt-parent = <&ipic>;
189 interrupts = <38 0x8>;
193 enet0: ethernet@24000 {
194 #address-cells = <1>;
197 device_type = "network";
199 compatible = "gianfar";
200 reg = <0x24000 0x1000>;
201 ranges = <0x0 0x24000 0x1000>;
202 local-mac-address = [ 00 00 00 00 00 00 ];
203 interrupts = <32 0x8 33 0x8 34 0x8>;
204 interrupt-parent = <&ipic>;
205 tbi-handle = <&tbi0>;
206 phy-handle = < &phy0 >;
210 #address-cells = <1>;
212 compatible = "fsl,gianfar-mdio";
215 phy0: ethernet-phy@0 {
216 interrupt-parent = <&ipic>;
217 interrupts = <20 0x8>;
221 phy1: ethernet-phy@1 {
222 interrupt-parent = <&ipic>;
223 interrupts = <19 0x8>;
229 device_type = "tbi-phy";
234 enet1: ethernet@25000 {
235 #address-cells = <1>;
238 device_type = "network";
240 compatible = "gianfar";
241 reg = <0x25000 0x1000>;
242 ranges = <0x0 0x25000 0x1000>;
243 local-mac-address = [ 00 00 00 00 00 00 ];
244 interrupts = <35 0x8 36 0x8 37 0x8>;
245 interrupt-parent = <&ipic>;
246 tbi-handle = <&tbi1>;
247 phy-handle = < &phy1 >;
251 #address-cells = <1>;
253 compatible = "fsl,gianfar-tbi";
258 device_type = "tbi-phy";
263 serial0: serial@4500 {
265 device_type = "serial";
266 compatible = "fsl,ns16550", "ns16550";
267 reg = <0x4500 0x100>;
268 clock-frequency = <133333333>;
269 interrupts = <9 0x8>;
270 interrupt-parent = <&ipic>;
273 serial1: serial@4600 {
275 device_type = "serial";
276 compatible = "fsl,ns16550", "ns16550";
277 reg = <0x4600 0x100>;
278 clock-frequency = <133333333>;
279 interrupts = <10 0x8>;
280 interrupt-parent = <&ipic>;
284 compatible = "fsl,sec3.3", "fsl,sec3.1", "fsl,sec3.0",
285 "fsl,sec2.4", "fsl,sec2.2", "fsl,sec2.1",
287 reg = <0x30000 0x10000>;
288 interrupts = <11 0x8>;
289 interrupt-parent = <&ipic>;
290 fsl,num-channels = <4>;
291 fsl,channel-fifo-len = <24>;
292 fsl,exec-units-mask = <0x97c>;
293 fsl,descriptor-types-mask = <0x3a30abf>;
297 compatible = "fsl,mpc8315-sata", "fsl,pq-sata";
298 reg = <0x18000 0x1000>;
300 interrupts = <44 0x8>;
301 interrupt-parent = <&ipic>;
305 compatible = "fsl,mpc8315-sata", "fsl,pq-sata";
306 reg = <0x19000 0x1000>;
308 interrupts = <45 0x8>;
309 interrupt-parent = <&ipic>;
313 compatible = "fsl,mpc8315-gtm", "fsl,gtm";
315 interrupts = <90 8 78 8 84 8 72 8>;
316 interrupt-parent = <&ipic>;
317 clock-frequency = <133333333>;
321 compatible = "fsl,mpc8315-gtm", "fsl,gtm";
323 interrupts = <91 8 79 8 85 8 73 8>;
324 interrupt-parent = <&ipic>;
325 clock-frequency = <133333333>;
329 * interrupts cell = <intr #, sense>
330 * sense values match linux IORESOURCE_IRQ_* defines:
331 * sense == 8: Level, low assertion
332 * sense == 2: Edge, high-to-low change
334 ipic: interrupt-controller@700 {
335 interrupt-controller;
336 #address-cells = <0>;
337 #interrupt-cells = <2>;
339 device_type = "ipic";
343 compatible = "fsl,ipic-msi";
345 msi-available-ranges = <0 0x100>;
346 interrupts = <0x43 0x8
354 interrupt-parent = < &ipic >;
358 compatible = "fsl,mpc8315-pmc", "fsl,mpc8313-pmc",
360 reg = <0xb00 0x100 0xa00 0x100>;
362 interrupt-parent = <&ipic>;
363 fsl,mpc8313-wakeup-timer = <>m1>;
368 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
370 /* IDSEL 0x0E -mini PCI */
371 0x7000 0x0 0x0 0x1 &ipic 18 0x8
372 0x7000 0x0 0x0 0x2 &ipic 18 0x8
373 0x7000 0x0 0x0 0x3 &ipic 18 0x8
374 0x7000 0x0 0x0 0x4 &ipic 18 0x8
376 /* IDSEL 0x0F -mini PCI */
377 0x7800 0x0 0x0 0x1 &ipic 17 0x8
378 0x7800 0x0 0x0 0x2 &ipic 17 0x8
379 0x7800 0x0 0x0 0x3 &ipic 17 0x8
380 0x7800 0x0 0x0 0x4 &ipic 17 0x8
382 /* IDSEL 0x10 - PCI slot */
383 0x8000 0x0 0x0 0x1 &ipic 48 0x8
384 0x8000 0x0 0x0 0x2 &ipic 17 0x8
385 0x8000 0x0 0x0 0x3 &ipic 48 0x8
386 0x8000 0x0 0x0 0x4 &ipic 17 0x8>;
387 interrupt-parent = <&ipic>;
388 interrupts = <66 0x8>;
389 bus-range = <0x0 0x0>;
390 ranges = <0x02000000 0 0x90000000 0x90000000 0 0x10000000
391 0x42000000 0 0x80000000 0x80000000 0 0x10000000
392 0x01000000 0 0x00000000 0xe0300000 0 0x00100000>;
393 clock-frequency = <66666666>;
394 #interrupt-cells = <1>;
396 #address-cells = <3>;
397 reg = <0xe0008500 0x100 /* internal registers */
398 0xe0008300 0x8>; /* config space access registers */
399 compatible = "fsl,mpc8349-pci";
403 pci1: pcie@e0009000 {
404 #address-cells = <3>;
406 #interrupt-cells = <1>;
408 compatible = "fsl,mpc8315-pcie", "fsl,mpc8314-pcie";
409 reg = <0xe0009000 0x00001000>;
410 ranges = <0x02000000 0 0xa0000000 0xa0000000 0 0x10000000
411 0x01000000 0 0x00000000 0xb1000000 0 0x00800000>;
413 interrupt-map-mask = <0xf800 0 0 7>;
414 interrupt-map = <0 0 0 1 &ipic 1 8
418 clock-frequency = <0>;
421 #address-cells = <3>;
425 ranges = <0x02000000 0 0xa0000000
426 0x02000000 0 0xa0000000
428 0x01000000 0 0x00000000
429 0x01000000 0 0x00000000
434 pci2: pcie@e000a000 {
435 #address-cells = <3>;
437 #interrupt-cells = <1>;
439 compatible = "fsl,mpc8315-pcie", "fsl,mpc8314-pcie";
440 reg = <0xe000a000 0x00001000>;
441 ranges = <0x02000000 0 0xc0000000 0xc0000000 0 0x10000000
442 0x01000000 0 0x00000000 0xd1000000 0 0x00800000>;
444 interrupt-map-mask = <0xf800 0 0 7>;
445 interrupt-map = <0 0 0 1 &ipic 2 8
449 clock-frequency = <0>;
452 #address-cells = <3>;
456 ranges = <0x02000000 0 0xc0000000
457 0x02000000 0 0xc0000000
459 0x01000000 0 0x00000000
460 0x01000000 0 0x00000000
466 compatible = "gpio-leds";
469 gpios = <&mcu_pio 0 0>;
470 default-state = "on";
474 gpios = <&mcu_pio 1 0>;
475 linux,default-trigger = "disk-activity";