2 * MPC8379E MDS Device Tree Source
4 * Copyright 2007 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
15 model = "fsl,mpc8379emds";
16 compatible = "fsl,mpc8379emds","fsl,mpc837xmds";
35 d-cache-line-size = <32>;
36 i-cache-line-size = <32>;
37 d-cache-size = <32768>;
38 i-cache-size = <32768>;
39 timebase-frequency = <0>;
41 clock-frequency = <0>;
46 device_type = "memory";
47 reg = <0x00000000 0x20000000>; // 512MB at 0
53 compatible = "fsl,mpc8379-elbc", "fsl,elbc", "simple-bus";
54 reg = <0xe0005000 0x1000>;
55 interrupts = <77 0x8>;
56 interrupt-parent = <&ipic>;
58 // booting from NOR flash
59 ranges = <0 0x0 0xfe000000 0x02000000
60 1 0x0 0xf8000000 0x00008000
61 3 0x0 0xe0600000 0x00008000>;
66 compatible = "cfi-flash";
67 reg = <0 0x0 0x2000000>;
77 reg = <0x100000 0x800000>;
81 reg = <0x1d00000 0x200000>;
85 reg = <0x1f00000 0x100000>;
91 compatible = "fsl,mpc837xmds-bcsr";
97 compatible = "fsl,mpc8379-fcm-nand",
102 reg = <0x0 0x100000>;
107 reg = <0x100000 0x300000>;
111 reg = <0x400000 0x1c00000>;
117 #address-cells = <1>;
120 compatible = "simple-bus";
121 ranges = <0x0 0xe0000000 0x00100000>;
122 reg = <0xe0000000 0x00000200>;
126 compatible = "mpc83xx_wdt";
131 #address-cells = <1>;
133 compatible = "simple-bus";
134 sleep = <&pmc 0x0c000000>;
138 #address-cells = <1>;
141 compatible = "fsl-i2c";
142 reg = <0x3000 0x100>;
143 interrupts = <14 0x8>;
144 interrupt-parent = <&ipic>;
148 compatible = "dallas,ds1374";
150 interrupts = <19 0x8>;
151 interrupt-parent = <&ipic>;
156 compatible = "fsl,mpc8379-esdhc", "fsl,esdhc";
157 reg = <0x2e000 0x1000>;
158 interrupts = <42 0x8>;
159 interrupt-parent = <&ipic>;
161 /* Filled in by U-Boot */
162 clock-frequency = <0>;
167 #address-cells = <1>;
170 compatible = "fsl-i2c";
171 reg = <0x3100 0x100>;
172 interrupts = <15 0x8>;
173 interrupt-parent = <&ipic>;
179 compatible = "fsl,spi";
180 reg = <0x7000 0x1000>;
181 interrupts = <16 0x8>;
182 interrupt-parent = <&ipic>;
187 #address-cells = <1>;
189 compatible = "fsl,mpc8379-dma", "fsl,elo-dma";
191 ranges = <0 0x8100 0x1a8>;
192 interrupt-parent = <&ipic>;
196 compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel";
199 interrupt-parent = <&ipic>;
203 compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel";
206 interrupt-parent = <&ipic>;
210 compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel";
213 interrupt-parent = <&ipic>;
217 compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel";
220 interrupt-parent = <&ipic>;
226 compatible = "fsl-usb2-dr";
227 reg = <0x23000 0x1000>;
228 #address-cells = <1>;
230 interrupt-parent = <&ipic>;
231 interrupts = <38 0x8>;
234 sleep = <&pmc 0x00c00000>;
237 enet0: ethernet@24000 {
238 #address-cells = <1>;
241 device_type = "network";
243 compatible = "gianfar";
244 reg = <0x24000 0x1000>;
245 ranges = <0x0 0x24000 0x1000>;
246 local-mac-address = [ 00 00 00 00 00 00 ];
247 interrupts = <32 0x8 33 0x8 34 0x8>;
248 phy-connection-type = "mii";
249 interrupt-parent = <&ipic>;
250 tbi-handle = <&tbi0>;
251 phy-handle = <&phy2>;
252 sleep = <&pmc 0xc0000000>;
256 #address-cells = <1>;
258 compatible = "fsl,gianfar-mdio";
261 phy2: ethernet-phy@2 {
262 interrupt-parent = <&ipic>;
263 interrupts = <17 0x8>;
267 phy3: ethernet-phy@3 {
268 interrupt-parent = <&ipic>;
269 interrupts = <18 0x8>;
275 device_type = "tbi-phy";
280 enet1: ethernet@25000 {
281 #address-cells = <1>;
284 device_type = "network";
286 compatible = "gianfar";
287 reg = <0x25000 0x1000>;
288 ranges = <0x0 0x25000 0x1000>;
289 local-mac-address = [ 00 00 00 00 00 00 ];
290 interrupts = <35 0x8 36 0x8 37 0x8>;
291 phy-connection-type = "mii";
292 interrupt-parent = <&ipic>;
293 tbi-handle = <&tbi1>;
294 phy-handle = <&phy3>;
295 sleep = <&pmc 0x30000000>;
299 #address-cells = <1>;
301 compatible = "fsl,gianfar-tbi";
306 device_type = "tbi-phy";
311 serial0: serial@4500 {
313 device_type = "serial";
314 compatible = "fsl,ns16550", "ns16550";
315 reg = <0x4500 0x100>;
316 clock-frequency = <0>;
317 interrupts = <9 0x8>;
318 interrupt-parent = <&ipic>;
321 serial1: serial@4600 {
323 device_type = "serial";
324 compatible = "fsl,ns16550", "ns16550";
325 reg = <0x4600 0x100>;
326 clock-frequency = <0>;
327 interrupts = <10 0x8>;
328 interrupt-parent = <&ipic>;
332 compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2",
333 "fsl,sec2.1", "fsl,sec2.0";
334 reg = <0x30000 0x10000>;
335 interrupts = <11 0x8>;
336 interrupt-parent = <&ipic>;
337 fsl,num-channels = <4>;
338 fsl,channel-fifo-len = <24>;
339 fsl,exec-units-mask = <0x9fe>;
340 fsl,descriptor-types-mask = <0x3ab0ebf>;
341 sleep = <&pmc 0x03000000>;
345 compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
346 reg = <0x18000 0x1000>;
347 interrupts = <44 0x8>;
348 interrupt-parent = <&ipic>;
349 sleep = <&pmc 0x000000c0>;
353 compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
354 reg = <0x19000 0x1000>;
355 interrupts = <45 0x8>;
356 interrupt-parent = <&ipic>;
357 sleep = <&pmc 0x00000030>;
361 compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
362 reg = <0x1a000 0x1000>;
363 interrupts = <46 0x8>;
364 interrupt-parent = <&ipic>;
365 sleep = <&pmc 0x0000000c>;
369 compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
370 reg = <0x1b000 0x1000>;
371 interrupts = <47 0x8>;
372 interrupt-parent = <&ipic>;
373 sleep = <&pmc 0x00000003>;
377 * interrupts cell = <intr #, sense>
378 * sense values match linux IORESOURCE_IRQ_* defines:
379 * sense == 8: Level, low assertion
380 * sense == 2: Edge, high-to-low change
383 compatible = "fsl,ipic";
384 interrupt-controller;
385 #address-cells = <0>;
386 #interrupt-cells = <2>;
391 compatible = "fsl,mpc8379-pmc", "fsl,mpc8349-pmc";
392 reg = <0xb00 0x100 0xa00 0x100>;
393 interrupts = <80 0x8>;
394 interrupt-parent = <&ipic>;
399 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
403 0x8800 0x0 0x0 0x1 &ipic 20 0x8
404 0x8800 0x0 0x0 0x2 &ipic 21 0x8
405 0x8800 0x0 0x0 0x3 &ipic 22 0x8
406 0x8800 0x0 0x0 0x4 &ipic 23 0x8
409 0x9000 0x0 0x0 0x1 &ipic 22 0x8
410 0x9000 0x0 0x0 0x2 &ipic 23 0x8
411 0x9000 0x0 0x0 0x3 &ipic 20 0x8
412 0x9000 0x0 0x0 0x4 &ipic 21 0x8
415 0x9800 0x0 0x0 0x1 &ipic 23 0x8
416 0x9800 0x0 0x0 0x2 &ipic 20 0x8
417 0x9800 0x0 0x0 0x3 &ipic 21 0x8
418 0x9800 0x0 0x0 0x4 &ipic 22 0x8
421 0xa800 0x0 0x0 0x1 &ipic 20 0x8
422 0xa800 0x0 0x0 0x2 &ipic 21 0x8
423 0xa800 0x0 0x0 0x3 &ipic 22 0x8
424 0xa800 0x0 0x0 0x4 &ipic 23 0x8
427 0xb000 0x0 0x0 0x1 &ipic 23 0x8
428 0xb000 0x0 0x0 0x2 &ipic 20 0x8
429 0xb000 0x0 0x0 0x3 &ipic 21 0x8
430 0xb000 0x0 0x0 0x4 &ipic 22 0x8
433 0xb800 0x0 0x0 0x1 &ipic 22 0x8
434 0xb800 0x0 0x0 0x2 &ipic 23 0x8
435 0xb800 0x0 0x0 0x3 &ipic 20 0x8
436 0xb800 0x0 0x0 0x4 &ipic 21 0x8
439 0xc000 0x0 0x0 0x1 &ipic 21 0x8
440 0xc000 0x0 0x0 0x2 &ipic 22 0x8
441 0xc000 0x0 0x0 0x3 &ipic 23 0x8
442 0xc000 0x0 0x0 0x4 &ipic 20 0x8>;
443 interrupt-parent = <&ipic>;
444 interrupts = <66 0x8>;
445 bus-range = <0x0 0x0>;
446 ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000
447 0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
448 0x01000000 0x0 0x00000000 0xe0300000 0x0 0x00100000>;
449 sleep = <&pmc 0x00010000>;
450 clock-frequency = <0>;
451 #interrupt-cells = <1>;
453 #address-cells = <3>;
454 reg = <0xe0008500 0x100 /* internal registers */
455 0xe0008300 0x8>; /* config space access registers */
456 compatible = "fsl,mpc8349-pci";