2 * TQM 8540 Device Tree Source
4 * Copyright 2008 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
15 model = "tqc,tqm8540";
16 compatible = "tqc,tqm8540";
36 d-cache-line-size = <32>;
37 i-cache-line-size = <32>;
38 d-cache-size = <32768>;
39 i-cache-size = <32768>;
40 timebase-frequency = <0>;
42 clock-frequency = <0>;
43 next-level-cache = <&L2>;
48 device_type = "memory";
49 reg = <0x00000000 0x10000000>;
56 ranges = <0x0 0xe0000000 0x100000>;
58 compatible = "fsl,mpc8540-immr", "simple-bus";
61 compatible = "fsl,ecm-law";
67 compatible = "fsl,mpc8540-ecm", "fsl,ecm";
68 reg = <0x1000 0x1000>;
70 interrupt-parent = <&mpic>;
73 memory-controller@2000 {
74 compatible = "fsl,mpc8540-memory-controller";
75 reg = <0x2000 0x1000>;
76 interrupt-parent = <&mpic>;
80 L2: l2-cache-controller@20000 {
81 compatible = "fsl,mpc8540-l2-cache-controller";
82 reg = <0x20000 0x1000>;
83 cache-line-size = <32>;
84 cache-size = <0x40000>; // L2, 256K
85 interrupt-parent = <&mpic>;
93 compatible = "fsl-i2c";
96 interrupt-parent = <&mpic>;
100 compatible = "national,lm75";
105 compatible = "dallas,ds1337";
111 #address-cells = <1>;
113 compatible = "fsl,mpc8540-dma", "fsl,eloplus-dma";
115 ranges = <0x0 0x21100 0x200>;
118 compatible = "fsl,mpc8540-dma-channel",
119 "fsl,eloplus-dma-channel";
122 interrupt-parent = <&mpic>;
126 compatible = "fsl,mpc8540-dma-channel",
127 "fsl,eloplus-dma-channel";
130 interrupt-parent = <&mpic>;
134 compatible = "fsl,mpc8540-dma-channel",
135 "fsl,eloplus-dma-channel";
138 interrupt-parent = <&mpic>;
142 compatible = "fsl,mpc8540-dma-channel",
143 "fsl,eloplus-dma-channel";
146 interrupt-parent = <&mpic>;
151 enet0: ethernet@24000 {
152 #address-cells = <1>;
155 device_type = "network";
157 compatible = "gianfar";
158 reg = <0x24000 0x1000>;
159 ranges = <0x0 0x24000 0x1000>;
160 local-mac-address = [ 00 00 00 00 00 00 ];
161 interrupts = <29 2 30 2 34 2>;
162 interrupt-parent = <&mpic>;
163 phy-handle = <&phy2>;
166 #address-cells = <1>;
168 compatible = "fsl,gianfar-mdio";
171 phy1: ethernet-phy@1 {
172 interrupt-parent = <&mpic>;
176 phy2: ethernet-phy@2 {
177 interrupt-parent = <&mpic>;
181 phy3: ethernet-phy@3 {
182 interrupt-parent = <&mpic>;
188 device_type = "tbi-phy";
193 enet1: ethernet@25000 {
194 #address-cells = <1>;
197 device_type = "network";
199 compatible = "gianfar";
200 reg = <0x25000 0x1000>;
201 ranges = <0x0 0x25000 0x1000>;
202 local-mac-address = [ 00 00 00 00 00 00 ];
203 interrupts = <35 2 36 2 40 2>;
204 interrupt-parent = <&mpic>;
205 phy-handle = <&phy1>;
208 #address-cells = <1>;
210 compatible = "fsl,gianfar-tbi";
215 device_type = "tbi-phy";
220 enet2: ethernet@26000 {
221 #address-cells = <1>;
224 device_type = "network";
226 compatible = "gianfar";
227 reg = <0x26000 0x1000>;
228 ranges = <0x0 0x26000 0x1000>;
229 local-mac-address = [ 00 00 00 00 00 00 ];
231 interrupt-parent = <&mpic>;
232 phy-handle = <&phy3>;
235 #address-cells = <1>;
237 compatible = "fsl,gianfar-tbi";
242 device_type = "tbi-phy";
247 serial0: serial@4500 {
249 device_type = "serial";
250 compatible = "fsl,ns16550", "ns16550";
251 reg = <0x4500 0x100>; // reg base, size
252 clock-frequency = <0>; // should we fill in in uboot?
254 interrupt-parent = <&mpic>;
257 serial1: serial@4600 {
259 device_type = "serial";
260 compatible = "fsl,ns16550", "ns16550";
261 reg = <0x4600 0x100>; // reg base, size
262 clock-frequency = <0>; // should we fill in in uboot?
264 interrupt-parent = <&mpic>;
268 interrupt-controller;
269 #address-cells = <0>;
270 #interrupt-cells = <2>;
271 reg = <0x40000 0x40000>;
272 device_type = "open-pic";
273 compatible = "chrp,open-pic";
278 #address-cells = <2>;
280 compatible = "fsl,mpc8540-localbus", "fsl,pq3-localbus",
282 reg = <0xe0005000 0x1000>;
283 interrupt-parent = <&mpic>;
286 ranges = <0x0 0x0 0xfe000000 0x02000000>;
289 #address-cells = <1>;
291 compatible = "cfi-flash";
292 reg = <0x0 0x0 0x02000000>;
297 reg = <0x00000000 0x00180000>;
301 reg = <0x00180000 0x01dc0000>;
305 reg = <0x01f40000 0x00040000>;
309 reg = <0x01f80000 0x00040000>;
313 reg = <0x01fc0000 0x00040000>;
320 #interrupt-cells = <1>;
322 #address-cells = <3>;
323 compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
325 reg = <0xe0008000 0x1000>;
326 clock-frequency = <66666666>;
327 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
330 0xe000 0 0 1 &mpic 2 1
331 0xe000 0 0 2 &mpic 3 1
332 0xe000 0 0 3 &mpic 6 1
333 0xe000 0 0 4 &mpic 5 1
336 0x5800 0 0 1 &mpic 6 1
337 0x5800 0 0 2 &mpic 5 1
340 interrupt-parent = <&mpic>;
343 ranges = <0x02000000 0 0x80000000 0x80000000 0 0x20000000
344 0x01000000 0 0x00000000 0xe2000000 0 0x01000000>;