2 * TQM 8541 Device Tree Source
4 * Copyright 2008 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
15 model = "tqc,tqm8541";
16 compatible = "tqc,tqm8541";
35 d-cache-line-size = <32>;
36 i-cache-line-size = <32>;
37 d-cache-size = <32768>;
38 i-cache-size = <32768>;
39 timebase-frequency = <0>;
41 clock-frequency = <0>;
42 next-level-cache = <&L2>;
47 device_type = "memory";
48 reg = <0x00000000 0x10000000>;
55 ranges = <0x0 0xe0000000 0x100000>;
57 compatible = "fsl,mpc8541-immr", "simple-bus";
60 compatible = "fsl,ecm-law";
66 compatible = "fsl,mpc8541-ecm", "fsl,ecm";
67 reg = <0x1000 0x1000>;
69 interrupt-parent = <&mpic>;
72 memory-controller@2000 {
73 compatible = "fsl,mpc8540-memory-controller";
74 reg = <0x2000 0x1000>;
75 interrupt-parent = <&mpic>;
79 L2: l2-cache-controller@20000 {
80 compatible = "fsl,mpc8540-l2-cache-controller";
81 reg = <0x20000 0x1000>;
82 cache-line-size = <32>;
83 cache-size = <0x40000>; // L2, 256K
84 interrupt-parent = <&mpic>;
92 compatible = "fsl-i2c";
95 interrupt-parent = <&mpic>;
99 compatible = "national,lm75";
104 compatible = "dallas,ds1337";
110 #address-cells = <1>;
112 compatible = "fsl,mpc8541-dma", "fsl,eloplus-dma";
114 ranges = <0x0 0x21100 0x200>;
117 compatible = "fsl,mpc8541-dma-channel",
118 "fsl,eloplus-dma-channel";
121 interrupt-parent = <&mpic>;
125 compatible = "fsl,mpc8541-dma-channel",
126 "fsl,eloplus-dma-channel";
129 interrupt-parent = <&mpic>;
133 compatible = "fsl,mpc8541-dma-channel",
134 "fsl,eloplus-dma-channel";
137 interrupt-parent = <&mpic>;
141 compatible = "fsl,mpc8541-dma-channel",
142 "fsl,eloplus-dma-channel";
145 interrupt-parent = <&mpic>;
150 enet0: ethernet@24000 {
151 #address-cells = <1>;
154 device_type = "network";
156 compatible = "gianfar";
157 reg = <0x24000 0x1000>;
158 ranges = <0x0 0x24000 0x1000>;
159 local-mac-address = [ 00 00 00 00 00 00 ];
160 interrupts = <29 2 30 2 34 2>;
161 interrupt-parent = <&mpic>;
162 tbi-handle = <&tbi0>;
163 phy-handle = <&phy2>;
166 #address-cells = <1>;
168 compatible = "fsl,gianfar-mdio";
171 phy1: ethernet-phy@1 {
172 interrupt-parent = <&mpic>;
176 phy2: ethernet-phy@2 {
177 interrupt-parent = <&mpic>;
181 phy3: ethernet-phy@3 {
182 interrupt-parent = <&mpic>;
188 device_type = "tbi-phy";
193 enet1: ethernet@25000 {
194 #address-cells = <1>;
197 device_type = "network";
199 compatible = "gianfar";
200 reg = <0x25000 0x1000>;
201 ranges = <0x0 0x25000 0x1000>;
202 local-mac-address = [ 00 00 00 00 00 00 ];
203 interrupts = <35 2 36 2 40 2>;
204 interrupt-parent = <&mpic>;
205 tbi-handle = <&tbi1>;
206 phy-handle = <&phy1>;
209 #address-cells = <1>;
211 compatible = "fsl,gianfar-tbi";
216 device_type = "tbi-phy";
221 serial0: serial@4500 {
223 device_type = "serial";
224 compatible = "fsl,ns16550", "ns16550";
225 reg = <0x4500 0x100>; // reg base, size
226 clock-frequency = <0>; // should we fill in in uboot?
228 interrupt-parent = <&mpic>;
231 serial1: serial@4600 {
233 device_type = "serial";
234 compatible = "fsl,ns16550", "ns16550";
235 reg = <0x4600 0x100>; // reg base, size
236 clock-frequency = <0>; // should we fill in in uboot?
238 interrupt-parent = <&mpic>;
242 compatible = "fsl,sec2.0";
243 reg = <0x30000 0x10000>;
245 interrupt-parent = <&mpic>;
246 fsl,num-channels = <4>;
247 fsl,channel-fifo-len = <24>;
248 fsl,exec-units-mask = <0x7e>;
249 fsl,descriptor-types-mask = <0x01010ebf>;
253 interrupt-controller;
254 #address-cells = <0>;
255 #interrupt-cells = <2>;
256 reg = <0x40000 0x40000>;
257 device_type = "open-pic";
258 compatible = "chrp,open-pic";
262 #address-cells = <1>;
264 compatible = "fsl,mpc8541-cpm", "fsl,cpm2", "simple-bus";
265 reg = <0x919c0 0x30>;
269 #address-cells = <1>;
271 ranges = <0 0x80000 0x10000>;
274 compatible = "fsl,cpm-muram-data";
275 reg = <0 0x2000 0x9000 0x1000>;
280 compatible = "fsl,mpc8541-brg",
283 reg = <0x919f0 0x10 0x915f0 0x10>;
284 clock-frequency = <0>;
288 interrupt-controller;
289 #address-cells = <0>;
290 #interrupt-cells = <2>;
292 interrupt-parent = <&mpic>;
293 reg = <0x90c00 0x80>;
294 compatible = "fsl,mpc8541-cpm-pic", "fsl,cpm2-pic";
300 #interrupt-cells = <1>;
302 #address-cells = <3>;
303 compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
305 reg = <0xe0008000 0x1000>;
306 clock-frequency = <66666666>;
307 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
310 0xe000 0 0 1 &mpic 2 1
311 0xe000 0 0 2 &mpic 3 1
312 0xe000 0 0 3 &mpic 6 1
313 0xe000 0 0 4 &mpic 5 1
316 0x5800 0 0 1 &mpic 6 1
317 0x5800 0 0 2 &mpic 5 1
320 interrupt-parent = <&mpic>;
323 ranges = <0x02000000 0 0x80000000 0x80000000 0 0x20000000
324 0x01000000 0 0x00000000 0xe2000000 0 0x01000000>;