2 * TQM8548 Device Tree Source
4 * Copyright 2006 Freescale Semiconductor Inc.
5 * Copyright 2008 Wolfgang Grandegger <wg@denx.de>
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or (at your
10 * option) any later version.
16 model = "tqc,tqm8548";
17 compatible = "tqc,tqm8548";
40 d-cache-line-size = <32>; // 32 bytes
41 i-cache-line-size = <32>; // 32 bytes
42 d-cache-size = <0x8000>; // L1, 32K
43 i-cache-size = <0x8000>; // L1, 32K
44 next-level-cache = <&L2>;
49 device_type = "memory";
50 reg = <0x00000000 0x00000000>; // Filled in by U-Boot
57 ranges = <0x0 0xe0000000 0x100000>;
59 compatible = "fsl,mpc8548-immr", "simple-bus";
62 compatible = "fsl,ecm-law";
68 compatible = "fsl,mpc8548-ecm", "fsl,ecm";
69 reg = <0x1000 0x1000>;
71 interrupt-parent = <&mpic>;
74 memory-controller@2000 {
75 compatible = "fsl,mpc8548-memory-controller";
76 reg = <0x2000 0x1000>;
77 interrupt-parent = <&mpic>;
81 L2: l2-cache-controller@20000 {
82 compatible = "fsl,mpc8548-l2-cache-controller";
83 reg = <0x20000 0x1000>;
84 cache-line-size = <32>; // 32 bytes
85 cache-size = <0x80000>; // L2, 512K
86 interrupt-parent = <&mpic>;
94 compatible = "fsl-i2c";
97 interrupt-parent = <&mpic>;
101 compatible = "national,lm75";
106 compatible = "dallas,ds1337";
112 #address-cells = <1>;
115 compatible = "fsl-i2c";
116 reg = <0x3100 0x100>;
118 interrupt-parent = <&mpic>;
123 #address-cells = <1>;
125 compatible = "fsl,mpc8548-dma", "fsl,eloplus-dma";
127 ranges = <0x0 0x21100 0x200>;
130 compatible = "fsl,mpc8548-dma-channel",
131 "fsl,eloplus-dma-channel";
134 interrupt-parent = <&mpic>;
138 compatible = "fsl,mpc8548-dma-channel",
139 "fsl,eloplus-dma-channel";
142 interrupt-parent = <&mpic>;
146 compatible = "fsl,mpc8548-dma-channel",
147 "fsl,eloplus-dma-channel";
150 interrupt-parent = <&mpic>;
154 compatible = "fsl,mpc8548-dma-channel",
155 "fsl,eloplus-dma-channel";
158 interrupt-parent = <&mpic>;
163 enet0: ethernet@24000 {
164 #address-cells = <1>;
167 device_type = "network";
169 compatible = "gianfar";
170 reg = <0x24000 0x1000>;
171 ranges = <0x0 0x24000 0x1000>;
172 local-mac-address = [ 00 00 00 00 00 00 ];
173 interrupts = <29 2 30 2 34 2>;
174 interrupt-parent = <&mpic>;
175 tbi-handle = <&tbi0>;
176 phy-handle = <&phy2>;
179 #address-cells = <1>;
181 compatible = "fsl,gianfar-mdio";
184 phy1: ethernet-phy@0 {
185 interrupt-parent = <&mpic>;
189 phy2: ethernet-phy@1 {
190 interrupt-parent = <&mpic>;
194 phy3: ethernet-phy@3 {
195 interrupt-parent = <&mpic>;
199 phy4: ethernet-phy@4 {
200 interrupt-parent = <&mpic>;
204 phy5: ethernet-phy@5 {
205 interrupt-parent = <&mpic>;
211 device_type = "tbi-phy";
216 enet1: ethernet@25000 {
217 #address-cells = <1>;
220 device_type = "network";
222 compatible = "gianfar";
223 reg = <0x25000 0x1000>;
224 ranges = <0x0 0x25000 0x1000>;
225 local-mac-address = [ 00 00 00 00 00 00 ];
226 interrupts = <35 2 36 2 40 2>;
227 interrupt-parent = <&mpic>;
228 tbi-handle = <&tbi1>;
229 phy-handle = <&phy1>;
232 #address-cells = <1>;
234 compatible = "fsl,gianfar-tbi";
239 device_type = "tbi-phy";
244 enet2: ethernet@26000 {
245 #address-cells = <1>;
248 device_type = "network";
250 compatible = "gianfar";
251 reg = <0x26000 0x1000>;
252 ranges = <0x0 0x26000 0x1000>;
253 local-mac-address = [ 00 00 00 00 00 00 ];
254 interrupts = <31 2 32 2 33 2>;
255 interrupt-parent = <&mpic>;
256 tbi-handle = <&tbi2>;
257 phy-handle = <&phy4>;
260 #address-cells = <1>;
262 compatible = "fsl,gianfar-tbi";
267 device_type = "tbi-phy";
272 enet3: ethernet@27000 {
273 #address-cells = <1>;
276 device_type = "network";
278 compatible = "gianfar";
279 reg = <0x27000 0x1000>;
280 ranges = <0x0 0x27000 0x1000>;
281 local-mac-address = [ 00 00 00 00 00 00 ];
282 interrupts = <37 2 38 2 39 2>;
283 interrupt-parent = <&mpic>;
284 tbi-handle = <&tbi3>;
285 phy-handle = <&phy5>;
288 #address-cells = <1>;
290 compatible = "fsl,gianfar-tbi";
295 device_type = "tbi-phy";
300 serial0: serial@4500 {
302 device_type = "serial";
303 compatible = "fsl,ns16550", "ns16550";
304 reg = <0x4500 0x100>; // reg base, size
305 clock-frequency = <0>; // should we fill in in uboot?
306 current-speed = <115200>;
308 interrupt-parent = <&mpic>;
311 serial1: serial@4600 {
313 device_type = "serial";
314 compatible = "fsl,ns16550", "ns16550";
315 reg = <0x4600 0x100>; // reg base, size
316 clock-frequency = <0>; // should we fill in in uboot?
317 current-speed = <115200>;
319 interrupt-parent = <&mpic>;
322 global-utilities@e0000 { // global utilities reg
323 compatible = "fsl,mpc8548-guts";
324 reg = <0xe0000 0x1000>;
329 interrupt-controller;
330 #address-cells = <0>;
331 #interrupt-cells = <2>;
332 reg = <0x40000 0x40000>;
333 compatible = "chrp,open-pic";
334 device_type = "open-pic";
339 compatible = "fsl,mpc8548-localbus", "fsl,pq3-localbus",
341 #address-cells = <2>;
343 reg = <0xe0005000 0x100>; // BRx, ORx, etc.
344 interrupt-parent = <&mpic>;
348 0 0x0 0xfc000000 0x04000000 // NOR FLASH bank 1
349 1 0x0 0xf8000000 0x08000000 // NOR FLASH bank 0
350 2 0x0 0xe3000000 0x00008000 // CAN (2 x CC770)
351 3 0x0 0xe3010000 0x00008000 // NAND FLASH
356 #address-cells = <1>;
358 compatible = "cfi-flash";
359 reg = <1 0x0 0x8000000>;
365 reg = <0x00000000 0x00200000>;
369 reg = <0x00200000 0x00300000>;
373 reg = <0x00500000 0x07a00000>;
377 reg = <0x07f00000 0x00040000>;
381 reg = <0x07f40000 0x00040000>;
385 reg = <0x07f80000 0x00080000>;
390 /* Note: CAN support needs be enabled in U-Boot */
392 compatible = "bosch,cc770"; // Bosch CC770
395 interrupt-parent = <&mpic>;
396 bosch,external-clock-frequency = <16000000>;
397 bosch,disconnect-rx1-input;
398 bosch,disconnect-tx1-output;
399 bosch,iso-low-speed-mux;
400 bosch,clock-out-frequency = <16000000>;
404 compatible = "bosch,cc770"; // Bosch CC770
405 reg = <2 0x100 0x100>;
407 interrupt-parent = <&mpic>;
408 bosch,external-clock-frequency = <16000000>;
409 bosch,disconnect-rx1-input;
410 bosch,disconnect-tx1-output;
411 bosch,iso-low-speed-mux;
414 /* Note: NAND support needs to be enabled in U-Boot */
416 #address-cells = <0>;
418 compatible = "tqc,tqm8548-upm-nand", "fsl,upm-nand";
420 fsl,upm-addr-offset = <0x10>;
421 fsl,upm-cmd-offset = <0x08>;
422 /* Micron MT29F8G08FAB multi-chip device */
423 fsl,upm-addr-line-cs-offsets = <0x0 0x200>;
424 fsl,upm-wait-flags = <0x5>;
425 chip-delay = <25>; // in micro-seconds
428 #address-cells = <1>;
433 reg = <0x00000000 0x10000000>;
440 #interrupt-cells = <1>;
442 #address-cells = <3>;
443 compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
445 reg = <0xe0008000 0x1000>;
446 clock-frequency = <33333333>;
447 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
450 0xe000 0 0 1 &mpic 2 1
451 0xe000 0 0 2 &mpic 3 1
452 0xe000 0 0 3 &mpic 6 1
453 0xe000 0 0 4 &mpic 5 1
456 0x5800 0 0 1 &mpic 6 1
457 0x5800 0 0 2 &mpic 5 1
460 interrupt-parent = <&mpic>;
463 ranges = <0x02000000 0 0x80000000 0x80000000 0 0x20000000
464 0x01000000 0 0x00000000 0xe2000000 0 0x01000000>;
467 pci1: pcie@e000a000 {
468 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
470 /* IDSEL 0x0 (PEX) */
471 0x00000 0 0 1 &mpic 0 1
472 0x00000 0 0 2 &mpic 1 1
473 0x00000 0 0 3 &mpic 2 1
474 0x00000 0 0 4 &mpic 3 1>;
476 interrupt-parent = <&mpic>;
478 bus-range = <0 0xff>;
479 ranges = <0x02000000 0 0xc0000000 0xc0000000 0 0x20000000
480 0x01000000 0 0x00000000 0xef000000 0 0x08000000>;
481 clock-frequency = <33333333>;
482 #interrupt-cells = <1>;
484 #address-cells = <3>;
485 reg = <0xe000a000 0x1000>;
486 compatible = "fsl,mpc8548-pcie";
491 #address-cells = <3>;
493 ranges = <0x02000000 0 0xc0000000 0x02000000 0
494 0xc0000000 0 0x20000000
495 0x01000000 0 0x00000000 0x01000000 0
496 0x00000000 0 0x08000000>;