1 /* SPDX-License-Identifier: GPL-2.0 */
2 #ifndef __ASM_QSPINLOCK_PARAVIRT_H
3 #define __ASM_QSPINLOCK_PARAVIRT_H
6 * For x86-64, PV_CALLEE_SAVE_REGS_THUNK() saves and restores 8 64-bit
7 * registers. For i386, however, only 1 32-bit register needs to be saved
8 * and restored. So an optimized version of __pv_queued_spin_unlock() is
9 * hand-coded for 64-bit, but it isn't worthwhile to do it for 32-bit.
13 PV_CALLEE_SAVE_REGS_THUNK(__pv_queued_spin_unlock_slowpath
);
14 #define __pv_queued_spin_unlock __pv_queued_spin_unlock
15 #define PV_UNLOCK "__raw_callee_save___pv_queued_spin_unlock"
16 #define PV_UNLOCK_SLOWPATH "__raw_callee_save___pv_queued_spin_unlock_slowpath"
19 * Optimized assembly version of __raw_callee_save___pv_queued_spin_unlock
20 * which combines the registers saving trunk and the body of the following
23 * void __pv_queued_spin_unlock(struct qspinlock *lock)
25 * struct __qspinlock *l = (void *)lock;
26 * u8 lockval = cmpxchg(&l->locked, _Q_LOCKED_VAL, 0);
28 * if (likely(lockval == _Q_LOCKED_VAL))
30 * pv_queued_spin_unlock_slowpath(lock, lockval);
34 * rdi = lock (first argument)
35 * rsi = lockval (second argument)
36 * rdx = internal variable (set to 0)
38 asm (".pushsection .text;"
39 ".globl " PV_UNLOCK
";"
40 ".type " PV_UNLOCK
", @function;"
47 "lock cmpxchg %dl,(%rdi);"
56 "call " PV_UNLOCK_SLOWPATH
";"
61 ".size " PV_UNLOCK
", .-" PV_UNLOCK
";"
64 #else /* CONFIG_64BIT */
66 extern void __pv_queued_spin_unlock(struct qspinlock
*lock
);
67 PV_CALLEE_SAVE_REGS_THUNK(__pv_queued_spin_unlock
);
69 #endif /* CONFIG_64BIT */