1 #include <linux/export.h>
2 #include <linux/bitops.h>
7 #include <linux/sched.h>
8 #include <linux/sched/clock.h>
9 #include <linux/random.h>
10 #include <asm/processor.h>
14 #include <asm/pci-direct.h>
15 #include <asm/delay.h>
18 # include <asm/mmconfig.h>
19 # include <asm/set_memory.h>
24 static const int amd_erratum_383
[];
25 static const int amd_erratum_400
[];
26 static bool cpu_has_amd_erratum(struct cpuinfo_x86
*cpu
, const int *erratum
);
29 * nodes_per_socket: Stores the number of nodes per socket.
30 * Refer to Fam15h Models 00-0fh BKDG - CPUID Fn8000_001E_ECX
31 * Node Identifiers[10:8]
33 static u32 nodes_per_socket
= 1;
35 static inline int rdmsrl_amd_safe(unsigned msr
, unsigned long long *p
)
40 WARN_ONCE((boot_cpu_data
.x86
!= 0xf),
41 "%s should only be used on K8!\n", __func__
);
46 err
= rdmsr_safe_regs(gprs
);
48 *p
= gprs
[0] | ((u64
)gprs
[2] << 32);
53 static inline int wrmsrl_amd_safe(unsigned msr
, unsigned long long val
)
57 WARN_ONCE((boot_cpu_data
.x86
!= 0xf),
58 "%s should only be used on K8!\n", __func__
);
65 return wrmsr_safe_regs(gprs
);
69 * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
70 * misexecution of code under Linux. Owners of such processors should
71 * contact AMD for precise details and a CPU swap.
73 * See http://www.multimania.com/poulot/k6bug.html
74 * and section 2.6.2 of "AMD-K6 Processor Revision Guide - Model 6"
75 * (Publication # 21266 Issue Date: August 1998)
77 * The following test is erm.. interesting. AMD neglected to up
78 * the chip setting when fixing the bug but they also tweaked some
79 * performance at the same time..
82 extern __visible
void vide(void);
83 __asm__(".globl vide\n"
84 ".type vide, @function\n"
88 static void init_amd_k5(struct cpuinfo_x86
*c
)
92 * General Systems BIOSen alias the cpu frequency registers
93 * of the Elan at 0x000df000. Unfortunately, one of the Linux
94 * drivers subsequently pokes it, and changes the CPU speed.
95 * Workaround : Remove the unneeded alias.
97 #define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
98 #define CBAR_ENB (0x80000000)
99 #define CBAR_KEY (0X000000CB)
100 if (c
->x86_model
== 9 || c
->x86_model
== 10) {
101 if (inl(CBAR
) & CBAR_ENB
)
102 outl(0 | CBAR_KEY
, CBAR
);
107 static void init_amd_k6(struct cpuinfo_x86
*c
)
111 int mbytes
= get_num_physpages() >> (20-PAGE_SHIFT
);
113 if (c
->x86_model
< 6) {
114 /* Based on AMD doc 20734R - June 2000 */
115 if (c
->x86_model
== 0) {
116 clear_cpu_cap(c
, X86_FEATURE_APIC
);
117 set_cpu_cap(c
, X86_FEATURE_PGE
);
122 if (c
->x86_model
== 6 && c
->x86_stepping
== 1) {
123 const int K6_BUG_LOOP
= 1000000;
125 void (*f_vide
)(void);
128 pr_info("AMD K6 stepping B detected - ");
131 * It looks like AMD fixed the 2.6.2 bug and improved indirect
132 * calls at the same time.
137 OPTIMIZER_HIDE_VAR(f_vide
);
144 if (d
> 20*K6_BUG_LOOP
)
145 pr_cont("system stability may be impaired when more than 32 MB are used.\n");
147 pr_cont("probably OK (after B9730xxxx).\n");
150 /* K6 with old style WHCR */
151 if (c
->x86_model
< 8 ||
152 (c
->x86_model
== 8 && c
->x86_stepping
< 8)) {
153 /* We can only write allocate on the low 508Mb */
157 rdmsr(MSR_K6_WHCR
, l
, h
);
158 if ((l
&0x0000FFFF) == 0) {
160 l
= (1<<0)|((mbytes
/4)<<1);
161 local_irq_save(flags
);
163 wrmsr(MSR_K6_WHCR
, l
, h
);
164 local_irq_restore(flags
);
165 pr_info("Enabling old style K6 write allocation for %d Mb\n",
171 if ((c
->x86_model
== 8 && c
->x86_stepping
> 7) ||
172 c
->x86_model
== 9 || c
->x86_model
== 13) {
173 /* The more serious chips .. */
178 rdmsr(MSR_K6_WHCR
, l
, h
);
179 if ((l
&0xFFFF0000) == 0) {
181 l
= ((mbytes
>>2)<<22)|(1<<16);
182 local_irq_save(flags
);
184 wrmsr(MSR_K6_WHCR
, l
, h
);
185 local_irq_restore(flags
);
186 pr_info("Enabling new style K6 write allocation for %d Mb\n",
193 if (c
->x86_model
== 10) {
194 /* AMD Geode LX is model 10 */
195 /* placeholder for any needed mods */
201 static void init_amd_k7(struct cpuinfo_x86
*c
)
207 * Bit 15 of Athlon specific MSR 15, needs to be 0
208 * to enable SSE on Palomino/Morgan/Barton CPU's.
209 * If the BIOS didn't enable it already, enable it here.
211 if (c
->x86_model
>= 6 && c
->x86_model
<= 10) {
212 if (!cpu_has(c
, X86_FEATURE_XMM
)) {
213 pr_info("Enabling disabled K7/SSE Support.\n");
214 msr_clear_bit(MSR_K7_HWCR
, 15);
215 set_cpu_cap(c
, X86_FEATURE_XMM
);
220 * It's been determined by AMD that Athlons since model 8 stepping 1
221 * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
222 * As per AMD technical note 27212 0.2
224 if ((c
->x86_model
== 8 && c
->x86_stepping
>= 1) || (c
->x86_model
> 8)) {
225 rdmsr(MSR_K7_CLK_CTL
, l
, h
);
226 if ((l
& 0xfff00000) != 0x20000000) {
227 pr_info("CPU: CLK_CTL MSR was %x. Reprogramming to %x\n",
228 l
, ((l
& 0x000fffff)|0x20000000));
229 wrmsr(MSR_K7_CLK_CTL
, (l
& 0x000fffff)|0x20000000, h
);
233 set_cpu_cap(c
, X86_FEATURE_K7
);
235 /* calling is from identify_secondary_cpu() ? */
240 * Certain Athlons might work (for various values of 'work') in SMP
241 * but they are not certified as MP capable.
243 /* Athlon 660/661 is valid. */
244 if ((c
->x86_model
== 6) && ((c
->x86_stepping
== 0) ||
245 (c
->x86_stepping
== 1)))
248 /* Duron 670 is valid */
249 if ((c
->x86_model
== 7) && (c
->x86_stepping
== 0))
253 * Athlon 662, Duron 671, and Athlon >model 7 have capability
254 * bit. It's worth noting that the A5 stepping (662) of some
255 * Athlon XP's have the MP bit set.
256 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
259 if (((c
->x86_model
== 6) && (c
->x86_stepping
>= 2)) ||
260 ((c
->x86_model
== 7) && (c
->x86_stepping
>= 1)) ||
262 if (cpu_has(c
, X86_FEATURE_MP
))
265 /* If we get here, not a certified SMP capable AMD system. */
268 * Don't taint if we are running SMP kernel on a single non-MP
271 WARN_ONCE(1, "WARNING: This combination of AMD"
272 " processors is not suitable for SMP.\n");
273 add_taint(TAINT_CPU_OUT_OF_SPEC
, LOCKDEP_NOW_UNRELIABLE
);
279 * To workaround broken NUMA config. Read the comment in
280 * srat_detect_node().
282 static int nearby_node(int apicid
)
286 for (i
= apicid
- 1; i
>= 0; i
--) {
287 node
= __apicid_to_node
[i
];
288 if (node
!= NUMA_NO_NODE
&& node_online(node
))
291 for (i
= apicid
+ 1; i
< MAX_LOCAL_APIC
; i
++) {
292 node
= __apicid_to_node
[i
];
293 if (node
!= NUMA_NO_NODE
&& node_online(node
))
296 return first_node(node_online_map
); /* Shouldn't happen */
302 * Fix up cpu_core_id for pre-F17h systems to be in the
303 * [0 .. cores_per_node - 1] range. Not really needed but
304 * kept so as not to break existing setups.
306 static void legacy_fixup_core_id(struct cpuinfo_x86
*c
)
313 cus_per_node
= c
->x86_max_cores
/ nodes_per_socket
;
314 c
->cpu_core_id
%= cus_per_node
;
318 * Fixup core topology information for
319 * (1) AMD multi-node processors
320 * Assumption: Number of cores in each internal node is the same.
321 * (2) AMD processors supporting compute units
323 static void amd_get_topology(struct cpuinfo_x86
*c
)
326 int cpu
= smp_processor_id();
328 /* get information required for multi-node processors */
329 if (boot_cpu_has(X86_FEATURE_TOPOEXT
)) {
330 u32 eax
, ebx
, ecx
, edx
;
332 cpuid(0x8000001e, &eax
, &ebx
, &ecx
, &edx
);
334 node_id
= ecx
& 0xff;
335 smp_num_siblings
= ((ebx
>> 8) & 0xff) + 1;
338 c
->cu_id
= ebx
& 0xff;
340 if (c
->x86
>= 0x17) {
341 c
->cpu_core_id
= ebx
& 0xff;
343 if (smp_num_siblings
> 1)
344 c
->x86_max_cores
/= smp_num_siblings
;
348 * We may have multiple LLCs if L3 caches exist, so check if we
349 * have an L3 cache by looking at the L3 cache CPUID leaf.
351 if (cpuid_edx(0x80000006)) {
352 if (c
->x86
== 0x17) {
354 * LLC is at the core complex level.
355 * Core complex id is ApicId[3].
357 per_cpu(cpu_llc_id
, cpu
) = c
->apicid
>> 3;
359 /* LLC is at the node level. */
360 per_cpu(cpu_llc_id
, cpu
) = node_id
;
363 } else if (cpu_has(c
, X86_FEATURE_NODEID_MSR
)) {
366 rdmsrl(MSR_FAM10H_NODE_ID
, value
);
369 per_cpu(cpu_llc_id
, cpu
) = node_id
;
373 if (nodes_per_socket
> 1) {
374 set_cpu_cap(c
, X86_FEATURE_AMD_DCM
);
375 legacy_fixup_core_id(c
);
381 * On a AMD dual core setup the lower bits of the APIC id distinguish the cores.
382 * Assumes number of cores is a power of two.
384 static void amd_detect_cmp(struct cpuinfo_x86
*c
)
388 int cpu
= smp_processor_id();
390 bits
= c
->x86_coreid_bits
;
391 /* Low order bits define the core id (index of core in socket) */
392 c
->cpu_core_id
= c
->initial_apicid
& ((1 << bits
)-1);
393 /* Convert the initial APIC ID into the socket ID */
394 c
->phys_proc_id
= c
->initial_apicid
>> bits
;
395 /* use socket ID also for last level cache */
396 per_cpu(cpu_llc_id
, cpu
) = c
->phys_proc_id
;
401 u16
amd_get_nb_id(int cpu
)
405 id
= per_cpu(cpu_llc_id
, cpu
);
409 EXPORT_SYMBOL_GPL(amd_get_nb_id
);
411 u32
amd_get_nodes_per_socket(void)
413 return nodes_per_socket
;
415 EXPORT_SYMBOL_GPL(amd_get_nodes_per_socket
);
417 static void srat_detect_node(struct cpuinfo_x86
*c
)
420 int cpu
= smp_processor_id();
422 unsigned apicid
= c
->apicid
;
424 node
= numa_cpu_node(cpu
);
425 if (node
== NUMA_NO_NODE
)
426 node
= per_cpu(cpu_llc_id
, cpu
);
429 * On multi-fabric platform (e.g. Numascale NumaChip) a
430 * platform-specific handler needs to be called to fixup some
433 if (x86_cpuinit
.fixup_cpu_id
)
434 x86_cpuinit
.fixup_cpu_id(c
, node
);
436 if (!node_online(node
)) {
438 * Two possibilities here:
440 * - The CPU is missing memory and no node was created. In
441 * that case try picking one from a nearby CPU.
443 * - The APIC IDs differ from the HyperTransport node IDs
444 * which the K8 northbridge parsing fills in. Assume
445 * they are all increased by a constant offset, but in
446 * the same order as the HT nodeids. If that doesn't
447 * result in a usable node fall back to the path for the
450 * This workaround operates directly on the mapping between
451 * APIC ID and NUMA node, assuming certain relationship
452 * between APIC ID, HT node ID and NUMA topology. As going
453 * through CPU mapping may alter the outcome, directly
454 * access __apicid_to_node[].
456 int ht_nodeid
= c
->initial_apicid
;
458 if (__apicid_to_node
[ht_nodeid
] != NUMA_NO_NODE
)
459 node
= __apicid_to_node
[ht_nodeid
];
460 /* Pick a nearby node */
461 if (!node_online(node
))
462 node
= nearby_node(apicid
);
464 numa_set_node(cpu
, node
);
468 static void early_init_amd_mc(struct cpuinfo_x86
*c
)
473 /* Multi core CPU? */
474 if (c
->extended_cpuid_level
< 0x80000008)
477 ecx
= cpuid_ecx(0x80000008);
479 c
->x86_max_cores
= (ecx
& 0xff) + 1;
481 /* CPU telling us the core id bits shift? */
482 bits
= (ecx
>> 12) & 0xF;
484 /* Otherwise recompute */
486 while ((1 << bits
) < c
->x86_max_cores
)
490 c
->x86_coreid_bits
= bits
;
494 static void bsp_init_amd(struct cpuinfo_x86
*c
)
499 unsigned long long tseg
;
502 * Split up direct mapping around the TSEG SMM area.
503 * Don't do it for gbpages because there seems very little
504 * benefit in doing so.
506 if (!rdmsrl_safe(MSR_K8_TSEG_ADDR
, &tseg
)) {
507 unsigned long pfn
= tseg
>> PAGE_SHIFT
;
509 pr_debug("tseg: %010llx\n", tseg
);
510 if (pfn_range_is_mapped(pfn
, pfn
+ 1))
511 set_memory_4k((unsigned long)__va(tseg
), 1);
516 if (cpu_has(c
, X86_FEATURE_CONSTANT_TSC
)) {
519 (c
->x86
== 0x10 && c
->x86_model
>= 0x2)) {
522 rdmsrl(MSR_K7_HWCR
, val
);
523 if (!(val
& BIT(24)))
524 pr_warn(FW_BUG
"TSC doesn't count with P0 frequency!\n");
528 if (c
->x86
== 0x15) {
529 unsigned long upperbit
;
532 cpuid
= cpuid_edx(0x80000005);
533 assoc
= cpuid
>> 16 & 0xff;
534 upperbit
= ((cpuid
>> 24) << 10) / assoc
;
536 va_align
.mask
= (upperbit
- 1) & PAGE_MASK
;
537 va_align
.flags
= ALIGN_VA_32
| ALIGN_VA_64
;
539 /* A random value per boot for bit slice [12:upper_bit) */
540 va_align
.bits
= get_random_int() & va_align
.mask
;
543 if (cpu_has(c
, X86_FEATURE_MWAITX
))
546 if (boot_cpu_has(X86_FEATURE_TOPOEXT
)) {
549 ecx
= cpuid_ecx(0x8000001e);
550 nodes_per_socket
= ((ecx
>> 8) & 7) + 1;
551 } else if (boot_cpu_has(X86_FEATURE_NODEID_MSR
)) {
554 rdmsrl(MSR_FAM10H_NODE_ID
, value
);
555 nodes_per_socket
= ((value
>> 3) & 7) + 1;
559 static void early_detect_mem_encrypt(struct cpuinfo_x86
*c
)
564 * BIOS support is required for SME and SEV.
565 * For SME: If BIOS has enabled SME then adjust x86_phys_bits by
566 * the SME physical address space reduction value.
567 * If BIOS has not enabled SME then don't advertise the
568 * SME feature (set in scattered.c).
569 * For SEV: If BIOS has not enabled SEV then don't advertise the
570 * SEV feature (set in scattered.c).
572 * In all cases, since support for SME and SEV requires long mode,
573 * don't advertise the feature under CONFIG_X86_32.
575 if (cpu_has(c
, X86_FEATURE_SME
) || cpu_has(c
, X86_FEATURE_SEV
)) {
576 /* Check if memory encryption is enabled */
577 rdmsrl(MSR_K8_SYSCFG
, msr
);
578 if (!(msr
& MSR_K8_SYSCFG_MEM_ENCRYPT
))
582 * Always adjust physical address bits. Even though this
583 * will be a value above 32-bits this is still done for
584 * CONFIG_X86_32 so that accurate values are reported.
586 c
->x86_phys_bits
-= (cpuid_ebx(0x8000001f) >> 6) & 0x3f;
588 if (IS_ENABLED(CONFIG_X86_32
))
591 rdmsrl(MSR_K7_HWCR
, msr
);
592 if (!(msr
& MSR_K7_HWCR_SMMLOCK
))
598 clear_cpu_cap(c
, X86_FEATURE_SME
);
600 clear_cpu_cap(c
, X86_FEATURE_SEV
);
604 static void early_init_amd(struct cpuinfo_x86
*c
)
608 early_init_amd_mc(c
);
610 rdmsr_safe(MSR_AMD64_PATCH_LEVEL
, &c
->microcode
, &dummy
);
613 * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
614 * with P/T states and does not stop in deep C-states
616 if (c
->x86_power
& (1 << 8)) {
617 set_cpu_cap(c
, X86_FEATURE_CONSTANT_TSC
);
618 set_cpu_cap(c
, X86_FEATURE_NONSTOP_TSC
);
621 /* Bit 12 of 8000_0007 edx is accumulated power mechanism. */
622 if (c
->x86_power
& BIT(12))
623 set_cpu_cap(c
, X86_FEATURE_ACC_POWER
);
626 set_cpu_cap(c
, X86_FEATURE_SYSCALL32
);
628 /* Set MTRR capability flag if appropriate */
630 if (c
->x86_model
== 13 || c
->x86_model
== 9 ||
631 (c
->x86_model
== 8 && c
->x86_stepping
>= 8))
632 set_cpu_cap(c
, X86_FEATURE_K6_MTRR
);
634 #if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_PCI)
636 * ApicID can always be treated as an 8-bit value for AMD APIC versions
637 * >= 0x10, but even old K8s came out of reset with version 0x10. So, we
638 * can safely set X86_FEATURE_EXTD_APICID unconditionally for families
641 if (boot_cpu_has(X86_FEATURE_APIC
)) {
643 set_cpu_cap(c
, X86_FEATURE_EXTD_APICID
);
644 else if (c
->x86
>= 0xf) {
645 /* check CPU config space for extended APIC ID */
648 val
= read_pci_config(0, 24, 0, 0x68);
649 if ((val
>> 17 & 0x3) == 0x3)
650 set_cpu_cap(c
, X86_FEATURE_EXTD_APICID
);
656 * This is only needed to tell the kernel whether to use VMCALL
657 * and VMMCALL. VMMCALL is never executed except under virt, so
658 * we can set it unconditionally.
660 set_cpu_cap(c
, X86_FEATURE_VMMCALL
);
662 /* F16h erratum 793, CVE-2013-6885 */
663 if (c
->x86
== 0x16 && c
->x86_model
<= 0xf)
664 msr_set_bit(MSR_AMD64_LS_CFG
, 15);
667 * Check whether the machine is affected by erratum 400. This is
668 * used to select the proper idle routine and to enable the check
669 * whether the machine is affected in arch_post_acpi_init(), which
670 * sets the X86_BUG_AMD_APIC_C1E bug depending on the MSR check.
672 if (cpu_has_amd_erratum(c
, amd_erratum_400
))
673 set_cpu_bug(c
, X86_BUG_AMD_E400
);
675 early_detect_mem_encrypt(c
);
678 static void init_amd_k8(struct cpuinfo_x86
*c
)
683 /* On C+ stepping K8 rep microcode works well for copy/memset */
684 level
= cpuid_eax(1);
685 if ((level
>= 0x0f48 && level
< 0x0f50) || level
>= 0x0f58)
686 set_cpu_cap(c
, X86_FEATURE_REP_GOOD
);
689 * Some BIOSes incorrectly force this feature, but only K8 revision D
690 * (model = 0x14) and later actually support it.
691 * (AMD Erratum #110, docId: 25759).
693 if (c
->x86_model
< 0x14 && cpu_has(c
, X86_FEATURE_LAHF_LM
)) {
694 clear_cpu_cap(c
, X86_FEATURE_LAHF_LM
);
695 if (!rdmsrl_amd_safe(0xc001100d, &value
)) {
696 value
&= ~BIT_64(32);
697 wrmsrl_amd_safe(0xc001100d, value
);
701 if (!c
->x86_model_id
[0])
702 strcpy(c
->x86_model_id
, "Hammer");
706 * Disable TLB flush filter by setting HWCR.FFDIS on K8
707 * bit 6 of msr C001_0015
709 * Errata 63 for SH-B3 steppings
710 * Errata 122 for all steppings (F+ have it disabled by default)
712 msr_set_bit(MSR_K7_HWCR
, 6);
714 set_cpu_bug(c
, X86_BUG_SWAPGS_FENCE
);
717 static void init_amd_gh(struct cpuinfo_x86
*c
)
720 /* do this for boot cpu */
721 if (c
== &boot_cpu_data
)
722 check_enable_amd_mmconf_dmi();
724 fam10h_check_enable_mmcfg();
728 * Disable GART TLB Walk Errors on Fam10h. We do this here because this
729 * is always needed when GART is enabled, even in a kernel which has no
730 * MCE support built in. BIOS should disable GartTlbWlk Errors already.
731 * If it doesn't, we do it here as suggested by the BKDG.
733 * Fixes: https://bugzilla.kernel.org/show_bug.cgi?id=33012
735 msr_set_bit(MSR_AMD64_MCx_MASK(4), 10);
738 * On family 10h BIOS may not have properly enabled WC+ support, causing
739 * it to be converted to CD memtype. This may result in performance
740 * degradation for certain nested-paging guests. Prevent this conversion
741 * by clearing bit 24 in MSR_AMD64_BU_CFG2.
743 * NOTE: we want to use the _safe accessors so as not to #GP kvm
744 * guests on older kvm hosts.
746 msr_clear_bit(MSR_AMD64_BU_CFG2
, 24);
748 if (cpu_has_amd_erratum(c
, amd_erratum_383
))
749 set_cpu_bug(c
, X86_BUG_AMD_TLB_MMATCH
);
752 #define MSR_AMD64_DE_CFG 0xC0011029
754 static void init_amd_ln(struct cpuinfo_x86
*c
)
757 * Apply erratum 665 fix unconditionally so machines without a BIOS
760 msr_set_bit(MSR_AMD64_DE_CFG
, 31);
763 static void init_amd_bd(struct cpuinfo_x86
*c
)
767 /* re-enable TopologyExtensions if switched off by BIOS */
768 if ((c
->x86_model
>= 0x10) && (c
->x86_model
<= 0x6f) &&
769 !cpu_has(c
, X86_FEATURE_TOPOEXT
)) {
771 if (msr_set_bit(0xc0011005, 54) > 0) {
772 rdmsrl(0xc0011005, value
);
773 if (value
& BIT_64(54)) {
774 set_cpu_cap(c
, X86_FEATURE_TOPOEXT
);
775 pr_info_once(FW_INFO
"CPU: Re-enabling disabled Topology Extensions Support.\n");
781 * The way access filter has a performance penalty on some workloads.
782 * Disable it on the affected CPUs.
784 if ((c
->x86_model
>= 0x02) && (c
->x86_model
< 0x20)) {
785 if (!rdmsrl_safe(MSR_F15H_IC_CFG
, &value
) && !(value
& 0x1E)) {
787 wrmsrl_safe(MSR_F15H_IC_CFG
, value
);
792 static void init_amd_zn(struct cpuinfo_x86
*c
)
795 * Fix erratum 1076: CPB feature bit not being set in CPUID. It affects
796 * all up to and including B1.
798 if (c
->x86_model
<= 1 && c
->x86_stepping
<= 1)
799 set_cpu_cap(c
, X86_FEATURE_CPB
);
802 static void init_amd(struct cpuinfo_x86
*c
)
807 * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
808 * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
810 clear_cpu_cap(c
, 0*32+31);
813 set_cpu_cap(c
, X86_FEATURE_REP_GOOD
);
815 /* get apicid instead of initial apic id from cpuid */
816 c
->apicid
= hard_smp_processor_id();
818 /* K6s reports MCEs but don't actually have all the MSRs */
820 clear_cpu_cap(c
, X86_FEATURE_MCE
);
823 case 4: init_amd_k5(c
); break;
824 case 5: init_amd_k6(c
); break;
825 case 6: init_amd_k7(c
); break;
826 case 0xf: init_amd_k8(c
); break;
827 case 0x10: init_amd_gh(c
); break;
828 case 0x12: init_amd_ln(c
); break;
829 case 0x15: init_amd_bd(c
); break;
830 case 0x17: init_amd_zn(c
); break;
834 * Enable workaround for FXSAVE leak on CPUs
835 * without a XSaveErPtr feature
837 if ((c
->x86
>= 6) && (!cpu_has(c
, X86_FEATURE_XSAVEERPTR
)))
838 set_cpu_bug(c
, X86_BUG_FXSAVE_LEAK
);
840 cpu_detect_cache_sizes(c
);
842 /* Multi core CPU? */
843 if (c
->extended_cpuid_level
>= 0x80000008) {
852 init_amd_cacheinfo(c
);
855 set_cpu_cap(c
, X86_FEATURE_K8
);
857 if (cpu_has(c
, X86_FEATURE_XMM2
)) {
858 unsigned long long val
;
862 * A serializing LFENCE has less overhead than MFENCE, so
863 * use it for execution serialization. On families which
864 * don't have that MSR, LFENCE is already serializing.
865 * msr_set_bit() uses the safe accessors, too, even if the MSR
868 msr_set_bit(MSR_F10H_DECFG
,
869 MSR_F10H_DECFG_LFENCE_SERIALIZE_BIT
);
872 * Verify that the MSR write was successful (could be running
873 * under a hypervisor) and only then assume that LFENCE is
876 ret
= rdmsrl_safe(MSR_F10H_DECFG
, &val
);
877 if (!ret
&& (val
& MSR_F10H_DECFG_LFENCE_SERIALIZE
)) {
878 /* A serializing LFENCE stops RDTSC speculation */
879 set_cpu_cap(c
, X86_FEATURE_LFENCE_RDTSC
);
881 /* MFENCE stops RDTSC speculation */
882 set_cpu_cap(c
, X86_FEATURE_MFENCE_RDTSC
);
887 * Family 0x12 and above processors have APIC timer
888 * running in deep C states.
891 set_cpu_cap(c
, X86_FEATURE_ARAT
);
893 /* 3DNow or LM implies PREFETCHW */
894 if (!cpu_has(c
, X86_FEATURE_3DNOWPREFETCH
))
895 if (cpu_has(c
, X86_FEATURE_3DNOW
) || cpu_has(c
, X86_FEATURE_LM
))
896 set_cpu_cap(c
, X86_FEATURE_3DNOWPREFETCH
);
898 /* AMD CPUs don't reset SS attributes on SYSRET, Xen does. */
899 if (!cpu_has(c
, X86_FEATURE_XENPV
))
900 set_cpu_bug(c
, X86_BUG_SYSRET_SS_ATTRS
);
904 static unsigned int amd_size_cache(struct cpuinfo_x86
*c
, unsigned int size
)
906 /* AMD errata T13 (order #21922) */
909 if (c
->x86_model
== 3 && c
->x86_stepping
== 0)
911 /* Tbird rev A1/A2 */
912 if (c
->x86_model
== 4 &&
913 (c
->x86_stepping
== 0 || c
->x86_stepping
== 1))
920 static void cpu_detect_tlb_amd(struct cpuinfo_x86
*c
)
922 u32 ebx
, eax
, ecx
, edx
;
928 if (c
->extended_cpuid_level
< 0x80000006)
931 cpuid(0x80000006, &eax
, &ebx
, &ecx
, &edx
);
933 tlb_lld_4k
[ENTRIES
] = (ebx
>> 16) & mask
;
934 tlb_lli_4k
[ENTRIES
] = ebx
& mask
;
937 * K8 doesn't have 2M/4M entries in the L2 TLB so read out the L1 TLB
938 * characteristics from the CPUID function 0x80000005 instead.
941 cpuid(0x80000005, &eax
, &ebx
, &ecx
, &edx
);
945 /* Handle DTLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
946 if (!((eax
>> 16) & mask
))
947 tlb_lld_2m
[ENTRIES
] = (cpuid_eax(0x80000005) >> 16) & 0xff;
949 tlb_lld_2m
[ENTRIES
] = (eax
>> 16) & mask
;
951 /* a 4M entry uses two 2M entries */
952 tlb_lld_4m
[ENTRIES
] = tlb_lld_2m
[ENTRIES
] >> 1;
954 /* Handle ITLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
957 if (c
->x86
== 0x15 && c
->x86_model
<= 0x1f) {
958 tlb_lli_2m
[ENTRIES
] = 1024;
960 cpuid(0x80000005, &eax
, &ebx
, &ecx
, &edx
);
961 tlb_lli_2m
[ENTRIES
] = eax
& 0xff;
964 tlb_lli_2m
[ENTRIES
] = eax
& mask
;
966 tlb_lli_4m
[ENTRIES
] = tlb_lli_2m
[ENTRIES
] >> 1;
969 static const struct cpu_dev amd_cpu_dev
= {
971 .c_ident
= { "AuthenticAMD" },
974 { .family
= 4, .model_names
=
985 .legacy_cache_size
= amd_size_cache
,
987 .c_early_init
= early_init_amd
,
988 .c_detect_tlb
= cpu_detect_tlb_amd
,
989 .c_bsp_init
= bsp_init_amd
,
991 .c_x86_vendor
= X86_VENDOR_AMD
,
994 cpu_dev_register(amd_cpu_dev
);
997 * AMD errata checking
999 * Errata are defined as arrays of ints using the AMD_LEGACY_ERRATUM() or
1000 * AMD_OSVW_ERRATUM() macros. The latter is intended for newer errata that
1001 * have an OSVW id assigned, which it takes as first argument. Both take a
1002 * variable number of family-specific model-stepping ranges created by
1003 * AMD_MODEL_RANGE().
1007 * const int amd_erratum_319[] =
1008 * AMD_LEGACY_ERRATUM(AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0x4, 0x2),
1009 * AMD_MODEL_RANGE(0x10, 0x8, 0x0, 0x8, 0x0),
1010 * AMD_MODEL_RANGE(0x10, 0x9, 0x0, 0x9, 0x0));
1013 #define AMD_LEGACY_ERRATUM(...) { -1, __VA_ARGS__, 0 }
1014 #define AMD_OSVW_ERRATUM(osvw_id, ...) { osvw_id, __VA_ARGS__, 0 }
1015 #define AMD_MODEL_RANGE(f, m_start, s_start, m_end, s_end) \
1016 ((f << 24) | (m_start << 16) | (s_start << 12) | (m_end << 4) | (s_end))
1017 #define AMD_MODEL_RANGE_FAMILY(range) (((range) >> 24) & 0xff)
1018 #define AMD_MODEL_RANGE_START(range) (((range) >> 12) & 0xfff)
1019 #define AMD_MODEL_RANGE_END(range) ((range) & 0xfff)
1021 static const int amd_erratum_400
[] =
1022 AMD_OSVW_ERRATUM(1, AMD_MODEL_RANGE(0xf, 0x41, 0x2, 0xff, 0xf),
1023 AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0xff, 0xf));
1025 static const int amd_erratum_383
[] =
1026 AMD_OSVW_ERRATUM(3, AMD_MODEL_RANGE(0x10, 0, 0, 0xff, 0xf));
1029 static bool cpu_has_amd_erratum(struct cpuinfo_x86
*cpu
, const int *erratum
)
1031 int osvw_id
= *erratum
++;
1035 if (osvw_id
>= 0 && osvw_id
< 65536 &&
1036 cpu_has(cpu
, X86_FEATURE_OSVW
)) {
1039 rdmsrl(MSR_AMD64_OSVW_ID_LENGTH
, osvw_len
);
1040 if (osvw_id
< osvw_len
) {
1043 rdmsrl(MSR_AMD64_OSVW_STATUS
+ (osvw_id
>> 6),
1045 return osvw_bits
& (1ULL << (osvw_id
& 0x3f));
1049 /* OSVW unavailable or ID unknown, match family-model-stepping range */
1050 ms
= (cpu
->x86_model
<< 4) | cpu
->x86_stepping
;
1051 while ((range
= *erratum
++))
1052 if ((cpu
->x86
== AMD_MODEL_RANGE_FAMILY(range
)) &&
1053 (ms
>= AMD_MODEL_RANGE_START(range
)) &&
1054 (ms
<= AMD_MODEL_RANGE_END(range
)))
1060 void set_dr_addr_mask(unsigned long mask
, int dr
)
1062 if (!boot_cpu_has(X86_FEATURE_BPEXT
))
1067 wrmsr(MSR_F16H_DR0_ADDR_MASK
, mask
, 0);
1072 wrmsr(MSR_F16H_DR1_ADDR_MASK
- 1 + dr
, mask
, 0);