1 // SPDX-License-Identifier: GPL-2.0
3 * P5 specific Machine Check Exception Reporting
4 * (C) Copyright 2002 Alan Cox <alan@lxorguk.ukuu.org.uk>
6 #include <linux/interrupt.h>
7 #include <linux/kernel.h>
8 #include <linux/types.h>
11 #include <asm/processor.h>
12 #include <asm/traps.h>
13 #include <asm/tlbflush.h>
17 /* By default disabled */
18 int mce_p5_enabled __read_mostly
;
20 /* Machine check handler for Pentium class Intel CPUs: */
21 static void pentium_machine_check(struct pt_regs
*regs
, long error_code
)
23 u32 loaddr
, hi
, lotype
;
27 rdmsr(MSR_IA32_P5_MC_ADDR
, loaddr
, hi
);
28 rdmsr(MSR_IA32_P5_MC_TYPE
, lotype
, hi
);
30 pr_emerg("CPU#%d: Machine Check Exception: 0x%8X (type 0x%8X).\n",
31 smp_processor_id(), loaddr
, lotype
);
33 if (lotype
& (1<<5)) {
34 pr_emerg("CPU#%d: Possible thermal failure (CPU on fire ?).\n",
38 add_taint(TAINT_MACHINE_CHECK
, LOCKDEP_NOW_UNRELIABLE
);
43 /* Set up machine check reporting for processors with Intel style MCE: */
44 void intel_p5_mcheck_init(struct cpuinfo_x86
*c
)
48 /* Default P5 to off as its often misconnected: */
52 /* Check for MCE support: */
53 if (!cpu_has(c
, X86_FEATURE_MCE
))
56 machine_check_vector
= pentium_machine_check
;
57 /* Make sure the vector pointer is visible before we enable MCEs: */
60 /* Read registers before enabling: */
61 rdmsr(MSR_IA32_P5_MC_ADDR
, l
, h
);
62 rdmsr(MSR_IA32_P5_MC_TYPE
, l
, h
);
63 pr_info("Intel old style machine check architecture supported.\n");
66 cr4_set_bits(X86_CR4_MCE
);
67 pr_info("Intel old style machine check reporting enabled on CPU#%d.\n",