2 * Kernel-based Virtual Machine driver for Linux
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
9 * Copyright (C) 2006 Qumranet, Inc.
10 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
13 * Yaniv Kamay <yaniv@qumranet.com>
14 * Avi Kivity <avi@qumranet.com>
16 * This work is licensed under the terms of the GNU GPL, version 2. See
17 * the COPYING file in the top-level directory.
24 #include "kvm_cache_regs.h"
27 #include <linux/kvm_host.h>
28 #include <linux/types.h>
29 #include <linux/string.h>
31 #include <linux/highmem.h>
32 #include <linux/moduleparam.h>
33 #include <linux/export.h>
34 #include <linux/swap.h>
35 #include <linux/hugetlb.h>
36 #include <linux/compiler.h>
37 #include <linux/srcu.h>
38 #include <linux/slab.h>
39 #include <linux/sched/signal.h>
40 #include <linux/uaccess.h>
41 #include <linux/hash.h>
42 #include <linux/kern_levels.h>
46 #include <asm/cmpxchg.h>
49 #include <asm/kvm_page_track.h>
53 * When setting this variable to true it enables Two-Dimensional-Paging
54 * where the hardware walks 2 page tables:
55 * 1. the guest-virtual to guest-physical
56 * 2. while doing 1. it walks guest-physical to host-physical
57 * If the hardware supports that we don't need to do shadow paging.
59 bool tdp_enabled
= false;
63 AUDIT_POST_PAGE_FAULT
,
74 module_param(dbg
, bool, 0644);
76 #define pgprintk(x...) do { if (dbg) printk(x); } while (0)
77 #define rmap_printk(x...) do { if (dbg) printk(x); } while (0)
78 #define MMU_WARN_ON(x) WARN_ON(x)
80 #define pgprintk(x...) do { } while (0)
81 #define rmap_printk(x...) do { } while (0)
82 #define MMU_WARN_ON(x) do { } while (0)
85 #define PTE_PREFETCH_NUM 8
87 #define PT_FIRST_AVAIL_BITS_SHIFT 10
88 #define PT64_SECOND_AVAIL_BITS_SHIFT 52
90 #define PT64_LEVEL_BITS 9
92 #define PT64_LEVEL_SHIFT(level) \
93 (PAGE_SHIFT + (level - 1) * PT64_LEVEL_BITS)
95 #define PT64_INDEX(address, level)\
96 (((address) >> PT64_LEVEL_SHIFT(level)) & ((1 << PT64_LEVEL_BITS) - 1))
99 #define PT32_LEVEL_BITS 10
101 #define PT32_LEVEL_SHIFT(level) \
102 (PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS)
104 #define PT32_LVL_OFFSET_MASK(level) \
105 (PT32_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
106 * PT32_LEVEL_BITS))) - 1))
108 #define PT32_INDEX(address, level)\
109 (((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1))
112 #define PT64_BASE_ADDR_MASK __sme_clr((((1ULL << 52) - 1) & ~(u64)(PAGE_SIZE-1)))
113 #define PT64_DIR_BASE_ADDR_MASK \
114 (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + PT64_LEVEL_BITS)) - 1))
115 #define PT64_LVL_ADDR_MASK(level) \
116 (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
117 * PT64_LEVEL_BITS))) - 1))
118 #define PT64_LVL_OFFSET_MASK(level) \
119 (PT64_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
120 * PT64_LEVEL_BITS))) - 1))
122 #define PT32_BASE_ADDR_MASK PAGE_MASK
123 #define PT32_DIR_BASE_ADDR_MASK \
124 (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1))
125 #define PT32_LVL_ADDR_MASK(level) \
126 (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
127 * PT32_LEVEL_BITS))) - 1))
129 #define PT64_PERM_MASK (PT_PRESENT_MASK | PT_WRITABLE_MASK | shadow_user_mask \
130 | shadow_x_mask | shadow_nx_mask | shadow_me_mask)
132 #define ACC_EXEC_MASK 1
133 #define ACC_WRITE_MASK PT_WRITABLE_MASK
134 #define ACC_USER_MASK PT_USER_MASK
135 #define ACC_ALL (ACC_EXEC_MASK | ACC_WRITE_MASK | ACC_USER_MASK)
137 /* The mask for the R/X bits in EPT PTEs */
138 #define PT64_EPT_READABLE_MASK 0x1ull
139 #define PT64_EPT_EXECUTABLE_MASK 0x4ull
141 #include <trace/events/kvm.h>
143 #define CREATE_TRACE_POINTS
144 #include "mmutrace.h"
146 #define SPTE_HOST_WRITEABLE (1ULL << PT_FIRST_AVAIL_BITS_SHIFT)
147 #define SPTE_MMU_WRITEABLE (1ULL << (PT_FIRST_AVAIL_BITS_SHIFT + 1))
149 #define SHADOW_PT_INDEX(addr, level) PT64_INDEX(addr, level)
151 /* make pte_list_desc fit well in cache line */
152 #define PTE_LIST_EXT 3
155 * Return values of handle_mmio_page_fault and mmu.page_fault:
156 * RET_PF_RETRY: let CPU fault again on the address.
157 * RET_PF_EMULATE: mmio page fault, emulate the instruction directly.
159 * For handle_mmio_page_fault only:
160 * RET_PF_INVALID: the spte is invalid, let the real page fault path update it.
168 struct pte_list_desc
{
169 u64
*sptes
[PTE_LIST_EXT
];
170 struct pte_list_desc
*more
;
173 struct kvm_shadow_walk_iterator
{
181 #define for_each_shadow_entry(_vcpu, _addr, _walker) \
182 for (shadow_walk_init(&(_walker), _vcpu, _addr); \
183 shadow_walk_okay(&(_walker)); \
184 shadow_walk_next(&(_walker)))
186 #define for_each_shadow_entry_lockless(_vcpu, _addr, _walker, spte) \
187 for (shadow_walk_init(&(_walker), _vcpu, _addr); \
188 shadow_walk_okay(&(_walker)) && \
189 ({ spte = mmu_spte_get_lockless(_walker.sptep); 1; }); \
190 __shadow_walk_next(&(_walker), spte))
192 static struct kmem_cache
*pte_list_desc_cache
;
193 static struct kmem_cache
*mmu_page_header_cache
;
194 static struct percpu_counter kvm_total_used_mmu_pages
;
196 static u64 __read_mostly shadow_nx_mask
;
197 static u64 __read_mostly shadow_x_mask
; /* mutual exclusive with nx_mask */
198 static u64 __read_mostly shadow_user_mask
;
199 static u64 __read_mostly shadow_accessed_mask
;
200 static u64 __read_mostly shadow_dirty_mask
;
201 static u64 __read_mostly shadow_mmio_mask
;
202 static u64 __read_mostly shadow_mmio_value
;
203 static u64 __read_mostly shadow_present_mask
;
204 static u64 __read_mostly shadow_me_mask
;
207 * SPTEs used by MMUs without A/D bits are marked with shadow_acc_track_value.
208 * Non-present SPTEs with shadow_acc_track_value set are in place for access
211 static u64 __read_mostly shadow_acc_track_mask
;
212 static const u64 shadow_acc_track_value
= SPTE_SPECIAL_MASK
;
215 * The mask/shift to use for saving the original R/X bits when marking the PTE
216 * as not-present for access tracking purposes. We do not save the W bit as the
217 * PTEs being access tracked also need to be dirty tracked, so the W bit will be
218 * restored only when a write is attempted to the page.
220 static const u64 shadow_acc_track_saved_bits_mask
= PT64_EPT_READABLE_MASK
|
221 PT64_EPT_EXECUTABLE_MASK
;
222 static const u64 shadow_acc_track_saved_bits_shift
= PT64_SECOND_AVAIL_BITS_SHIFT
;
224 static void mmu_spte_set(u64
*sptep
, u64 spte
);
225 static void mmu_free_roots(struct kvm_vcpu
*vcpu
);
227 void kvm_mmu_set_mmio_spte_mask(u64 mmio_mask
, u64 mmio_value
)
229 BUG_ON((mmio_mask
& mmio_value
) != mmio_value
);
230 shadow_mmio_value
= mmio_value
| SPTE_SPECIAL_MASK
;
231 shadow_mmio_mask
= mmio_mask
| SPTE_SPECIAL_MASK
;
233 EXPORT_SYMBOL_GPL(kvm_mmu_set_mmio_spte_mask
);
235 static inline bool sp_ad_disabled(struct kvm_mmu_page
*sp
)
237 return sp
->role
.ad_disabled
;
240 static inline bool spte_ad_enabled(u64 spte
)
242 MMU_WARN_ON((spte
& shadow_mmio_mask
) == shadow_mmio_value
);
243 return !(spte
& shadow_acc_track_value
);
246 static inline u64
spte_shadow_accessed_mask(u64 spte
)
248 MMU_WARN_ON((spte
& shadow_mmio_mask
) == shadow_mmio_value
);
249 return spte_ad_enabled(spte
) ? shadow_accessed_mask
: 0;
252 static inline u64
spte_shadow_dirty_mask(u64 spte
)
254 MMU_WARN_ON((spte
& shadow_mmio_mask
) == shadow_mmio_value
);
255 return spte_ad_enabled(spte
) ? shadow_dirty_mask
: 0;
258 static inline bool is_access_track_spte(u64 spte
)
260 return !spte_ad_enabled(spte
) && (spte
& shadow_acc_track_mask
) == 0;
264 * the low bit of the generation number is always presumed to be zero.
265 * This disables mmio caching during memslot updates. The concept is
266 * similar to a seqcount but instead of retrying the access we just punt
267 * and ignore the cache.
269 * spte bits 3-11 are used as bits 1-9 of the generation number,
270 * the bits 52-61 are used as bits 10-19 of the generation number.
272 #define MMIO_SPTE_GEN_LOW_SHIFT 2
273 #define MMIO_SPTE_GEN_HIGH_SHIFT 52
275 #define MMIO_GEN_SHIFT 20
276 #define MMIO_GEN_LOW_SHIFT 10
277 #define MMIO_GEN_LOW_MASK ((1 << MMIO_GEN_LOW_SHIFT) - 2)
278 #define MMIO_GEN_MASK ((1 << MMIO_GEN_SHIFT) - 1)
280 static u64
generation_mmio_spte_mask(unsigned int gen
)
284 WARN_ON(gen
& ~MMIO_GEN_MASK
);
286 mask
= (gen
& MMIO_GEN_LOW_MASK
) << MMIO_SPTE_GEN_LOW_SHIFT
;
287 mask
|= ((u64
)gen
>> MMIO_GEN_LOW_SHIFT
) << MMIO_SPTE_GEN_HIGH_SHIFT
;
291 static unsigned int get_mmio_spte_generation(u64 spte
)
295 spte
&= ~shadow_mmio_mask
;
297 gen
= (spte
>> MMIO_SPTE_GEN_LOW_SHIFT
) & MMIO_GEN_LOW_MASK
;
298 gen
|= (spte
>> MMIO_SPTE_GEN_HIGH_SHIFT
) << MMIO_GEN_LOW_SHIFT
;
302 static unsigned int kvm_current_mmio_generation(struct kvm_vcpu
*vcpu
)
304 return kvm_vcpu_memslots(vcpu
)->generation
& MMIO_GEN_MASK
;
307 static void mark_mmio_spte(struct kvm_vcpu
*vcpu
, u64
*sptep
, u64 gfn
,
310 unsigned int gen
= kvm_current_mmio_generation(vcpu
);
311 u64 mask
= generation_mmio_spte_mask(gen
);
313 access
&= ACC_WRITE_MASK
| ACC_USER_MASK
;
314 mask
|= shadow_mmio_value
| access
| gfn
<< PAGE_SHIFT
;
316 trace_mark_mmio_spte(sptep
, gfn
, access
, gen
);
317 mmu_spte_set(sptep
, mask
);
320 static bool is_mmio_spte(u64 spte
)
322 return (spte
& shadow_mmio_mask
) == shadow_mmio_value
;
325 static gfn_t
get_mmio_spte_gfn(u64 spte
)
327 u64 mask
= generation_mmio_spte_mask(MMIO_GEN_MASK
) | shadow_mmio_mask
;
328 return (spte
& ~mask
) >> PAGE_SHIFT
;
331 static unsigned get_mmio_spte_access(u64 spte
)
333 u64 mask
= generation_mmio_spte_mask(MMIO_GEN_MASK
) | shadow_mmio_mask
;
334 return (spte
& ~mask
) & ~PAGE_MASK
;
337 static bool set_mmio_spte(struct kvm_vcpu
*vcpu
, u64
*sptep
, gfn_t gfn
,
338 kvm_pfn_t pfn
, unsigned access
)
340 if (unlikely(is_noslot_pfn(pfn
))) {
341 mark_mmio_spte(vcpu
, sptep
, gfn
, access
);
348 static bool check_mmio_spte(struct kvm_vcpu
*vcpu
, u64 spte
)
350 unsigned int kvm_gen
, spte_gen
;
352 kvm_gen
= kvm_current_mmio_generation(vcpu
);
353 spte_gen
= get_mmio_spte_generation(spte
);
355 trace_check_mmio_spte(spte
, kvm_gen
, spte_gen
);
356 return likely(kvm_gen
== spte_gen
);
360 * Sets the shadow PTE masks used by the MMU.
363 * - Setting either @accessed_mask or @dirty_mask requires setting both
364 * - At least one of @accessed_mask or @acc_track_mask must be set
366 void kvm_mmu_set_mask_ptes(u64 user_mask
, u64 accessed_mask
,
367 u64 dirty_mask
, u64 nx_mask
, u64 x_mask
, u64 p_mask
,
368 u64 acc_track_mask
, u64 me_mask
)
370 BUG_ON(!dirty_mask
!= !accessed_mask
);
371 BUG_ON(!accessed_mask
&& !acc_track_mask
);
372 BUG_ON(acc_track_mask
& shadow_acc_track_value
);
374 shadow_user_mask
= user_mask
;
375 shadow_accessed_mask
= accessed_mask
;
376 shadow_dirty_mask
= dirty_mask
;
377 shadow_nx_mask
= nx_mask
;
378 shadow_x_mask
= x_mask
;
379 shadow_present_mask
= p_mask
;
380 shadow_acc_track_mask
= acc_track_mask
;
381 shadow_me_mask
= me_mask
;
383 EXPORT_SYMBOL_GPL(kvm_mmu_set_mask_ptes
);
385 static void kvm_mmu_clear_all_pte_masks(void)
387 shadow_user_mask
= 0;
388 shadow_accessed_mask
= 0;
389 shadow_dirty_mask
= 0;
392 shadow_mmio_mask
= 0;
393 shadow_present_mask
= 0;
394 shadow_acc_track_mask
= 0;
397 static int is_cpuid_PSE36(void)
402 static int is_nx(struct kvm_vcpu
*vcpu
)
404 return vcpu
->arch
.efer
& EFER_NX
;
407 static int is_shadow_present_pte(u64 pte
)
409 return (pte
!= 0) && !is_mmio_spte(pte
);
412 static int is_large_pte(u64 pte
)
414 return pte
& PT_PAGE_SIZE_MASK
;
417 static int is_last_spte(u64 pte
, int level
)
419 if (level
== PT_PAGE_TABLE_LEVEL
)
421 if (is_large_pte(pte
))
426 static bool is_executable_pte(u64 spte
)
428 return (spte
& (shadow_x_mask
| shadow_nx_mask
)) == shadow_x_mask
;
431 static kvm_pfn_t
spte_to_pfn(u64 pte
)
433 return (pte
& PT64_BASE_ADDR_MASK
) >> PAGE_SHIFT
;
436 static gfn_t
pse36_gfn_delta(u32 gpte
)
438 int shift
= 32 - PT32_DIR_PSE36_SHIFT
- PAGE_SHIFT
;
440 return (gpte
& PT32_DIR_PSE36_MASK
) << shift
;
444 static void __set_spte(u64
*sptep
, u64 spte
)
446 WRITE_ONCE(*sptep
, spte
);
449 static void __update_clear_spte_fast(u64
*sptep
, u64 spte
)
451 WRITE_ONCE(*sptep
, spte
);
454 static u64
__update_clear_spte_slow(u64
*sptep
, u64 spte
)
456 return xchg(sptep
, spte
);
459 static u64
__get_spte_lockless(u64
*sptep
)
461 return READ_ONCE(*sptep
);
472 static void count_spte_clear(u64
*sptep
, u64 spte
)
474 struct kvm_mmu_page
*sp
= page_header(__pa(sptep
));
476 if (is_shadow_present_pte(spte
))
479 /* Ensure the spte is completely set before we increase the count */
481 sp
->clear_spte_count
++;
484 static void __set_spte(u64
*sptep
, u64 spte
)
486 union split_spte
*ssptep
, sspte
;
488 ssptep
= (union split_spte
*)sptep
;
489 sspte
= (union split_spte
)spte
;
491 ssptep
->spte_high
= sspte
.spte_high
;
494 * If we map the spte from nonpresent to present, We should store
495 * the high bits firstly, then set present bit, so cpu can not
496 * fetch this spte while we are setting the spte.
500 WRITE_ONCE(ssptep
->spte_low
, sspte
.spte_low
);
503 static void __update_clear_spte_fast(u64
*sptep
, u64 spte
)
505 union split_spte
*ssptep
, sspte
;
507 ssptep
= (union split_spte
*)sptep
;
508 sspte
= (union split_spte
)spte
;
510 WRITE_ONCE(ssptep
->spte_low
, sspte
.spte_low
);
513 * If we map the spte from present to nonpresent, we should clear
514 * present bit firstly to avoid vcpu fetch the old high bits.
518 ssptep
->spte_high
= sspte
.spte_high
;
519 count_spte_clear(sptep
, spte
);
522 static u64
__update_clear_spte_slow(u64
*sptep
, u64 spte
)
524 union split_spte
*ssptep
, sspte
, orig
;
526 ssptep
= (union split_spte
*)sptep
;
527 sspte
= (union split_spte
)spte
;
529 /* xchg acts as a barrier before the setting of the high bits */
530 orig
.spte_low
= xchg(&ssptep
->spte_low
, sspte
.spte_low
);
531 orig
.spte_high
= ssptep
->spte_high
;
532 ssptep
->spte_high
= sspte
.spte_high
;
533 count_spte_clear(sptep
, spte
);
539 * The idea using the light way get the spte on x86_32 guest is from
540 * gup_get_pte(arch/x86/mm/gup.c).
542 * An spte tlb flush may be pending, because kvm_set_pte_rmapp
543 * coalesces them and we are running out of the MMU lock. Therefore
544 * we need to protect against in-progress updates of the spte.
546 * Reading the spte while an update is in progress may get the old value
547 * for the high part of the spte. The race is fine for a present->non-present
548 * change (because the high part of the spte is ignored for non-present spte),
549 * but for a present->present change we must reread the spte.
551 * All such changes are done in two steps (present->non-present and
552 * non-present->present), hence it is enough to count the number of
553 * present->non-present updates: if it changed while reading the spte,
554 * we might have hit the race. This is done using clear_spte_count.
556 static u64
__get_spte_lockless(u64
*sptep
)
558 struct kvm_mmu_page
*sp
= page_header(__pa(sptep
));
559 union split_spte spte
, *orig
= (union split_spte
*)sptep
;
563 count
= sp
->clear_spte_count
;
566 spte
.spte_low
= orig
->spte_low
;
569 spte
.spte_high
= orig
->spte_high
;
572 if (unlikely(spte
.spte_low
!= orig
->spte_low
||
573 count
!= sp
->clear_spte_count
))
580 static bool spte_can_locklessly_be_made_writable(u64 spte
)
582 return (spte
& (SPTE_HOST_WRITEABLE
| SPTE_MMU_WRITEABLE
)) ==
583 (SPTE_HOST_WRITEABLE
| SPTE_MMU_WRITEABLE
);
586 static bool spte_has_volatile_bits(u64 spte
)
588 if (!is_shadow_present_pte(spte
))
592 * Always atomically update spte if it can be updated
593 * out of mmu-lock, it can ensure dirty bit is not lost,
594 * also, it can help us to get a stable is_writable_pte()
595 * to ensure tlb flush is not missed.
597 if (spte_can_locklessly_be_made_writable(spte
) ||
598 is_access_track_spte(spte
))
601 if (spte_ad_enabled(spte
)) {
602 if ((spte
& shadow_accessed_mask
) == 0 ||
603 (is_writable_pte(spte
) && (spte
& shadow_dirty_mask
) == 0))
610 static bool is_accessed_spte(u64 spte
)
612 u64 accessed_mask
= spte_shadow_accessed_mask(spte
);
614 return accessed_mask
? spte
& accessed_mask
615 : !is_access_track_spte(spte
);
618 static bool is_dirty_spte(u64 spte
)
620 u64 dirty_mask
= spte_shadow_dirty_mask(spte
);
622 return dirty_mask
? spte
& dirty_mask
: spte
& PT_WRITABLE_MASK
;
625 /* Rules for using mmu_spte_set:
626 * Set the sptep from nonpresent to present.
627 * Note: the sptep being assigned *must* be either not present
628 * or in a state where the hardware will not attempt to update
631 static void mmu_spte_set(u64
*sptep
, u64 new_spte
)
633 WARN_ON(is_shadow_present_pte(*sptep
));
634 __set_spte(sptep
, new_spte
);
638 * Update the SPTE (excluding the PFN), but do not track changes in its
639 * accessed/dirty status.
641 static u64
mmu_spte_update_no_track(u64
*sptep
, u64 new_spte
)
643 u64 old_spte
= *sptep
;
645 WARN_ON(!is_shadow_present_pte(new_spte
));
647 if (!is_shadow_present_pte(old_spte
)) {
648 mmu_spte_set(sptep
, new_spte
);
652 if (!spte_has_volatile_bits(old_spte
))
653 __update_clear_spte_fast(sptep
, new_spte
);
655 old_spte
= __update_clear_spte_slow(sptep
, new_spte
);
657 WARN_ON(spte_to_pfn(old_spte
) != spte_to_pfn(new_spte
));
662 /* Rules for using mmu_spte_update:
663 * Update the state bits, it means the mapped pfn is not changed.
665 * Whenever we overwrite a writable spte with a read-only one we
666 * should flush remote TLBs. Otherwise rmap_write_protect
667 * will find a read-only spte, even though the writable spte
668 * might be cached on a CPU's TLB, the return value indicates this
671 * Returns true if the TLB needs to be flushed
673 static bool mmu_spte_update(u64
*sptep
, u64 new_spte
)
676 u64 old_spte
= mmu_spte_update_no_track(sptep
, new_spte
);
678 if (!is_shadow_present_pte(old_spte
))
682 * For the spte updated out of mmu-lock is safe, since
683 * we always atomically update it, see the comments in
684 * spte_has_volatile_bits().
686 if (spte_can_locklessly_be_made_writable(old_spte
) &&
687 !is_writable_pte(new_spte
))
691 * Flush TLB when accessed/dirty states are changed in the page tables,
692 * to guarantee consistency between TLB and page tables.
695 if (is_accessed_spte(old_spte
) && !is_accessed_spte(new_spte
)) {
697 kvm_set_pfn_accessed(spte_to_pfn(old_spte
));
700 if (is_dirty_spte(old_spte
) && !is_dirty_spte(new_spte
)) {
702 kvm_set_pfn_dirty(spte_to_pfn(old_spte
));
709 * Rules for using mmu_spte_clear_track_bits:
710 * It sets the sptep from present to nonpresent, and track the
711 * state bits, it is used to clear the last level sptep.
712 * Returns non-zero if the PTE was previously valid.
714 static int mmu_spte_clear_track_bits(u64
*sptep
)
717 u64 old_spte
= *sptep
;
719 if (!spte_has_volatile_bits(old_spte
))
720 __update_clear_spte_fast(sptep
, 0ull);
722 old_spte
= __update_clear_spte_slow(sptep
, 0ull);
724 if (!is_shadow_present_pte(old_spte
))
727 pfn
= spte_to_pfn(old_spte
);
730 * KVM does not hold the refcount of the page used by
731 * kvm mmu, before reclaiming the page, we should
732 * unmap it from mmu first.
734 WARN_ON(!kvm_is_reserved_pfn(pfn
) && !page_count(pfn_to_page(pfn
)));
736 if (is_accessed_spte(old_spte
))
737 kvm_set_pfn_accessed(pfn
);
739 if (is_dirty_spte(old_spte
))
740 kvm_set_pfn_dirty(pfn
);
746 * Rules for using mmu_spte_clear_no_track:
747 * Directly clear spte without caring the state bits of sptep,
748 * it is used to set the upper level spte.
750 static void mmu_spte_clear_no_track(u64
*sptep
)
752 __update_clear_spte_fast(sptep
, 0ull);
755 static u64
mmu_spte_get_lockless(u64
*sptep
)
757 return __get_spte_lockless(sptep
);
760 static u64
mark_spte_for_access_track(u64 spte
)
762 if (spte_ad_enabled(spte
))
763 return spte
& ~shadow_accessed_mask
;
765 if (is_access_track_spte(spte
))
769 * Making an Access Tracking PTE will result in removal of write access
770 * from the PTE. So, verify that we will be able to restore the write
771 * access in the fast page fault path later on.
773 WARN_ONCE((spte
& PT_WRITABLE_MASK
) &&
774 !spte_can_locklessly_be_made_writable(spte
),
775 "kvm: Writable SPTE is not locklessly dirty-trackable\n");
777 WARN_ONCE(spte
& (shadow_acc_track_saved_bits_mask
<<
778 shadow_acc_track_saved_bits_shift
),
779 "kvm: Access Tracking saved bit locations are not zero\n");
781 spte
|= (spte
& shadow_acc_track_saved_bits_mask
) <<
782 shadow_acc_track_saved_bits_shift
;
783 spte
&= ~shadow_acc_track_mask
;
788 /* Restore an acc-track PTE back to a regular PTE */
789 static u64
restore_acc_track_spte(u64 spte
)
792 u64 saved_bits
= (spte
>> shadow_acc_track_saved_bits_shift
)
793 & shadow_acc_track_saved_bits_mask
;
795 WARN_ON_ONCE(spte_ad_enabled(spte
));
796 WARN_ON_ONCE(!is_access_track_spte(spte
));
798 new_spte
&= ~shadow_acc_track_mask
;
799 new_spte
&= ~(shadow_acc_track_saved_bits_mask
<<
800 shadow_acc_track_saved_bits_shift
);
801 new_spte
|= saved_bits
;
806 /* Returns the Accessed status of the PTE and resets it at the same time. */
807 static bool mmu_spte_age(u64
*sptep
)
809 u64 spte
= mmu_spte_get_lockless(sptep
);
811 if (!is_accessed_spte(spte
))
814 if (spte_ad_enabled(spte
)) {
815 clear_bit((ffs(shadow_accessed_mask
) - 1),
816 (unsigned long *)sptep
);
819 * Capture the dirty status of the page, so that it doesn't get
820 * lost when the SPTE is marked for access tracking.
822 if (is_writable_pte(spte
))
823 kvm_set_pfn_dirty(spte_to_pfn(spte
));
825 spte
= mark_spte_for_access_track(spte
);
826 mmu_spte_update_no_track(sptep
, spte
);
832 static void walk_shadow_page_lockless_begin(struct kvm_vcpu
*vcpu
)
835 * Prevent page table teardown by making any free-er wait during
836 * kvm_flush_remote_tlbs() IPI to all active vcpus.
841 * Make sure a following spte read is not reordered ahead of the write
844 smp_store_mb(vcpu
->mode
, READING_SHADOW_PAGE_TABLES
);
847 static void walk_shadow_page_lockless_end(struct kvm_vcpu
*vcpu
)
850 * Make sure the write to vcpu->mode is not reordered in front of
851 * reads to sptes. If it does, kvm_commit_zap_page() can see us
852 * OUTSIDE_GUEST_MODE and proceed to free the shadow page table.
854 smp_store_release(&vcpu
->mode
, OUTSIDE_GUEST_MODE
);
858 static int mmu_topup_memory_cache(struct kvm_mmu_memory_cache
*cache
,
859 struct kmem_cache
*base_cache
, int min
)
863 if (cache
->nobjs
>= min
)
865 while (cache
->nobjs
< ARRAY_SIZE(cache
->objects
)) {
866 obj
= kmem_cache_zalloc(base_cache
, GFP_KERNEL
);
869 cache
->objects
[cache
->nobjs
++] = obj
;
874 static int mmu_memory_cache_free_objects(struct kvm_mmu_memory_cache
*cache
)
879 static void mmu_free_memory_cache(struct kvm_mmu_memory_cache
*mc
,
880 struct kmem_cache
*cache
)
883 kmem_cache_free(cache
, mc
->objects
[--mc
->nobjs
]);
886 static int mmu_topup_memory_cache_page(struct kvm_mmu_memory_cache
*cache
,
891 if (cache
->nobjs
>= min
)
893 while (cache
->nobjs
< ARRAY_SIZE(cache
->objects
)) {
894 page
= (void *)__get_free_page(GFP_KERNEL
);
897 cache
->objects
[cache
->nobjs
++] = page
;
902 static void mmu_free_memory_cache_page(struct kvm_mmu_memory_cache
*mc
)
905 free_page((unsigned long)mc
->objects
[--mc
->nobjs
]);
908 static int mmu_topup_memory_caches(struct kvm_vcpu
*vcpu
)
912 r
= mmu_topup_memory_cache(&vcpu
->arch
.mmu_pte_list_desc_cache
,
913 pte_list_desc_cache
, 8 + PTE_PREFETCH_NUM
);
916 r
= mmu_topup_memory_cache_page(&vcpu
->arch
.mmu_page_cache
, 8);
919 r
= mmu_topup_memory_cache(&vcpu
->arch
.mmu_page_header_cache
,
920 mmu_page_header_cache
, 4);
925 static void mmu_free_memory_caches(struct kvm_vcpu
*vcpu
)
927 mmu_free_memory_cache(&vcpu
->arch
.mmu_pte_list_desc_cache
,
928 pte_list_desc_cache
);
929 mmu_free_memory_cache_page(&vcpu
->arch
.mmu_page_cache
);
930 mmu_free_memory_cache(&vcpu
->arch
.mmu_page_header_cache
,
931 mmu_page_header_cache
);
934 static void *mmu_memory_cache_alloc(struct kvm_mmu_memory_cache
*mc
)
939 p
= mc
->objects
[--mc
->nobjs
];
943 static struct pte_list_desc
*mmu_alloc_pte_list_desc(struct kvm_vcpu
*vcpu
)
945 return mmu_memory_cache_alloc(&vcpu
->arch
.mmu_pte_list_desc_cache
);
948 static void mmu_free_pte_list_desc(struct pte_list_desc
*pte_list_desc
)
950 kmem_cache_free(pte_list_desc_cache
, pte_list_desc
);
953 static gfn_t
kvm_mmu_page_get_gfn(struct kvm_mmu_page
*sp
, int index
)
955 if (!sp
->role
.direct
)
956 return sp
->gfns
[index
];
958 return sp
->gfn
+ (index
<< ((sp
->role
.level
- 1) * PT64_LEVEL_BITS
));
961 static void kvm_mmu_page_set_gfn(struct kvm_mmu_page
*sp
, int index
, gfn_t gfn
)
964 BUG_ON(gfn
!= kvm_mmu_page_get_gfn(sp
, index
));
966 sp
->gfns
[index
] = gfn
;
970 * Return the pointer to the large page information for a given gfn,
971 * handling slots that are not large page aligned.
973 static struct kvm_lpage_info
*lpage_info_slot(gfn_t gfn
,
974 struct kvm_memory_slot
*slot
,
979 idx
= gfn_to_index(gfn
, slot
->base_gfn
, level
);
980 return &slot
->arch
.lpage_info
[level
- 2][idx
];
983 static void update_gfn_disallow_lpage_count(struct kvm_memory_slot
*slot
,
984 gfn_t gfn
, int count
)
986 struct kvm_lpage_info
*linfo
;
989 for (i
= PT_DIRECTORY_LEVEL
; i
<= PT_MAX_HUGEPAGE_LEVEL
; ++i
) {
990 linfo
= lpage_info_slot(gfn
, slot
, i
);
991 linfo
->disallow_lpage
+= count
;
992 WARN_ON(linfo
->disallow_lpage
< 0);
996 void kvm_mmu_gfn_disallow_lpage(struct kvm_memory_slot
*slot
, gfn_t gfn
)
998 update_gfn_disallow_lpage_count(slot
, gfn
, 1);
1001 void kvm_mmu_gfn_allow_lpage(struct kvm_memory_slot
*slot
, gfn_t gfn
)
1003 update_gfn_disallow_lpage_count(slot
, gfn
, -1);
1006 static void account_shadowed(struct kvm
*kvm
, struct kvm_mmu_page
*sp
)
1008 struct kvm_memslots
*slots
;
1009 struct kvm_memory_slot
*slot
;
1012 kvm
->arch
.indirect_shadow_pages
++;
1014 slots
= kvm_memslots_for_spte_role(kvm
, sp
->role
);
1015 slot
= __gfn_to_memslot(slots
, gfn
);
1017 /* the non-leaf shadow pages are keeping readonly. */
1018 if (sp
->role
.level
> PT_PAGE_TABLE_LEVEL
)
1019 return kvm_slot_page_track_add_page(kvm
, slot
, gfn
,
1020 KVM_PAGE_TRACK_WRITE
);
1022 kvm_mmu_gfn_disallow_lpage(slot
, gfn
);
1025 static void unaccount_shadowed(struct kvm
*kvm
, struct kvm_mmu_page
*sp
)
1027 struct kvm_memslots
*slots
;
1028 struct kvm_memory_slot
*slot
;
1031 kvm
->arch
.indirect_shadow_pages
--;
1033 slots
= kvm_memslots_for_spte_role(kvm
, sp
->role
);
1034 slot
= __gfn_to_memslot(slots
, gfn
);
1035 if (sp
->role
.level
> PT_PAGE_TABLE_LEVEL
)
1036 return kvm_slot_page_track_remove_page(kvm
, slot
, gfn
,
1037 KVM_PAGE_TRACK_WRITE
);
1039 kvm_mmu_gfn_allow_lpage(slot
, gfn
);
1042 static bool __mmu_gfn_lpage_is_disallowed(gfn_t gfn
, int level
,
1043 struct kvm_memory_slot
*slot
)
1045 struct kvm_lpage_info
*linfo
;
1048 linfo
= lpage_info_slot(gfn
, slot
, level
);
1049 return !!linfo
->disallow_lpage
;
1055 static bool mmu_gfn_lpage_is_disallowed(struct kvm_vcpu
*vcpu
, gfn_t gfn
,
1058 struct kvm_memory_slot
*slot
;
1060 slot
= kvm_vcpu_gfn_to_memslot(vcpu
, gfn
);
1061 return __mmu_gfn_lpage_is_disallowed(gfn
, level
, slot
);
1064 static int host_mapping_level(struct kvm
*kvm
, gfn_t gfn
)
1066 unsigned long page_size
;
1069 page_size
= kvm_host_page_size(kvm
, gfn
);
1071 for (i
= PT_PAGE_TABLE_LEVEL
; i
<= PT_MAX_HUGEPAGE_LEVEL
; ++i
) {
1072 if (page_size
>= KVM_HPAGE_SIZE(i
))
1081 static inline bool memslot_valid_for_gpte(struct kvm_memory_slot
*slot
,
1084 if (!slot
|| slot
->flags
& KVM_MEMSLOT_INVALID
)
1086 if (no_dirty_log
&& slot
->dirty_bitmap
)
1092 static struct kvm_memory_slot
*
1093 gfn_to_memslot_dirty_bitmap(struct kvm_vcpu
*vcpu
, gfn_t gfn
,
1096 struct kvm_memory_slot
*slot
;
1098 slot
= kvm_vcpu_gfn_to_memslot(vcpu
, gfn
);
1099 if (!memslot_valid_for_gpte(slot
, no_dirty_log
))
1105 static int mapping_level(struct kvm_vcpu
*vcpu
, gfn_t large_gfn
,
1106 bool *force_pt_level
)
1108 int host_level
, level
, max_level
;
1109 struct kvm_memory_slot
*slot
;
1111 if (unlikely(*force_pt_level
))
1112 return PT_PAGE_TABLE_LEVEL
;
1114 slot
= kvm_vcpu_gfn_to_memslot(vcpu
, large_gfn
);
1115 *force_pt_level
= !memslot_valid_for_gpte(slot
, true);
1116 if (unlikely(*force_pt_level
))
1117 return PT_PAGE_TABLE_LEVEL
;
1119 host_level
= host_mapping_level(vcpu
->kvm
, large_gfn
);
1121 if (host_level
== PT_PAGE_TABLE_LEVEL
)
1124 max_level
= min(kvm_x86_ops
->get_lpage_level(), host_level
);
1126 for (level
= PT_DIRECTORY_LEVEL
; level
<= max_level
; ++level
)
1127 if (__mmu_gfn_lpage_is_disallowed(large_gfn
, level
, slot
))
1134 * About rmap_head encoding:
1136 * If the bit zero of rmap_head->val is clear, then it points to the only spte
1137 * in this rmap chain. Otherwise, (rmap_head->val & ~1) points to a struct
1138 * pte_list_desc containing more mappings.
1142 * Returns the number of pointers in the rmap chain, not counting the new one.
1144 static int pte_list_add(struct kvm_vcpu
*vcpu
, u64
*spte
,
1145 struct kvm_rmap_head
*rmap_head
)
1147 struct pte_list_desc
*desc
;
1150 if (!rmap_head
->val
) {
1151 rmap_printk("pte_list_add: %p %llx 0->1\n", spte
, *spte
);
1152 rmap_head
->val
= (unsigned long)spte
;
1153 } else if (!(rmap_head
->val
& 1)) {
1154 rmap_printk("pte_list_add: %p %llx 1->many\n", spte
, *spte
);
1155 desc
= mmu_alloc_pte_list_desc(vcpu
);
1156 desc
->sptes
[0] = (u64
*)rmap_head
->val
;
1157 desc
->sptes
[1] = spte
;
1158 rmap_head
->val
= (unsigned long)desc
| 1;
1161 rmap_printk("pte_list_add: %p %llx many->many\n", spte
, *spte
);
1162 desc
= (struct pte_list_desc
*)(rmap_head
->val
& ~1ul);
1163 while (desc
->sptes
[PTE_LIST_EXT
-1] && desc
->more
) {
1165 count
+= PTE_LIST_EXT
;
1167 if (desc
->sptes
[PTE_LIST_EXT
-1]) {
1168 desc
->more
= mmu_alloc_pte_list_desc(vcpu
);
1171 for (i
= 0; desc
->sptes
[i
]; ++i
)
1173 desc
->sptes
[i
] = spte
;
1179 pte_list_desc_remove_entry(struct kvm_rmap_head
*rmap_head
,
1180 struct pte_list_desc
*desc
, int i
,
1181 struct pte_list_desc
*prev_desc
)
1185 for (j
= PTE_LIST_EXT
- 1; !desc
->sptes
[j
] && j
> i
; --j
)
1187 desc
->sptes
[i
] = desc
->sptes
[j
];
1188 desc
->sptes
[j
] = NULL
;
1191 if (!prev_desc
&& !desc
->more
)
1192 rmap_head
->val
= (unsigned long)desc
->sptes
[0];
1195 prev_desc
->more
= desc
->more
;
1197 rmap_head
->val
= (unsigned long)desc
->more
| 1;
1198 mmu_free_pte_list_desc(desc
);
1201 static void pte_list_remove(u64
*spte
, struct kvm_rmap_head
*rmap_head
)
1203 struct pte_list_desc
*desc
;
1204 struct pte_list_desc
*prev_desc
;
1207 if (!rmap_head
->val
) {
1208 printk(KERN_ERR
"pte_list_remove: %p 0->BUG\n", spte
);
1210 } else if (!(rmap_head
->val
& 1)) {
1211 rmap_printk("pte_list_remove: %p 1->0\n", spte
);
1212 if ((u64
*)rmap_head
->val
!= spte
) {
1213 printk(KERN_ERR
"pte_list_remove: %p 1->BUG\n", spte
);
1218 rmap_printk("pte_list_remove: %p many->many\n", spte
);
1219 desc
= (struct pte_list_desc
*)(rmap_head
->val
& ~1ul);
1222 for (i
= 0; i
< PTE_LIST_EXT
&& desc
->sptes
[i
]; ++i
) {
1223 if (desc
->sptes
[i
] == spte
) {
1224 pte_list_desc_remove_entry(rmap_head
,
1225 desc
, i
, prev_desc
);
1232 pr_err("pte_list_remove: %p many->many\n", spte
);
1237 static struct kvm_rmap_head
*__gfn_to_rmap(gfn_t gfn
, int level
,
1238 struct kvm_memory_slot
*slot
)
1242 idx
= gfn_to_index(gfn
, slot
->base_gfn
, level
);
1243 return &slot
->arch
.rmap
[level
- PT_PAGE_TABLE_LEVEL
][idx
];
1246 static struct kvm_rmap_head
*gfn_to_rmap(struct kvm
*kvm
, gfn_t gfn
,
1247 struct kvm_mmu_page
*sp
)
1249 struct kvm_memslots
*slots
;
1250 struct kvm_memory_slot
*slot
;
1252 slots
= kvm_memslots_for_spte_role(kvm
, sp
->role
);
1253 slot
= __gfn_to_memslot(slots
, gfn
);
1254 return __gfn_to_rmap(gfn
, sp
->role
.level
, slot
);
1257 static bool rmap_can_add(struct kvm_vcpu
*vcpu
)
1259 struct kvm_mmu_memory_cache
*cache
;
1261 cache
= &vcpu
->arch
.mmu_pte_list_desc_cache
;
1262 return mmu_memory_cache_free_objects(cache
);
1265 static int rmap_add(struct kvm_vcpu
*vcpu
, u64
*spte
, gfn_t gfn
)
1267 struct kvm_mmu_page
*sp
;
1268 struct kvm_rmap_head
*rmap_head
;
1270 sp
= page_header(__pa(spte
));
1271 kvm_mmu_page_set_gfn(sp
, spte
- sp
->spt
, gfn
);
1272 rmap_head
= gfn_to_rmap(vcpu
->kvm
, gfn
, sp
);
1273 return pte_list_add(vcpu
, spte
, rmap_head
);
1276 static void rmap_remove(struct kvm
*kvm
, u64
*spte
)
1278 struct kvm_mmu_page
*sp
;
1280 struct kvm_rmap_head
*rmap_head
;
1282 sp
= page_header(__pa(spte
));
1283 gfn
= kvm_mmu_page_get_gfn(sp
, spte
- sp
->spt
);
1284 rmap_head
= gfn_to_rmap(kvm
, gfn
, sp
);
1285 pte_list_remove(spte
, rmap_head
);
1289 * Used by the following functions to iterate through the sptes linked by a
1290 * rmap. All fields are private and not assumed to be used outside.
1292 struct rmap_iterator
{
1293 /* private fields */
1294 struct pte_list_desc
*desc
; /* holds the sptep if not NULL */
1295 int pos
; /* index of the sptep */
1299 * Iteration must be started by this function. This should also be used after
1300 * removing/dropping sptes from the rmap link because in such cases the
1301 * information in the itererator may not be valid.
1303 * Returns sptep if found, NULL otherwise.
1305 static u64
*rmap_get_first(struct kvm_rmap_head
*rmap_head
,
1306 struct rmap_iterator
*iter
)
1310 if (!rmap_head
->val
)
1313 if (!(rmap_head
->val
& 1)) {
1315 sptep
= (u64
*)rmap_head
->val
;
1319 iter
->desc
= (struct pte_list_desc
*)(rmap_head
->val
& ~1ul);
1321 sptep
= iter
->desc
->sptes
[iter
->pos
];
1323 BUG_ON(!is_shadow_present_pte(*sptep
));
1328 * Must be used with a valid iterator: e.g. after rmap_get_first().
1330 * Returns sptep if found, NULL otherwise.
1332 static u64
*rmap_get_next(struct rmap_iterator
*iter
)
1337 if (iter
->pos
< PTE_LIST_EXT
- 1) {
1339 sptep
= iter
->desc
->sptes
[iter
->pos
];
1344 iter
->desc
= iter
->desc
->more
;
1348 /* desc->sptes[0] cannot be NULL */
1349 sptep
= iter
->desc
->sptes
[iter
->pos
];
1356 BUG_ON(!is_shadow_present_pte(*sptep
));
1360 #define for_each_rmap_spte(_rmap_head_, _iter_, _spte_) \
1361 for (_spte_ = rmap_get_first(_rmap_head_, _iter_); \
1362 _spte_; _spte_ = rmap_get_next(_iter_))
1364 static void drop_spte(struct kvm
*kvm
, u64
*sptep
)
1366 if (mmu_spte_clear_track_bits(sptep
))
1367 rmap_remove(kvm
, sptep
);
1371 static bool __drop_large_spte(struct kvm
*kvm
, u64
*sptep
)
1373 if (is_large_pte(*sptep
)) {
1374 WARN_ON(page_header(__pa(sptep
))->role
.level
==
1375 PT_PAGE_TABLE_LEVEL
);
1376 drop_spte(kvm
, sptep
);
1384 static void drop_large_spte(struct kvm_vcpu
*vcpu
, u64
*sptep
)
1386 if (__drop_large_spte(vcpu
->kvm
, sptep
))
1387 kvm_flush_remote_tlbs(vcpu
->kvm
);
1391 * Write-protect on the specified @sptep, @pt_protect indicates whether
1392 * spte write-protection is caused by protecting shadow page table.
1394 * Note: write protection is difference between dirty logging and spte
1396 * - for dirty logging, the spte can be set to writable at anytime if
1397 * its dirty bitmap is properly set.
1398 * - for spte protection, the spte can be writable only after unsync-ing
1401 * Return true if tlb need be flushed.
1403 static bool spte_write_protect(u64
*sptep
, bool pt_protect
)
1407 if (!is_writable_pte(spte
) &&
1408 !(pt_protect
&& spte_can_locklessly_be_made_writable(spte
)))
1411 rmap_printk("rmap_write_protect: spte %p %llx\n", sptep
, *sptep
);
1414 spte
&= ~SPTE_MMU_WRITEABLE
;
1415 spte
= spte
& ~PT_WRITABLE_MASK
;
1417 return mmu_spte_update(sptep
, spte
);
1420 static bool __rmap_write_protect(struct kvm
*kvm
,
1421 struct kvm_rmap_head
*rmap_head
,
1425 struct rmap_iterator iter
;
1428 for_each_rmap_spte(rmap_head
, &iter
, sptep
)
1429 flush
|= spte_write_protect(sptep
, pt_protect
);
1434 static bool spte_clear_dirty(u64
*sptep
)
1438 rmap_printk("rmap_clear_dirty: spte %p %llx\n", sptep
, *sptep
);
1440 spte
&= ~shadow_dirty_mask
;
1442 return mmu_spte_update(sptep
, spte
);
1445 static bool wrprot_ad_disabled_spte(u64
*sptep
)
1447 bool was_writable
= test_and_clear_bit(PT_WRITABLE_SHIFT
,
1448 (unsigned long *)sptep
);
1450 kvm_set_pfn_dirty(spte_to_pfn(*sptep
));
1452 return was_writable
;
1456 * Gets the GFN ready for another round of dirty logging by clearing the
1457 * - D bit on ad-enabled SPTEs, and
1458 * - W bit on ad-disabled SPTEs.
1459 * Returns true iff any D or W bits were cleared.
1461 static bool __rmap_clear_dirty(struct kvm
*kvm
, struct kvm_rmap_head
*rmap_head
)
1464 struct rmap_iterator iter
;
1467 for_each_rmap_spte(rmap_head
, &iter
, sptep
)
1468 if (spte_ad_enabled(*sptep
))
1469 flush
|= spte_clear_dirty(sptep
);
1471 flush
|= wrprot_ad_disabled_spte(sptep
);
1476 static bool spte_set_dirty(u64
*sptep
)
1480 rmap_printk("rmap_set_dirty: spte %p %llx\n", sptep
, *sptep
);
1482 spte
|= shadow_dirty_mask
;
1484 return mmu_spte_update(sptep
, spte
);
1487 static bool __rmap_set_dirty(struct kvm
*kvm
, struct kvm_rmap_head
*rmap_head
)
1490 struct rmap_iterator iter
;
1493 for_each_rmap_spte(rmap_head
, &iter
, sptep
)
1494 if (spte_ad_enabled(*sptep
))
1495 flush
|= spte_set_dirty(sptep
);
1501 * kvm_mmu_write_protect_pt_masked - write protect selected PT level pages
1502 * @kvm: kvm instance
1503 * @slot: slot to protect
1504 * @gfn_offset: start of the BITS_PER_LONG pages we care about
1505 * @mask: indicates which pages we should protect
1507 * Used when we do not need to care about huge page mappings: e.g. during dirty
1508 * logging we do not have any such mappings.
1510 static void kvm_mmu_write_protect_pt_masked(struct kvm
*kvm
,
1511 struct kvm_memory_slot
*slot
,
1512 gfn_t gfn_offset
, unsigned long mask
)
1514 struct kvm_rmap_head
*rmap_head
;
1517 rmap_head
= __gfn_to_rmap(slot
->base_gfn
+ gfn_offset
+ __ffs(mask
),
1518 PT_PAGE_TABLE_LEVEL
, slot
);
1519 __rmap_write_protect(kvm
, rmap_head
, false);
1521 /* clear the first set bit */
1527 * kvm_mmu_clear_dirty_pt_masked - clear MMU D-bit for PT level pages, or write
1528 * protect the page if the D-bit isn't supported.
1529 * @kvm: kvm instance
1530 * @slot: slot to clear D-bit
1531 * @gfn_offset: start of the BITS_PER_LONG pages we care about
1532 * @mask: indicates which pages we should clear D-bit
1534 * Used for PML to re-log the dirty GPAs after userspace querying dirty_bitmap.
1536 void kvm_mmu_clear_dirty_pt_masked(struct kvm
*kvm
,
1537 struct kvm_memory_slot
*slot
,
1538 gfn_t gfn_offset
, unsigned long mask
)
1540 struct kvm_rmap_head
*rmap_head
;
1543 rmap_head
= __gfn_to_rmap(slot
->base_gfn
+ gfn_offset
+ __ffs(mask
),
1544 PT_PAGE_TABLE_LEVEL
, slot
);
1545 __rmap_clear_dirty(kvm
, rmap_head
);
1547 /* clear the first set bit */
1551 EXPORT_SYMBOL_GPL(kvm_mmu_clear_dirty_pt_masked
);
1554 * kvm_arch_mmu_enable_log_dirty_pt_masked - enable dirty logging for selected
1557 * It calls kvm_mmu_write_protect_pt_masked to write protect selected pages to
1558 * enable dirty logging for them.
1560 * Used when we do not need to care about huge page mappings: e.g. during dirty
1561 * logging we do not have any such mappings.
1563 void kvm_arch_mmu_enable_log_dirty_pt_masked(struct kvm
*kvm
,
1564 struct kvm_memory_slot
*slot
,
1565 gfn_t gfn_offset
, unsigned long mask
)
1567 if (kvm_x86_ops
->enable_log_dirty_pt_masked
)
1568 kvm_x86_ops
->enable_log_dirty_pt_masked(kvm
, slot
, gfn_offset
,
1571 kvm_mmu_write_protect_pt_masked(kvm
, slot
, gfn_offset
, mask
);
1575 * kvm_arch_write_log_dirty - emulate dirty page logging
1576 * @vcpu: Guest mode vcpu
1578 * Emulate arch specific page modification logging for the
1581 int kvm_arch_write_log_dirty(struct kvm_vcpu
*vcpu
)
1583 if (kvm_x86_ops
->write_log_dirty
)
1584 return kvm_x86_ops
->write_log_dirty(vcpu
);
1589 bool kvm_mmu_slot_gfn_write_protect(struct kvm
*kvm
,
1590 struct kvm_memory_slot
*slot
, u64 gfn
)
1592 struct kvm_rmap_head
*rmap_head
;
1594 bool write_protected
= false;
1596 for (i
= PT_PAGE_TABLE_LEVEL
; i
<= PT_MAX_HUGEPAGE_LEVEL
; ++i
) {
1597 rmap_head
= __gfn_to_rmap(gfn
, i
, slot
);
1598 write_protected
|= __rmap_write_protect(kvm
, rmap_head
, true);
1601 return write_protected
;
1604 static bool rmap_write_protect(struct kvm_vcpu
*vcpu
, u64 gfn
)
1606 struct kvm_memory_slot
*slot
;
1608 slot
= kvm_vcpu_gfn_to_memslot(vcpu
, gfn
);
1609 return kvm_mmu_slot_gfn_write_protect(vcpu
->kvm
, slot
, gfn
);
1612 static bool kvm_zap_rmapp(struct kvm
*kvm
, struct kvm_rmap_head
*rmap_head
)
1615 struct rmap_iterator iter
;
1618 while ((sptep
= rmap_get_first(rmap_head
, &iter
))) {
1619 rmap_printk("%s: spte %p %llx.\n", __func__
, sptep
, *sptep
);
1621 drop_spte(kvm
, sptep
);
1628 static int kvm_unmap_rmapp(struct kvm
*kvm
, struct kvm_rmap_head
*rmap_head
,
1629 struct kvm_memory_slot
*slot
, gfn_t gfn
, int level
,
1632 return kvm_zap_rmapp(kvm
, rmap_head
);
1635 static int kvm_set_pte_rmapp(struct kvm
*kvm
, struct kvm_rmap_head
*rmap_head
,
1636 struct kvm_memory_slot
*slot
, gfn_t gfn
, int level
,
1640 struct rmap_iterator iter
;
1643 pte_t
*ptep
= (pte_t
*)data
;
1646 WARN_ON(pte_huge(*ptep
));
1647 new_pfn
= pte_pfn(*ptep
);
1650 for_each_rmap_spte(rmap_head
, &iter
, sptep
) {
1651 rmap_printk("kvm_set_pte_rmapp: spte %p %llx gfn %llx (%d)\n",
1652 sptep
, *sptep
, gfn
, level
);
1656 if (pte_write(*ptep
)) {
1657 drop_spte(kvm
, sptep
);
1660 new_spte
= *sptep
& ~PT64_BASE_ADDR_MASK
;
1661 new_spte
|= (u64
)new_pfn
<< PAGE_SHIFT
;
1663 new_spte
&= ~PT_WRITABLE_MASK
;
1664 new_spte
&= ~SPTE_HOST_WRITEABLE
;
1666 new_spte
= mark_spte_for_access_track(new_spte
);
1668 mmu_spte_clear_track_bits(sptep
);
1669 mmu_spte_set(sptep
, new_spte
);
1674 kvm_flush_remote_tlbs(kvm
);
1679 struct slot_rmap_walk_iterator
{
1681 struct kvm_memory_slot
*slot
;
1687 /* output fields. */
1689 struct kvm_rmap_head
*rmap
;
1692 /* private field. */
1693 struct kvm_rmap_head
*end_rmap
;
1697 rmap_walk_init_level(struct slot_rmap_walk_iterator
*iterator
, int level
)
1699 iterator
->level
= level
;
1700 iterator
->gfn
= iterator
->start_gfn
;
1701 iterator
->rmap
= __gfn_to_rmap(iterator
->gfn
, level
, iterator
->slot
);
1702 iterator
->end_rmap
= __gfn_to_rmap(iterator
->end_gfn
, level
,
1707 slot_rmap_walk_init(struct slot_rmap_walk_iterator
*iterator
,
1708 struct kvm_memory_slot
*slot
, int start_level
,
1709 int end_level
, gfn_t start_gfn
, gfn_t end_gfn
)
1711 iterator
->slot
= slot
;
1712 iterator
->start_level
= start_level
;
1713 iterator
->end_level
= end_level
;
1714 iterator
->start_gfn
= start_gfn
;
1715 iterator
->end_gfn
= end_gfn
;
1717 rmap_walk_init_level(iterator
, iterator
->start_level
);
1720 static bool slot_rmap_walk_okay(struct slot_rmap_walk_iterator
*iterator
)
1722 return !!iterator
->rmap
;
1725 static void slot_rmap_walk_next(struct slot_rmap_walk_iterator
*iterator
)
1727 if (++iterator
->rmap
<= iterator
->end_rmap
) {
1728 iterator
->gfn
+= (1UL << KVM_HPAGE_GFN_SHIFT(iterator
->level
));
1732 if (++iterator
->level
> iterator
->end_level
) {
1733 iterator
->rmap
= NULL
;
1737 rmap_walk_init_level(iterator
, iterator
->level
);
1740 #define for_each_slot_rmap_range(_slot_, _start_level_, _end_level_, \
1741 _start_gfn, _end_gfn, _iter_) \
1742 for (slot_rmap_walk_init(_iter_, _slot_, _start_level_, \
1743 _end_level_, _start_gfn, _end_gfn); \
1744 slot_rmap_walk_okay(_iter_); \
1745 slot_rmap_walk_next(_iter_))
1747 static int kvm_handle_hva_range(struct kvm
*kvm
,
1748 unsigned long start
,
1751 int (*handler
)(struct kvm
*kvm
,
1752 struct kvm_rmap_head
*rmap_head
,
1753 struct kvm_memory_slot
*slot
,
1756 unsigned long data
))
1758 struct kvm_memslots
*slots
;
1759 struct kvm_memory_slot
*memslot
;
1760 struct slot_rmap_walk_iterator iterator
;
1764 for (i
= 0; i
< KVM_ADDRESS_SPACE_NUM
; i
++) {
1765 slots
= __kvm_memslots(kvm
, i
);
1766 kvm_for_each_memslot(memslot
, slots
) {
1767 unsigned long hva_start
, hva_end
;
1768 gfn_t gfn_start
, gfn_end
;
1770 hva_start
= max(start
, memslot
->userspace_addr
);
1771 hva_end
= min(end
, memslot
->userspace_addr
+
1772 (memslot
->npages
<< PAGE_SHIFT
));
1773 if (hva_start
>= hva_end
)
1776 * {gfn(page) | page intersects with [hva_start, hva_end)} =
1777 * {gfn_start, gfn_start+1, ..., gfn_end-1}.
1779 gfn_start
= hva_to_gfn_memslot(hva_start
, memslot
);
1780 gfn_end
= hva_to_gfn_memslot(hva_end
+ PAGE_SIZE
- 1, memslot
);
1782 for_each_slot_rmap_range(memslot
, PT_PAGE_TABLE_LEVEL
,
1783 PT_MAX_HUGEPAGE_LEVEL
,
1784 gfn_start
, gfn_end
- 1,
1786 ret
|= handler(kvm
, iterator
.rmap
, memslot
,
1787 iterator
.gfn
, iterator
.level
, data
);
1794 static int kvm_handle_hva(struct kvm
*kvm
, unsigned long hva
,
1796 int (*handler
)(struct kvm
*kvm
,
1797 struct kvm_rmap_head
*rmap_head
,
1798 struct kvm_memory_slot
*slot
,
1799 gfn_t gfn
, int level
,
1800 unsigned long data
))
1802 return kvm_handle_hva_range(kvm
, hva
, hva
+ 1, data
, handler
);
1805 int kvm_unmap_hva(struct kvm
*kvm
, unsigned long hva
)
1807 return kvm_handle_hva(kvm
, hva
, 0, kvm_unmap_rmapp
);
1810 int kvm_unmap_hva_range(struct kvm
*kvm
, unsigned long start
, unsigned long end
)
1812 return kvm_handle_hva_range(kvm
, start
, end
, 0, kvm_unmap_rmapp
);
1815 void kvm_set_spte_hva(struct kvm
*kvm
, unsigned long hva
, pte_t pte
)
1817 kvm_handle_hva(kvm
, hva
, (unsigned long)&pte
, kvm_set_pte_rmapp
);
1820 static int kvm_age_rmapp(struct kvm
*kvm
, struct kvm_rmap_head
*rmap_head
,
1821 struct kvm_memory_slot
*slot
, gfn_t gfn
, int level
,
1825 struct rmap_iterator
uninitialized_var(iter
);
1828 for_each_rmap_spte(rmap_head
, &iter
, sptep
)
1829 young
|= mmu_spte_age(sptep
);
1831 trace_kvm_age_page(gfn
, level
, slot
, young
);
1835 static int kvm_test_age_rmapp(struct kvm
*kvm
, struct kvm_rmap_head
*rmap_head
,
1836 struct kvm_memory_slot
*slot
, gfn_t gfn
,
1837 int level
, unsigned long data
)
1840 struct rmap_iterator iter
;
1842 for_each_rmap_spte(rmap_head
, &iter
, sptep
)
1843 if (is_accessed_spte(*sptep
))
1848 #define RMAP_RECYCLE_THRESHOLD 1000
1850 static void rmap_recycle(struct kvm_vcpu
*vcpu
, u64
*spte
, gfn_t gfn
)
1852 struct kvm_rmap_head
*rmap_head
;
1853 struct kvm_mmu_page
*sp
;
1855 sp
= page_header(__pa(spte
));
1857 rmap_head
= gfn_to_rmap(vcpu
->kvm
, gfn
, sp
);
1859 kvm_unmap_rmapp(vcpu
->kvm
, rmap_head
, NULL
, gfn
, sp
->role
.level
, 0);
1860 kvm_flush_remote_tlbs(vcpu
->kvm
);
1863 int kvm_age_hva(struct kvm
*kvm
, unsigned long start
, unsigned long end
)
1865 return kvm_handle_hva_range(kvm
, start
, end
, 0, kvm_age_rmapp
);
1868 int kvm_test_age_hva(struct kvm
*kvm
, unsigned long hva
)
1870 return kvm_handle_hva(kvm
, hva
, 0, kvm_test_age_rmapp
);
1874 static int is_empty_shadow_page(u64
*spt
)
1879 for (pos
= spt
, end
= pos
+ PAGE_SIZE
/ sizeof(u64
); pos
!= end
; pos
++)
1880 if (is_shadow_present_pte(*pos
)) {
1881 printk(KERN_ERR
"%s: %p %llx\n", __func__
,
1890 * This value is the sum of all of the kvm instances's
1891 * kvm->arch.n_used_mmu_pages values. We need a global,
1892 * aggregate version in order to make the slab shrinker
1895 static inline void kvm_mod_used_mmu_pages(struct kvm
*kvm
, int nr
)
1897 kvm
->arch
.n_used_mmu_pages
+= nr
;
1898 percpu_counter_add(&kvm_total_used_mmu_pages
, nr
);
1901 static void kvm_mmu_free_page(struct kvm_mmu_page
*sp
)
1903 MMU_WARN_ON(!is_empty_shadow_page(sp
->spt
));
1904 hlist_del(&sp
->hash_link
);
1905 list_del(&sp
->link
);
1906 free_page((unsigned long)sp
->spt
);
1907 if (!sp
->role
.direct
)
1908 free_page((unsigned long)sp
->gfns
);
1909 kmem_cache_free(mmu_page_header_cache
, sp
);
1912 static unsigned kvm_page_table_hashfn(gfn_t gfn
)
1914 return hash_64(gfn
, KVM_MMU_HASH_SHIFT
);
1917 static void mmu_page_add_parent_pte(struct kvm_vcpu
*vcpu
,
1918 struct kvm_mmu_page
*sp
, u64
*parent_pte
)
1923 pte_list_add(vcpu
, parent_pte
, &sp
->parent_ptes
);
1926 static void mmu_page_remove_parent_pte(struct kvm_mmu_page
*sp
,
1929 pte_list_remove(parent_pte
, &sp
->parent_ptes
);
1932 static void drop_parent_pte(struct kvm_mmu_page
*sp
,
1935 mmu_page_remove_parent_pte(sp
, parent_pte
);
1936 mmu_spte_clear_no_track(parent_pte
);
1939 static struct kvm_mmu_page
*kvm_mmu_alloc_page(struct kvm_vcpu
*vcpu
, int direct
)
1941 struct kvm_mmu_page
*sp
;
1943 sp
= mmu_memory_cache_alloc(&vcpu
->arch
.mmu_page_header_cache
);
1944 sp
->spt
= mmu_memory_cache_alloc(&vcpu
->arch
.mmu_page_cache
);
1946 sp
->gfns
= mmu_memory_cache_alloc(&vcpu
->arch
.mmu_page_cache
);
1947 set_page_private(virt_to_page(sp
->spt
), (unsigned long)sp
);
1950 * The active_mmu_pages list is the FIFO list, do not move the
1951 * page until it is zapped. kvm_zap_obsolete_pages depends on
1952 * this feature. See the comments in kvm_zap_obsolete_pages().
1954 list_add(&sp
->link
, &vcpu
->kvm
->arch
.active_mmu_pages
);
1955 kvm_mod_used_mmu_pages(vcpu
->kvm
, +1);
1959 static void mark_unsync(u64
*spte
);
1960 static void kvm_mmu_mark_parents_unsync(struct kvm_mmu_page
*sp
)
1963 struct rmap_iterator iter
;
1965 for_each_rmap_spte(&sp
->parent_ptes
, &iter
, sptep
) {
1970 static void mark_unsync(u64
*spte
)
1972 struct kvm_mmu_page
*sp
;
1975 sp
= page_header(__pa(spte
));
1976 index
= spte
- sp
->spt
;
1977 if (__test_and_set_bit(index
, sp
->unsync_child_bitmap
))
1979 if (sp
->unsync_children
++)
1981 kvm_mmu_mark_parents_unsync(sp
);
1984 static int nonpaging_sync_page(struct kvm_vcpu
*vcpu
,
1985 struct kvm_mmu_page
*sp
)
1990 static void nonpaging_invlpg(struct kvm_vcpu
*vcpu
, gva_t gva
)
1994 static void nonpaging_update_pte(struct kvm_vcpu
*vcpu
,
1995 struct kvm_mmu_page
*sp
, u64
*spte
,
2001 #define KVM_PAGE_ARRAY_NR 16
2003 struct kvm_mmu_pages
{
2004 struct mmu_page_and_offset
{
2005 struct kvm_mmu_page
*sp
;
2007 } page
[KVM_PAGE_ARRAY_NR
];
2011 static int mmu_pages_add(struct kvm_mmu_pages
*pvec
, struct kvm_mmu_page
*sp
,
2017 for (i
=0; i
< pvec
->nr
; i
++)
2018 if (pvec
->page
[i
].sp
== sp
)
2021 pvec
->page
[pvec
->nr
].sp
= sp
;
2022 pvec
->page
[pvec
->nr
].idx
= idx
;
2024 return (pvec
->nr
== KVM_PAGE_ARRAY_NR
);
2027 static inline void clear_unsync_child_bit(struct kvm_mmu_page
*sp
, int idx
)
2029 --sp
->unsync_children
;
2030 WARN_ON((int)sp
->unsync_children
< 0);
2031 __clear_bit(idx
, sp
->unsync_child_bitmap
);
2034 static int __mmu_unsync_walk(struct kvm_mmu_page
*sp
,
2035 struct kvm_mmu_pages
*pvec
)
2037 int i
, ret
, nr_unsync_leaf
= 0;
2039 for_each_set_bit(i
, sp
->unsync_child_bitmap
, 512) {
2040 struct kvm_mmu_page
*child
;
2041 u64 ent
= sp
->spt
[i
];
2043 if (!is_shadow_present_pte(ent
) || is_large_pte(ent
)) {
2044 clear_unsync_child_bit(sp
, i
);
2048 child
= page_header(ent
& PT64_BASE_ADDR_MASK
);
2050 if (child
->unsync_children
) {
2051 if (mmu_pages_add(pvec
, child
, i
))
2054 ret
= __mmu_unsync_walk(child
, pvec
);
2056 clear_unsync_child_bit(sp
, i
);
2058 } else if (ret
> 0) {
2059 nr_unsync_leaf
+= ret
;
2062 } else if (child
->unsync
) {
2064 if (mmu_pages_add(pvec
, child
, i
))
2067 clear_unsync_child_bit(sp
, i
);
2070 return nr_unsync_leaf
;
2073 #define INVALID_INDEX (-1)
2075 static int mmu_unsync_walk(struct kvm_mmu_page
*sp
,
2076 struct kvm_mmu_pages
*pvec
)
2079 if (!sp
->unsync_children
)
2082 mmu_pages_add(pvec
, sp
, INVALID_INDEX
);
2083 return __mmu_unsync_walk(sp
, pvec
);
2086 static void kvm_unlink_unsync_page(struct kvm
*kvm
, struct kvm_mmu_page
*sp
)
2088 WARN_ON(!sp
->unsync
);
2089 trace_kvm_mmu_sync_page(sp
);
2091 --kvm
->stat
.mmu_unsync
;
2094 static int kvm_mmu_prepare_zap_page(struct kvm
*kvm
, struct kvm_mmu_page
*sp
,
2095 struct list_head
*invalid_list
);
2096 static void kvm_mmu_commit_zap_page(struct kvm
*kvm
,
2097 struct list_head
*invalid_list
);
2100 * NOTE: we should pay more attention on the zapped-obsolete page
2101 * (is_obsolete_sp(sp) && sp->role.invalid) when you do hash list walk
2102 * since it has been deleted from active_mmu_pages but still can be found
2105 * for_each_valid_sp() has skipped that kind of pages.
2107 #define for_each_valid_sp(_kvm, _sp, _gfn) \
2108 hlist_for_each_entry(_sp, \
2109 &(_kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(_gfn)], hash_link) \
2110 if (is_obsolete_sp((_kvm), (_sp)) || (_sp)->role.invalid) { \
2113 #define for_each_gfn_indirect_valid_sp(_kvm, _sp, _gfn) \
2114 for_each_valid_sp(_kvm, _sp, _gfn) \
2115 if ((_sp)->gfn != (_gfn) || (_sp)->role.direct) {} else
2117 /* @sp->gfn should be write-protected at the call site */
2118 static bool __kvm_sync_page(struct kvm_vcpu
*vcpu
, struct kvm_mmu_page
*sp
,
2119 struct list_head
*invalid_list
)
2121 if (sp
->role
.cr4_pae
!= !!is_pae(vcpu
)) {
2122 kvm_mmu_prepare_zap_page(vcpu
->kvm
, sp
, invalid_list
);
2126 if (vcpu
->arch
.mmu
.sync_page(vcpu
, sp
) == 0) {
2127 kvm_mmu_prepare_zap_page(vcpu
->kvm
, sp
, invalid_list
);
2134 static void kvm_mmu_flush_or_zap(struct kvm_vcpu
*vcpu
,
2135 struct list_head
*invalid_list
,
2136 bool remote_flush
, bool local_flush
)
2138 if (!list_empty(invalid_list
)) {
2139 kvm_mmu_commit_zap_page(vcpu
->kvm
, invalid_list
);
2144 kvm_flush_remote_tlbs(vcpu
->kvm
);
2145 else if (local_flush
)
2146 kvm_make_request(KVM_REQ_TLB_FLUSH
, vcpu
);
2149 #ifdef CONFIG_KVM_MMU_AUDIT
2150 #include "mmu_audit.c"
2152 static void kvm_mmu_audit(struct kvm_vcpu
*vcpu
, int point
) { }
2153 static void mmu_audit_disable(void) { }
2156 static bool is_obsolete_sp(struct kvm
*kvm
, struct kvm_mmu_page
*sp
)
2158 return unlikely(sp
->mmu_valid_gen
!= kvm
->arch
.mmu_valid_gen
);
2161 static bool kvm_sync_page(struct kvm_vcpu
*vcpu
, struct kvm_mmu_page
*sp
,
2162 struct list_head
*invalid_list
)
2164 kvm_unlink_unsync_page(vcpu
->kvm
, sp
);
2165 return __kvm_sync_page(vcpu
, sp
, invalid_list
);
2168 /* @gfn should be write-protected at the call site */
2169 static bool kvm_sync_pages(struct kvm_vcpu
*vcpu
, gfn_t gfn
,
2170 struct list_head
*invalid_list
)
2172 struct kvm_mmu_page
*s
;
2175 for_each_gfn_indirect_valid_sp(vcpu
->kvm
, s
, gfn
) {
2179 WARN_ON(s
->role
.level
!= PT_PAGE_TABLE_LEVEL
);
2180 ret
|= kvm_sync_page(vcpu
, s
, invalid_list
);
2186 struct mmu_page_path
{
2187 struct kvm_mmu_page
*parent
[PT64_ROOT_MAX_LEVEL
];
2188 unsigned int idx
[PT64_ROOT_MAX_LEVEL
];
2191 #define for_each_sp(pvec, sp, parents, i) \
2192 for (i = mmu_pages_first(&pvec, &parents); \
2193 i < pvec.nr && ({ sp = pvec.page[i].sp; 1;}); \
2194 i = mmu_pages_next(&pvec, &parents, i))
2196 static int mmu_pages_next(struct kvm_mmu_pages
*pvec
,
2197 struct mmu_page_path
*parents
,
2202 for (n
= i
+1; n
< pvec
->nr
; n
++) {
2203 struct kvm_mmu_page
*sp
= pvec
->page
[n
].sp
;
2204 unsigned idx
= pvec
->page
[n
].idx
;
2205 int level
= sp
->role
.level
;
2207 parents
->idx
[level
-1] = idx
;
2208 if (level
== PT_PAGE_TABLE_LEVEL
)
2211 parents
->parent
[level
-2] = sp
;
2217 static int mmu_pages_first(struct kvm_mmu_pages
*pvec
,
2218 struct mmu_page_path
*parents
)
2220 struct kvm_mmu_page
*sp
;
2226 WARN_ON(pvec
->page
[0].idx
!= INVALID_INDEX
);
2228 sp
= pvec
->page
[0].sp
;
2229 level
= sp
->role
.level
;
2230 WARN_ON(level
== PT_PAGE_TABLE_LEVEL
);
2232 parents
->parent
[level
-2] = sp
;
2234 /* Also set up a sentinel. Further entries in pvec are all
2235 * children of sp, so this element is never overwritten.
2237 parents
->parent
[level
-1] = NULL
;
2238 return mmu_pages_next(pvec
, parents
, 0);
2241 static void mmu_pages_clear_parents(struct mmu_page_path
*parents
)
2243 struct kvm_mmu_page
*sp
;
2244 unsigned int level
= 0;
2247 unsigned int idx
= parents
->idx
[level
];
2248 sp
= parents
->parent
[level
];
2252 WARN_ON(idx
== INVALID_INDEX
);
2253 clear_unsync_child_bit(sp
, idx
);
2255 } while (!sp
->unsync_children
);
2258 static void mmu_sync_children(struct kvm_vcpu
*vcpu
,
2259 struct kvm_mmu_page
*parent
)
2262 struct kvm_mmu_page
*sp
;
2263 struct mmu_page_path parents
;
2264 struct kvm_mmu_pages pages
;
2265 LIST_HEAD(invalid_list
);
2268 while (mmu_unsync_walk(parent
, &pages
)) {
2269 bool protected = false;
2271 for_each_sp(pages
, sp
, parents
, i
)
2272 protected |= rmap_write_protect(vcpu
, sp
->gfn
);
2275 kvm_flush_remote_tlbs(vcpu
->kvm
);
2279 for_each_sp(pages
, sp
, parents
, i
) {
2280 flush
|= kvm_sync_page(vcpu
, sp
, &invalid_list
);
2281 mmu_pages_clear_parents(&parents
);
2283 if (need_resched() || spin_needbreak(&vcpu
->kvm
->mmu_lock
)) {
2284 kvm_mmu_flush_or_zap(vcpu
, &invalid_list
, false, flush
);
2285 cond_resched_lock(&vcpu
->kvm
->mmu_lock
);
2290 kvm_mmu_flush_or_zap(vcpu
, &invalid_list
, false, flush
);
2293 static void __clear_sp_write_flooding_count(struct kvm_mmu_page
*sp
)
2295 atomic_set(&sp
->write_flooding_count
, 0);
2298 static void clear_sp_write_flooding_count(u64
*spte
)
2300 struct kvm_mmu_page
*sp
= page_header(__pa(spte
));
2302 __clear_sp_write_flooding_count(sp
);
2305 static struct kvm_mmu_page
*kvm_mmu_get_page(struct kvm_vcpu
*vcpu
,
2312 union kvm_mmu_page_role role
;
2314 struct kvm_mmu_page
*sp
;
2315 bool need_sync
= false;
2318 LIST_HEAD(invalid_list
);
2320 role
= vcpu
->arch
.mmu
.base_role
;
2322 role
.direct
= direct
;
2325 role
.access
= access
;
2326 if (!vcpu
->arch
.mmu
.direct_map
2327 && vcpu
->arch
.mmu
.root_level
<= PT32_ROOT_LEVEL
) {
2328 quadrant
= gaddr
>> (PAGE_SHIFT
+ (PT64_PT_BITS
* level
));
2329 quadrant
&= (1 << ((PT32_PT_BITS
- PT64_PT_BITS
) * level
)) - 1;
2330 role
.quadrant
= quadrant
;
2332 for_each_valid_sp(vcpu
->kvm
, sp
, gfn
) {
2333 if (sp
->gfn
!= gfn
) {
2338 if (!need_sync
&& sp
->unsync
)
2341 if (sp
->role
.word
!= role
.word
)
2345 /* The page is good, but __kvm_sync_page might still end
2346 * up zapping it. If so, break in order to rebuild it.
2348 if (!__kvm_sync_page(vcpu
, sp
, &invalid_list
))
2351 WARN_ON(!list_empty(&invalid_list
));
2352 kvm_make_request(KVM_REQ_TLB_FLUSH
, vcpu
);
2355 if (sp
->unsync_children
)
2356 kvm_make_request(KVM_REQ_MMU_SYNC
, vcpu
);
2358 __clear_sp_write_flooding_count(sp
);
2359 trace_kvm_mmu_get_page(sp
, false);
2363 ++vcpu
->kvm
->stat
.mmu_cache_miss
;
2365 sp
= kvm_mmu_alloc_page(vcpu
, direct
);
2369 hlist_add_head(&sp
->hash_link
,
2370 &vcpu
->kvm
->arch
.mmu_page_hash
[kvm_page_table_hashfn(gfn
)]);
2373 * we should do write protection before syncing pages
2374 * otherwise the content of the synced shadow page may
2375 * be inconsistent with guest page table.
2377 account_shadowed(vcpu
->kvm
, sp
);
2378 if (level
== PT_PAGE_TABLE_LEVEL
&&
2379 rmap_write_protect(vcpu
, gfn
))
2380 kvm_flush_remote_tlbs(vcpu
->kvm
);
2382 if (level
> PT_PAGE_TABLE_LEVEL
&& need_sync
)
2383 flush
|= kvm_sync_pages(vcpu
, gfn
, &invalid_list
);
2385 sp
->mmu_valid_gen
= vcpu
->kvm
->arch
.mmu_valid_gen
;
2386 clear_page(sp
->spt
);
2387 trace_kvm_mmu_get_page(sp
, true);
2389 kvm_mmu_flush_or_zap(vcpu
, &invalid_list
, false, flush
);
2391 if (collisions
> vcpu
->kvm
->stat
.max_mmu_page_hash_collisions
)
2392 vcpu
->kvm
->stat
.max_mmu_page_hash_collisions
= collisions
;
2396 static void shadow_walk_init(struct kvm_shadow_walk_iterator
*iterator
,
2397 struct kvm_vcpu
*vcpu
, u64 addr
)
2399 iterator
->addr
= addr
;
2400 iterator
->shadow_addr
= vcpu
->arch
.mmu
.root_hpa
;
2401 iterator
->level
= vcpu
->arch
.mmu
.shadow_root_level
;
2403 if (iterator
->level
== PT64_ROOT_4LEVEL
&&
2404 vcpu
->arch
.mmu
.root_level
< PT64_ROOT_4LEVEL
&&
2405 !vcpu
->arch
.mmu
.direct_map
)
2408 if (iterator
->level
== PT32E_ROOT_LEVEL
) {
2409 iterator
->shadow_addr
2410 = vcpu
->arch
.mmu
.pae_root
[(addr
>> 30) & 3];
2411 iterator
->shadow_addr
&= PT64_BASE_ADDR_MASK
;
2413 if (!iterator
->shadow_addr
)
2414 iterator
->level
= 0;
2418 static bool shadow_walk_okay(struct kvm_shadow_walk_iterator
*iterator
)
2420 if (iterator
->level
< PT_PAGE_TABLE_LEVEL
)
2423 iterator
->index
= SHADOW_PT_INDEX(iterator
->addr
, iterator
->level
);
2424 iterator
->sptep
= ((u64
*)__va(iterator
->shadow_addr
)) + iterator
->index
;
2428 static void __shadow_walk_next(struct kvm_shadow_walk_iterator
*iterator
,
2431 if (is_last_spte(spte
, iterator
->level
)) {
2432 iterator
->level
= 0;
2436 iterator
->shadow_addr
= spte
& PT64_BASE_ADDR_MASK
;
2440 static void shadow_walk_next(struct kvm_shadow_walk_iterator
*iterator
)
2442 __shadow_walk_next(iterator
, *iterator
->sptep
);
2445 static void link_shadow_page(struct kvm_vcpu
*vcpu
, u64
*sptep
,
2446 struct kvm_mmu_page
*sp
)
2450 BUILD_BUG_ON(VMX_EPT_WRITABLE_MASK
!= PT_WRITABLE_MASK
);
2452 spte
= __pa(sp
->spt
) | shadow_present_mask
| PT_WRITABLE_MASK
|
2453 shadow_user_mask
| shadow_x_mask
| shadow_me_mask
;
2455 if (sp_ad_disabled(sp
))
2456 spte
|= shadow_acc_track_value
;
2458 spte
|= shadow_accessed_mask
;
2460 mmu_spte_set(sptep
, spte
);
2462 mmu_page_add_parent_pte(vcpu
, sp
, sptep
);
2464 if (sp
->unsync_children
|| sp
->unsync
)
2468 static void validate_direct_spte(struct kvm_vcpu
*vcpu
, u64
*sptep
,
2469 unsigned direct_access
)
2471 if (is_shadow_present_pte(*sptep
) && !is_large_pte(*sptep
)) {
2472 struct kvm_mmu_page
*child
;
2475 * For the direct sp, if the guest pte's dirty bit
2476 * changed form clean to dirty, it will corrupt the
2477 * sp's access: allow writable in the read-only sp,
2478 * so we should update the spte at this point to get
2479 * a new sp with the correct access.
2481 child
= page_header(*sptep
& PT64_BASE_ADDR_MASK
);
2482 if (child
->role
.access
== direct_access
)
2485 drop_parent_pte(child
, sptep
);
2486 kvm_flush_remote_tlbs(vcpu
->kvm
);
2490 static bool mmu_page_zap_pte(struct kvm
*kvm
, struct kvm_mmu_page
*sp
,
2494 struct kvm_mmu_page
*child
;
2497 if (is_shadow_present_pte(pte
)) {
2498 if (is_last_spte(pte
, sp
->role
.level
)) {
2499 drop_spte(kvm
, spte
);
2500 if (is_large_pte(pte
))
2503 child
= page_header(pte
& PT64_BASE_ADDR_MASK
);
2504 drop_parent_pte(child
, spte
);
2509 if (is_mmio_spte(pte
))
2510 mmu_spte_clear_no_track(spte
);
2515 static void kvm_mmu_page_unlink_children(struct kvm
*kvm
,
2516 struct kvm_mmu_page
*sp
)
2520 for (i
= 0; i
< PT64_ENT_PER_PAGE
; ++i
)
2521 mmu_page_zap_pte(kvm
, sp
, sp
->spt
+ i
);
2524 static void kvm_mmu_unlink_parents(struct kvm
*kvm
, struct kvm_mmu_page
*sp
)
2527 struct rmap_iterator iter
;
2529 while ((sptep
= rmap_get_first(&sp
->parent_ptes
, &iter
)))
2530 drop_parent_pte(sp
, sptep
);
2533 static int mmu_zap_unsync_children(struct kvm
*kvm
,
2534 struct kvm_mmu_page
*parent
,
2535 struct list_head
*invalid_list
)
2538 struct mmu_page_path parents
;
2539 struct kvm_mmu_pages pages
;
2541 if (parent
->role
.level
== PT_PAGE_TABLE_LEVEL
)
2544 while (mmu_unsync_walk(parent
, &pages
)) {
2545 struct kvm_mmu_page
*sp
;
2547 for_each_sp(pages
, sp
, parents
, i
) {
2548 kvm_mmu_prepare_zap_page(kvm
, sp
, invalid_list
);
2549 mmu_pages_clear_parents(&parents
);
2557 static int kvm_mmu_prepare_zap_page(struct kvm
*kvm
, struct kvm_mmu_page
*sp
,
2558 struct list_head
*invalid_list
)
2562 trace_kvm_mmu_prepare_zap_page(sp
);
2563 ++kvm
->stat
.mmu_shadow_zapped
;
2564 ret
= mmu_zap_unsync_children(kvm
, sp
, invalid_list
);
2565 kvm_mmu_page_unlink_children(kvm
, sp
);
2566 kvm_mmu_unlink_parents(kvm
, sp
);
2568 if (!sp
->role
.invalid
&& !sp
->role
.direct
)
2569 unaccount_shadowed(kvm
, sp
);
2572 kvm_unlink_unsync_page(kvm
, sp
);
2573 if (!sp
->root_count
) {
2576 list_move(&sp
->link
, invalid_list
);
2577 kvm_mod_used_mmu_pages(kvm
, -1);
2579 list_move(&sp
->link
, &kvm
->arch
.active_mmu_pages
);
2582 * The obsolete pages can not be used on any vcpus.
2583 * See the comments in kvm_mmu_invalidate_zap_all_pages().
2585 if (!sp
->role
.invalid
&& !is_obsolete_sp(kvm
, sp
))
2586 kvm_reload_remote_mmus(kvm
);
2589 sp
->role
.invalid
= 1;
2593 static void kvm_mmu_commit_zap_page(struct kvm
*kvm
,
2594 struct list_head
*invalid_list
)
2596 struct kvm_mmu_page
*sp
, *nsp
;
2598 if (list_empty(invalid_list
))
2602 * We need to make sure everyone sees our modifications to
2603 * the page tables and see changes to vcpu->mode here. The barrier
2604 * in the kvm_flush_remote_tlbs() achieves this. This pairs
2605 * with vcpu_enter_guest and walk_shadow_page_lockless_begin/end.
2607 * In addition, kvm_flush_remote_tlbs waits for all vcpus to exit
2608 * guest mode and/or lockless shadow page table walks.
2610 kvm_flush_remote_tlbs(kvm
);
2612 list_for_each_entry_safe(sp
, nsp
, invalid_list
, link
) {
2613 WARN_ON(!sp
->role
.invalid
|| sp
->root_count
);
2614 kvm_mmu_free_page(sp
);
2618 static bool prepare_zap_oldest_mmu_page(struct kvm
*kvm
,
2619 struct list_head
*invalid_list
)
2621 struct kvm_mmu_page
*sp
;
2623 if (list_empty(&kvm
->arch
.active_mmu_pages
))
2626 sp
= list_last_entry(&kvm
->arch
.active_mmu_pages
,
2627 struct kvm_mmu_page
, link
);
2628 return kvm_mmu_prepare_zap_page(kvm
, sp
, invalid_list
);
2632 * Changing the number of mmu pages allocated to the vm
2633 * Note: if goal_nr_mmu_pages is too small, you will get dead lock
2635 void kvm_mmu_change_mmu_pages(struct kvm
*kvm
, unsigned int goal_nr_mmu_pages
)
2637 LIST_HEAD(invalid_list
);
2639 spin_lock(&kvm
->mmu_lock
);
2641 if (kvm
->arch
.n_used_mmu_pages
> goal_nr_mmu_pages
) {
2642 /* Need to free some mmu pages to achieve the goal. */
2643 while (kvm
->arch
.n_used_mmu_pages
> goal_nr_mmu_pages
)
2644 if (!prepare_zap_oldest_mmu_page(kvm
, &invalid_list
))
2647 kvm_mmu_commit_zap_page(kvm
, &invalid_list
);
2648 goal_nr_mmu_pages
= kvm
->arch
.n_used_mmu_pages
;
2651 kvm
->arch
.n_max_mmu_pages
= goal_nr_mmu_pages
;
2653 spin_unlock(&kvm
->mmu_lock
);
2656 int kvm_mmu_unprotect_page(struct kvm
*kvm
, gfn_t gfn
)
2658 struct kvm_mmu_page
*sp
;
2659 LIST_HEAD(invalid_list
);
2662 pgprintk("%s: looking for gfn %llx\n", __func__
, gfn
);
2664 spin_lock(&kvm
->mmu_lock
);
2665 for_each_gfn_indirect_valid_sp(kvm
, sp
, gfn
) {
2666 pgprintk("%s: gfn %llx role %x\n", __func__
, gfn
,
2669 kvm_mmu_prepare_zap_page(kvm
, sp
, &invalid_list
);
2671 kvm_mmu_commit_zap_page(kvm
, &invalid_list
);
2672 spin_unlock(&kvm
->mmu_lock
);
2676 EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page
);
2678 static void kvm_unsync_page(struct kvm_vcpu
*vcpu
, struct kvm_mmu_page
*sp
)
2680 trace_kvm_mmu_unsync_page(sp
);
2681 ++vcpu
->kvm
->stat
.mmu_unsync
;
2684 kvm_mmu_mark_parents_unsync(sp
);
2687 static bool mmu_need_write_protect(struct kvm_vcpu
*vcpu
, gfn_t gfn
,
2690 struct kvm_mmu_page
*sp
;
2692 if (kvm_page_track_is_active(vcpu
, gfn
, KVM_PAGE_TRACK_WRITE
))
2695 for_each_gfn_indirect_valid_sp(vcpu
->kvm
, sp
, gfn
) {
2702 WARN_ON(sp
->role
.level
!= PT_PAGE_TABLE_LEVEL
);
2703 kvm_unsync_page(vcpu
, sp
);
2709 static bool kvm_is_mmio_pfn(kvm_pfn_t pfn
)
2712 return !is_zero_pfn(pfn
) && PageReserved(pfn_to_page(pfn
)) &&
2714 * Some reserved pages, such as those from NVDIMM
2715 * DAX devices, are not for MMIO, and can be mapped
2716 * with cached memory type for better performance.
2717 * However, the above check misconceives those pages
2718 * as MMIO, and results in KVM mapping them with UC
2719 * memory type, which would hurt the performance.
2720 * Therefore, we check the host memory type in addition
2721 * and only treat UC/UC-/WC pages as MMIO.
2723 (!pat_enabled() || pat_pfn_immune_to_uc_mtrr(pfn
));
2728 static int set_spte(struct kvm_vcpu
*vcpu
, u64
*sptep
,
2729 unsigned pte_access
, int level
,
2730 gfn_t gfn
, kvm_pfn_t pfn
, bool speculative
,
2731 bool can_unsync
, bool host_writable
)
2735 struct kvm_mmu_page
*sp
;
2737 if (set_mmio_spte(vcpu
, sptep
, gfn
, pfn
, pte_access
))
2740 sp
= page_header(__pa(sptep
));
2741 if (sp_ad_disabled(sp
))
2742 spte
|= shadow_acc_track_value
;
2745 * For the EPT case, shadow_present_mask is 0 if hardware
2746 * supports exec-only page table entries. In that case,
2747 * ACC_USER_MASK and shadow_user_mask are used to represent
2748 * read access. See FNAME(gpte_access) in paging_tmpl.h.
2750 spte
|= shadow_present_mask
;
2752 spte
|= spte_shadow_accessed_mask(spte
);
2754 if (pte_access
& ACC_EXEC_MASK
)
2755 spte
|= shadow_x_mask
;
2757 spte
|= shadow_nx_mask
;
2759 if (pte_access
& ACC_USER_MASK
)
2760 spte
|= shadow_user_mask
;
2762 if (level
> PT_PAGE_TABLE_LEVEL
)
2763 spte
|= PT_PAGE_SIZE_MASK
;
2765 spte
|= kvm_x86_ops
->get_mt_mask(vcpu
, gfn
,
2766 kvm_is_mmio_pfn(pfn
));
2769 spte
|= SPTE_HOST_WRITEABLE
;
2771 pte_access
&= ~ACC_WRITE_MASK
;
2773 spte
|= (u64
)pfn
<< PAGE_SHIFT
;
2774 spte
|= shadow_me_mask
;
2776 if (pte_access
& ACC_WRITE_MASK
) {
2779 * Other vcpu creates new sp in the window between
2780 * mapping_level() and acquiring mmu-lock. We can
2781 * allow guest to retry the access, the mapping can
2782 * be fixed if guest refault.
2784 if (level
> PT_PAGE_TABLE_LEVEL
&&
2785 mmu_gfn_lpage_is_disallowed(vcpu
, gfn
, level
))
2788 spte
|= PT_WRITABLE_MASK
| SPTE_MMU_WRITEABLE
;
2791 * Optimization: for pte sync, if spte was writable the hash
2792 * lookup is unnecessary (and expensive). Write protection
2793 * is responsibility of mmu_get_page / kvm_sync_page.
2794 * Same reasoning can be applied to dirty page accounting.
2796 if (!can_unsync
&& is_writable_pte(*sptep
))
2799 if (mmu_need_write_protect(vcpu
, gfn
, can_unsync
)) {
2800 pgprintk("%s: found shadow page for %llx, marking ro\n",
2803 pte_access
&= ~ACC_WRITE_MASK
;
2804 spte
&= ~(PT_WRITABLE_MASK
| SPTE_MMU_WRITEABLE
);
2808 if (pte_access
& ACC_WRITE_MASK
) {
2809 kvm_vcpu_mark_page_dirty(vcpu
, gfn
);
2810 spte
|= spte_shadow_dirty_mask(spte
);
2814 spte
= mark_spte_for_access_track(spte
);
2817 if (mmu_spte_update(sptep
, spte
))
2818 kvm_flush_remote_tlbs(vcpu
->kvm
);
2823 static int mmu_set_spte(struct kvm_vcpu
*vcpu
, u64
*sptep
, unsigned pte_access
,
2824 int write_fault
, int level
, gfn_t gfn
, kvm_pfn_t pfn
,
2825 bool speculative
, bool host_writable
)
2827 int was_rmapped
= 0;
2829 int ret
= RET_PF_RETRY
;
2831 pgprintk("%s: spte %llx write_fault %d gfn %llx\n", __func__
,
2832 *sptep
, write_fault
, gfn
);
2834 if (is_shadow_present_pte(*sptep
)) {
2836 * If we overwrite a PTE page pointer with a 2MB PMD, unlink
2837 * the parent of the now unreachable PTE.
2839 if (level
> PT_PAGE_TABLE_LEVEL
&&
2840 !is_large_pte(*sptep
)) {
2841 struct kvm_mmu_page
*child
;
2844 child
= page_header(pte
& PT64_BASE_ADDR_MASK
);
2845 drop_parent_pte(child
, sptep
);
2846 kvm_flush_remote_tlbs(vcpu
->kvm
);
2847 } else if (pfn
!= spte_to_pfn(*sptep
)) {
2848 pgprintk("hfn old %llx new %llx\n",
2849 spte_to_pfn(*sptep
), pfn
);
2850 drop_spte(vcpu
->kvm
, sptep
);
2851 kvm_flush_remote_tlbs(vcpu
->kvm
);
2856 if (set_spte(vcpu
, sptep
, pte_access
, level
, gfn
, pfn
, speculative
,
2857 true, host_writable
)) {
2859 ret
= RET_PF_EMULATE
;
2860 kvm_make_request(KVM_REQ_TLB_FLUSH
, vcpu
);
2863 if (unlikely(is_mmio_spte(*sptep
)))
2864 ret
= RET_PF_EMULATE
;
2866 pgprintk("%s: setting spte %llx\n", __func__
, *sptep
);
2867 pgprintk("instantiating %s PTE (%s) at %llx (%llx) addr %p\n",
2868 is_large_pte(*sptep
)? "2MB" : "4kB",
2869 *sptep
& PT_WRITABLE_MASK
? "RW" : "R", gfn
,
2871 if (!was_rmapped
&& is_large_pte(*sptep
))
2872 ++vcpu
->kvm
->stat
.lpages
;
2874 if (is_shadow_present_pte(*sptep
)) {
2876 rmap_count
= rmap_add(vcpu
, sptep
, gfn
);
2877 if (rmap_count
> RMAP_RECYCLE_THRESHOLD
)
2878 rmap_recycle(vcpu
, sptep
, gfn
);
2882 kvm_release_pfn_clean(pfn
);
2887 static kvm_pfn_t
pte_prefetch_gfn_to_pfn(struct kvm_vcpu
*vcpu
, gfn_t gfn
,
2890 struct kvm_memory_slot
*slot
;
2892 slot
= gfn_to_memslot_dirty_bitmap(vcpu
, gfn
, no_dirty_log
);
2894 return KVM_PFN_ERR_FAULT
;
2896 return gfn_to_pfn_memslot_atomic(slot
, gfn
);
2899 static int direct_pte_prefetch_many(struct kvm_vcpu
*vcpu
,
2900 struct kvm_mmu_page
*sp
,
2901 u64
*start
, u64
*end
)
2903 struct page
*pages
[PTE_PREFETCH_NUM
];
2904 struct kvm_memory_slot
*slot
;
2905 unsigned access
= sp
->role
.access
;
2909 gfn
= kvm_mmu_page_get_gfn(sp
, start
- sp
->spt
);
2910 slot
= gfn_to_memslot_dirty_bitmap(vcpu
, gfn
, access
& ACC_WRITE_MASK
);
2914 ret
= gfn_to_page_many_atomic(slot
, gfn
, pages
, end
- start
);
2918 for (i
= 0; i
< ret
; i
++, gfn
++, start
++)
2919 mmu_set_spte(vcpu
, start
, access
, 0, sp
->role
.level
, gfn
,
2920 page_to_pfn(pages
[i
]), true, true);
2925 static void __direct_pte_prefetch(struct kvm_vcpu
*vcpu
,
2926 struct kvm_mmu_page
*sp
, u64
*sptep
)
2928 u64
*spte
, *start
= NULL
;
2931 WARN_ON(!sp
->role
.direct
);
2933 i
= (sptep
- sp
->spt
) & ~(PTE_PREFETCH_NUM
- 1);
2936 for (i
= 0; i
< PTE_PREFETCH_NUM
; i
++, spte
++) {
2937 if (is_shadow_present_pte(*spte
) || spte
== sptep
) {
2940 if (direct_pte_prefetch_many(vcpu
, sp
, start
, spte
) < 0)
2948 static void direct_pte_prefetch(struct kvm_vcpu
*vcpu
, u64
*sptep
)
2950 struct kvm_mmu_page
*sp
;
2952 sp
= page_header(__pa(sptep
));
2955 * Without accessed bits, there's no way to distinguish between
2956 * actually accessed translations and prefetched, so disable pte
2957 * prefetch if accessed bits aren't available.
2959 if (sp_ad_disabled(sp
))
2962 if (sp
->role
.level
> PT_PAGE_TABLE_LEVEL
)
2965 __direct_pte_prefetch(vcpu
, sp
, sptep
);
2968 static int __direct_map(struct kvm_vcpu
*vcpu
, int write
, int map_writable
,
2969 int level
, gfn_t gfn
, kvm_pfn_t pfn
, bool prefault
)
2971 struct kvm_shadow_walk_iterator iterator
;
2972 struct kvm_mmu_page
*sp
;
2976 if (!VALID_PAGE(vcpu
->arch
.mmu
.root_hpa
))
2979 for_each_shadow_entry(vcpu
, (u64
)gfn
<< PAGE_SHIFT
, iterator
) {
2980 if (iterator
.level
== level
) {
2981 emulate
= mmu_set_spte(vcpu
, iterator
.sptep
, ACC_ALL
,
2982 write
, level
, gfn
, pfn
, prefault
,
2984 direct_pte_prefetch(vcpu
, iterator
.sptep
);
2985 ++vcpu
->stat
.pf_fixed
;
2989 drop_large_spte(vcpu
, iterator
.sptep
);
2990 if (!is_shadow_present_pte(*iterator
.sptep
)) {
2991 u64 base_addr
= iterator
.addr
;
2993 base_addr
&= PT64_LVL_ADDR_MASK(iterator
.level
);
2994 pseudo_gfn
= base_addr
>> PAGE_SHIFT
;
2995 sp
= kvm_mmu_get_page(vcpu
, pseudo_gfn
, iterator
.addr
,
2996 iterator
.level
- 1, 1, ACC_ALL
);
2998 link_shadow_page(vcpu
, iterator
.sptep
, sp
);
3004 static void kvm_send_hwpoison_signal(unsigned long address
, struct task_struct
*tsk
)
3008 info
.si_signo
= SIGBUS
;
3010 info
.si_code
= BUS_MCEERR_AR
;
3011 info
.si_addr
= (void __user
*)address
;
3012 info
.si_addr_lsb
= PAGE_SHIFT
;
3014 send_sig_info(SIGBUS
, &info
, tsk
);
3017 static int kvm_handle_bad_page(struct kvm_vcpu
*vcpu
, gfn_t gfn
, kvm_pfn_t pfn
)
3020 * Do not cache the mmio info caused by writing the readonly gfn
3021 * into the spte otherwise read access on readonly gfn also can
3022 * caused mmio page fault and treat it as mmio access.
3024 if (pfn
== KVM_PFN_ERR_RO_FAULT
)
3025 return RET_PF_EMULATE
;
3027 if (pfn
== KVM_PFN_ERR_HWPOISON
) {
3028 kvm_send_hwpoison_signal(kvm_vcpu_gfn_to_hva(vcpu
, gfn
), current
);
3029 return RET_PF_RETRY
;
3032 return RET_PF_EMULATE
;
3035 static void transparent_hugepage_adjust(struct kvm_vcpu
*vcpu
,
3036 gfn_t
*gfnp
, kvm_pfn_t
*pfnp
,
3039 kvm_pfn_t pfn
= *pfnp
;
3041 int level
= *levelp
;
3044 * Check if it's a transparent hugepage. If this would be an
3045 * hugetlbfs page, level wouldn't be set to
3046 * PT_PAGE_TABLE_LEVEL and there would be no adjustment done
3049 if (!is_error_noslot_pfn(pfn
) && !kvm_is_reserved_pfn(pfn
) &&
3050 level
== PT_PAGE_TABLE_LEVEL
&&
3051 PageTransCompoundMap(pfn_to_page(pfn
)) &&
3052 !mmu_gfn_lpage_is_disallowed(vcpu
, gfn
, PT_DIRECTORY_LEVEL
)) {
3055 * mmu_notifier_retry was successful and we hold the
3056 * mmu_lock here, so the pmd can't become splitting
3057 * from under us, and in turn
3058 * __split_huge_page_refcount() can't run from under
3059 * us and we can safely transfer the refcount from
3060 * PG_tail to PG_head as we switch the pfn to tail to
3063 *levelp
= level
= PT_DIRECTORY_LEVEL
;
3064 mask
= KVM_PAGES_PER_HPAGE(level
) - 1;
3065 VM_BUG_ON((gfn
& mask
) != (pfn
& mask
));
3069 kvm_release_pfn_clean(pfn
);
3077 static bool handle_abnormal_pfn(struct kvm_vcpu
*vcpu
, gva_t gva
, gfn_t gfn
,
3078 kvm_pfn_t pfn
, unsigned access
, int *ret_val
)
3080 /* The pfn is invalid, report the error! */
3081 if (unlikely(is_error_pfn(pfn
))) {
3082 *ret_val
= kvm_handle_bad_page(vcpu
, gfn
, pfn
);
3086 if (unlikely(is_noslot_pfn(pfn
)))
3087 vcpu_cache_mmio_info(vcpu
, gva
, gfn
, access
);
3092 static bool page_fault_can_be_fast(u32 error_code
)
3095 * Do not fix the mmio spte with invalid generation number which
3096 * need to be updated by slow page fault path.
3098 if (unlikely(error_code
& PFERR_RSVD_MASK
))
3101 /* See if the page fault is due to an NX violation */
3102 if (unlikely(((error_code
& (PFERR_FETCH_MASK
| PFERR_PRESENT_MASK
))
3103 == (PFERR_FETCH_MASK
| PFERR_PRESENT_MASK
))))
3107 * #PF can be fast if:
3108 * 1. The shadow page table entry is not present, which could mean that
3109 * the fault is potentially caused by access tracking (if enabled).
3110 * 2. The shadow page table entry is present and the fault
3111 * is caused by write-protect, that means we just need change the W
3112 * bit of the spte which can be done out of mmu-lock.
3114 * However, if access tracking is disabled we know that a non-present
3115 * page must be a genuine page fault where we have to create a new SPTE.
3116 * So, if access tracking is disabled, we return true only for write
3117 * accesses to a present page.
3120 return shadow_acc_track_mask
!= 0 ||
3121 ((error_code
& (PFERR_WRITE_MASK
| PFERR_PRESENT_MASK
))
3122 == (PFERR_WRITE_MASK
| PFERR_PRESENT_MASK
));
3126 * Returns true if the SPTE was fixed successfully. Otherwise,
3127 * someone else modified the SPTE from its original value.
3130 fast_pf_fix_direct_spte(struct kvm_vcpu
*vcpu
, struct kvm_mmu_page
*sp
,
3131 u64
*sptep
, u64 old_spte
, u64 new_spte
)
3135 WARN_ON(!sp
->role
.direct
);
3138 * Theoretically we could also set dirty bit (and flush TLB) here in
3139 * order to eliminate unnecessary PML logging. See comments in
3140 * set_spte. But fast_page_fault is very unlikely to happen with PML
3141 * enabled, so we do not do this. This might result in the same GPA
3142 * to be logged in PML buffer again when the write really happens, and
3143 * eventually to be called by mark_page_dirty twice. But it's also no
3144 * harm. This also avoids the TLB flush needed after setting dirty bit
3145 * so non-PML cases won't be impacted.
3147 * Compare with set_spte where instead shadow_dirty_mask is set.
3149 if (cmpxchg64(sptep
, old_spte
, new_spte
) != old_spte
)
3152 if (is_writable_pte(new_spte
) && !is_writable_pte(old_spte
)) {
3154 * The gfn of direct spte is stable since it is
3155 * calculated by sp->gfn.
3157 gfn
= kvm_mmu_page_get_gfn(sp
, sptep
- sp
->spt
);
3158 kvm_vcpu_mark_page_dirty(vcpu
, gfn
);
3164 static bool is_access_allowed(u32 fault_err_code
, u64 spte
)
3166 if (fault_err_code
& PFERR_FETCH_MASK
)
3167 return is_executable_pte(spte
);
3169 if (fault_err_code
& PFERR_WRITE_MASK
)
3170 return is_writable_pte(spte
);
3172 /* Fault was on Read access */
3173 return spte
& PT_PRESENT_MASK
;
3178 * - true: let the vcpu to access on the same address again.
3179 * - false: let the real page fault path to fix it.
3181 static bool fast_page_fault(struct kvm_vcpu
*vcpu
, gva_t gva
, int level
,
3184 struct kvm_shadow_walk_iterator iterator
;
3185 struct kvm_mmu_page
*sp
;
3186 bool fault_handled
= false;
3188 uint retry_count
= 0;
3190 if (!VALID_PAGE(vcpu
->arch
.mmu
.root_hpa
))
3193 if (!page_fault_can_be_fast(error_code
))
3196 walk_shadow_page_lockless_begin(vcpu
);
3201 for_each_shadow_entry_lockless(vcpu
, gva
, iterator
, spte
)
3202 if (!is_shadow_present_pte(spte
) ||
3203 iterator
.level
< level
)
3206 sp
= page_header(__pa(iterator
.sptep
));
3207 if (!is_last_spte(spte
, sp
->role
.level
))
3211 * Check whether the memory access that caused the fault would
3212 * still cause it if it were to be performed right now. If not,
3213 * then this is a spurious fault caused by TLB lazily flushed,
3214 * or some other CPU has already fixed the PTE after the
3215 * current CPU took the fault.
3217 * Need not check the access of upper level table entries since
3218 * they are always ACC_ALL.
3220 if (is_access_allowed(error_code
, spte
)) {
3221 fault_handled
= true;
3227 if (is_access_track_spte(spte
))
3228 new_spte
= restore_acc_track_spte(new_spte
);
3231 * Currently, to simplify the code, write-protection can
3232 * be removed in the fast path only if the SPTE was
3233 * write-protected for dirty-logging or access tracking.
3235 if ((error_code
& PFERR_WRITE_MASK
) &&
3236 spte_can_locklessly_be_made_writable(spte
))
3238 new_spte
|= PT_WRITABLE_MASK
;
3241 * Do not fix write-permission on the large spte. Since
3242 * we only dirty the first page into the dirty-bitmap in
3243 * fast_pf_fix_direct_spte(), other pages are missed
3244 * if its slot has dirty logging enabled.
3246 * Instead, we let the slow page fault path create a
3247 * normal spte to fix the access.
3249 * See the comments in kvm_arch_commit_memory_region().
3251 if (sp
->role
.level
> PT_PAGE_TABLE_LEVEL
)
3255 /* Verify that the fault can be handled in the fast path */
3256 if (new_spte
== spte
||
3257 !is_access_allowed(error_code
, new_spte
))
3261 * Currently, fast page fault only works for direct mapping
3262 * since the gfn is not stable for indirect shadow page. See
3263 * Documentation/virtual/kvm/locking.txt to get more detail.
3265 fault_handled
= fast_pf_fix_direct_spte(vcpu
, sp
,
3266 iterator
.sptep
, spte
,
3271 if (++retry_count
> 4) {
3272 printk_once(KERN_WARNING
3273 "kvm: Fast #PF retrying more than 4 times.\n");
3279 trace_fast_page_fault(vcpu
, gva
, error_code
, iterator
.sptep
,
3280 spte
, fault_handled
);
3281 walk_shadow_page_lockless_end(vcpu
);
3283 return fault_handled
;
3286 static bool try_async_pf(struct kvm_vcpu
*vcpu
, bool prefault
, gfn_t gfn
,
3287 gva_t gva
, kvm_pfn_t
*pfn
, bool write
, bool *writable
);
3288 static int make_mmu_pages_available(struct kvm_vcpu
*vcpu
);
3290 static int nonpaging_map(struct kvm_vcpu
*vcpu
, gva_t v
, u32 error_code
,
3291 gfn_t gfn
, bool prefault
)
3295 bool force_pt_level
= false;
3297 unsigned long mmu_seq
;
3298 bool map_writable
, write
= error_code
& PFERR_WRITE_MASK
;
3300 level
= mapping_level(vcpu
, gfn
, &force_pt_level
);
3301 if (likely(!force_pt_level
)) {
3303 * This path builds a PAE pagetable - so we can map
3304 * 2mb pages at maximum. Therefore check if the level
3305 * is larger than that.
3307 if (level
> PT_DIRECTORY_LEVEL
)
3308 level
= PT_DIRECTORY_LEVEL
;
3310 gfn
&= ~(KVM_PAGES_PER_HPAGE(level
) - 1);
3313 if (fast_page_fault(vcpu
, v
, level
, error_code
))
3314 return RET_PF_RETRY
;
3316 mmu_seq
= vcpu
->kvm
->mmu_notifier_seq
;
3319 if (try_async_pf(vcpu
, prefault
, gfn
, v
, &pfn
, write
, &map_writable
))
3320 return RET_PF_RETRY
;
3322 if (handle_abnormal_pfn(vcpu
, v
, gfn
, pfn
, ACC_ALL
, &r
))
3325 spin_lock(&vcpu
->kvm
->mmu_lock
);
3326 if (mmu_notifier_retry(vcpu
->kvm
, mmu_seq
))
3328 if (make_mmu_pages_available(vcpu
) < 0)
3330 if (likely(!force_pt_level
))
3331 transparent_hugepage_adjust(vcpu
, &gfn
, &pfn
, &level
);
3332 r
= __direct_map(vcpu
, write
, map_writable
, level
, gfn
, pfn
, prefault
);
3333 spin_unlock(&vcpu
->kvm
->mmu_lock
);
3338 spin_unlock(&vcpu
->kvm
->mmu_lock
);
3339 kvm_release_pfn_clean(pfn
);
3340 return RET_PF_RETRY
;
3344 static void mmu_free_roots(struct kvm_vcpu
*vcpu
)
3347 struct kvm_mmu_page
*sp
;
3348 LIST_HEAD(invalid_list
);
3350 if (!VALID_PAGE(vcpu
->arch
.mmu
.root_hpa
))
3353 if (vcpu
->arch
.mmu
.shadow_root_level
>= PT64_ROOT_4LEVEL
&&
3354 (vcpu
->arch
.mmu
.root_level
>= PT64_ROOT_4LEVEL
||
3355 vcpu
->arch
.mmu
.direct_map
)) {
3356 hpa_t root
= vcpu
->arch
.mmu
.root_hpa
;
3358 spin_lock(&vcpu
->kvm
->mmu_lock
);
3359 sp
= page_header(root
);
3361 if (!sp
->root_count
&& sp
->role
.invalid
) {
3362 kvm_mmu_prepare_zap_page(vcpu
->kvm
, sp
, &invalid_list
);
3363 kvm_mmu_commit_zap_page(vcpu
->kvm
, &invalid_list
);
3365 spin_unlock(&vcpu
->kvm
->mmu_lock
);
3366 vcpu
->arch
.mmu
.root_hpa
= INVALID_PAGE
;
3370 spin_lock(&vcpu
->kvm
->mmu_lock
);
3371 for (i
= 0; i
< 4; ++i
) {
3372 hpa_t root
= vcpu
->arch
.mmu
.pae_root
[i
];
3375 root
&= PT64_BASE_ADDR_MASK
;
3376 sp
= page_header(root
);
3378 if (!sp
->root_count
&& sp
->role
.invalid
)
3379 kvm_mmu_prepare_zap_page(vcpu
->kvm
, sp
,
3382 vcpu
->arch
.mmu
.pae_root
[i
] = INVALID_PAGE
;
3384 kvm_mmu_commit_zap_page(vcpu
->kvm
, &invalid_list
);
3385 spin_unlock(&vcpu
->kvm
->mmu_lock
);
3386 vcpu
->arch
.mmu
.root_hpa
= INVALID_PAGE
;
3389 static int mmu_check_root(struct kvm_vcpu
*vcpu
, gfn_t root_gfn
)
3393 if (!kvm_is_visible_gfn(vcpu
->kvm
, root_gfn
)) {
3394 kvm_make_request(KVM_REQ_TRIPLE_FAULT
, vcpu
);
3401 static int mmu_alloc_direct_roots(struct kvm_vcpu
*vcpu
)
3403 struct kvm_mmu_page
*sp
;
3406 if (vcpu
->arch
.mmu
.shadow_root_level
>= PT64_ROOT_4LEVEL
) {
3407 spin_lock(&vcpu
->kvm
->mmu_lock
);
3408 if(make_mmu_pages_available(vcpu
) < 0) {
3409 spin_unlock(&vcpu
->kvm
->mmu_lock
);
3412 sp
= kvm_mmu_get_page(vcpu
, 0, 0,
3413 vcpu
->arch
.mmu
.shadow_root_level
, 1, ACC_ALL
);
3415 spin_unlock(&vcpu
->kvm
->mmu_lock
);
3416 vcpu
->arch
.mmu
.root_hpa
= __pa(sp
->spt
);
3417 } else if (vcpu
->arch
.mmu
.shadow_root_level
== PT32E_ROOT_LEVEL
) {
3418 for (i
= 0; i
< 4; ++i
) {
3419 hpa_t root
= vcpu
->arch
.mmu
.pae_root
[i
];
3421 MMU_WARN_ON(VALID_PAGE(root
));
3422 spin_lock(&vcpu
->kvm
->mmu_lock
);
3423 if (make_mmu_pages_available(vcpu
) < 0) {
3424 spin_unlock(&vcpu
->kvm
->mmu_lock
);
3427 sp
= kvm_mmu_get_page(vcpu
, i
<< (30 - PAGE_SHIFT
),
3428 i
<< 30, PT32_ROOT_LEVEL
, 1, ACC_ALL
);
3429 root
= __pa(sp
->spt
);
3431 spin_unlock(&vcpu
->kvm
->mmu_lock
);
3432 vcpu
->arch
.mmu
.pae_root
[i
] = root
| PT_PRESENT_MASK
;
3434 vcpu
->arch
.mmu
.root_hpa
= __pa(vcpu
->arch
.mmu
.pae_root
);
3441 static int mmu_alloc_shadow_roots(struct kvm_vcpu
*vcpu
)
3443 struct kvm_mmu_page
*sp
;
3448 root_gfn
= vcpu
->arch
.mmu
.get_cr3(vcpu
) >> PAGE_SHIFT
;
3450 if (mmu_check_root(vcpu
, root_gfn
))
3454 * Do we shadow a long mode page table? If so we need to
3455 * write-protect the guests page table root.
3457 if (vcpu
->arch
.mmu
.root_level
>= PT64_ROOT_4LEVEL
) {
3458 hpa_t root
= vcpu
->arch
.mmu
.root_hpa
;
3460 MMU_WARN_ON(VALID_PAGE(root
));
3462 spin_lock(&vcpu
->kvm
->mmu_lock
);
3463 if (make_mmu_pages_available(vcpu
) < 0) {
3464 spin_unlock(&vcpu
->kvm
->mmu_lock
);
3467 sp
= kvm_mmu_get_page(vcpu
, root_gfn
, 0,
3468 vcpu
->arch
.mmu
.shadow_root_level
, 0, ACC_ALL
);
3469 root
= __pa(sp
->spt
);
3471 spin_unlock(&vcpu
->kvm
->mmu_lock
);
3472 vcpu
->arch
.mmu
.root_hpa
= root
;
3477 * We shadow a 32 bit page table. This may be a legacy 2-level
3478 * or a PAE 3-level page table. In either case we need to be aware that
3479 * the shadow page table may be a PAE or a long mode page table.
3481 pm_mask
= PT_PRESENT_MASK
;
3482 if (vcpu
->arch
.mmu
.shadow_root_level
== PT64_ROOT_4LEVEL
)
3483 pm_mask
|= PT_ACCESSED_MASK
| PT_WRITABLE_MASK
| PT_USER_MASK
;
3485 for (i
= 0; i
< 4; ++i
) {
3486 hpa_t root
= vcpu
->arch
.mmu
.pae_root
[i
];
3488 MMU_WARN_ON(VALID_PAGE(root
));
3489 if (vcpu
->arch
.mmu
.root_level
== PT32E_ROOT_LEVEL
) {
3490 pdptr
= vcpu
->arch
.mmu
.get_pdptr(vcpu
, i
);
3491 if (!(pdptr
& PT_PRESENT_MASK
)) {
3492 vcpu
->arch
.mmu
.pae_root
[i
] = 0;
3495 root_gfn
= pdptr
>> PAGE_SHIFT
;
3496 if (mmu_check_root(vcpu
, root_gfn
))
3499 spin_lock(&vcpu
->kvm
->mmu_lock
);
3500 if (make_mmu_pages_available(vcpu
) < 0) {
3501 spin_unlock(&vcpu
->kvm
->mmu_lock
);
3504 sp
= kvm_mmu_get_page(vcpu
, root_gfn
, i
<< 30, PT32_ROOT_LEVEL
,
3506 root
= __pa(sp
->spt
);
3508 spin_unlock(&vcpu
->kvm
->mmu_lock
);
3510 vcpu
->arch
.mmu
.pae_root
[i
] = root
| pm_mask
;
3512 vcpu
->arch
.mmu
.root_hpa
= __pa(vcpu
->arch
.mmu
.pae_root
);
3515 * If we shadow a 32 bit page table with a long mode page
3516 * table we enter this path.
3518 if (vcpu
->arch
.mmu
.shadow_root_level
== PT64_ROOT_4LEVEL
) {
3519 if (vcpu
->arch
.mmu
.lm_root
== NULL
) {
3521 * The additional page necessary for this is only
3522 * allocated on demand.
3527 lm_root
= (void*)get_zeroed_page(GFP_KERNEL
);
3528 if (lm_root
== NULL
)
3531 lm_root
[0] = __pa(vcpu
->arch
.mmu
.pae_root
) | pm_mask
;
3533 vcpu
->arch
.mmu
.lm_root
= lm_root
;
3536 vcpu
->arch
.mmu
.root_hpa
= __pa(vcpu
->arch
.mmu
.lm_root
);
3542 static int mmu_alloc_roots(struct kvm_vcpu
*vcpu
)
3544 if (vcpu
->arch
.mmu
.direct_map
)
3545 return mmu_alloc_direct_roots(vcpu
);
3547 return mmu_alloc_shadow_roots(vcpu
);
3550 static void mmu_sync_roots(struct kvm_vcpu
*vcpu
)
3553 struct kvm_mmu_page
*sp
;
3555 if (vcpu
->arch
.mmu
.direct_map
)
3558 if (!VALID_PAGE(vcpu
->arch
.mmu
.root_hpa
))
3561 vcpu_clear_mmio_info(vcpu
, MMIO_GVA_ANY
);
3562 kvm_mmu_audit(vcpu
, AUDIT_PRE_SYNC
);
3563 if (vcpu
->arch
.mmu
.root_level
>= PT64_ROOT_4LEVEL
) {
3564 hpa_t root
= vcpu
->arch
.mmu
.root_hpa
;
3565 sp
= page_header(root
);
3566 mmu_sync_children(vcpu
, sp
);
3567 kvm_mmu_audit(vcpu
, AUDIT_POST_SYNC
);
3570 for (i
= 0; i
< 4; ++i
) {
3571 hpa_t root
= vcpu
->arch
.mmu
.pae_root
[i
];
3573 if (root
&& VALID_PAGE(root
)) {
3574 root
&= PT64_BASE_ADDR_MASK
;
3575 sp
= page_header(root
);
3576 mmu_sync_children(vcpu
, sp
);
3579 kvm_mmu_audit(vcpu
, AUDIT_POST_SYNC
);
3582 void kvm_mmu_sync_roots(struct kvm_vcpu
*vcpu
)
3584 spin_lock(&vcpu
->kvm
->mmu_lock
);
3585 mmu_sync_roots(vcpu
);
3586 spin_unlock(&vcpu
->kvm
->mmu_lock
);
3588 EXPORT_SYMBOL_GPL(kvm_mmu_sync_roots
);
3590 static gpa_t
nonpaging_gva_to_gpa(struct kvm_vcpu
*vcpu
, gva_t vaddr
,
3591 u32 access
, struct x86_exception
*exception
)
3594 exception
->error_code
= 0;
3598 static gpa_t
nonpaging_gva_to_gpa_nested(struct kvm_vcpu
*vcpu
, gva_t vaddr
,
3600 struct x86_exception
*exception
)
3603 exception
->error_code
= 0;
3604 return vcpu
->arch
.nested_mmu
.translate_gpa(vcpu
, vaddr
, access
, exception
);
3608 __is_rsvd_bits_set(struct rsvd_bits_validate
*rsvd_check
, u64 pte
, int level
)
3610 int bit7
= (pte
>> 7) & 1, low6
= pte
& 0x3f;
3612 return (pte
& rsvd_check
->rsvd_bits_mask
[bit7
][level
-1]) |
3613 ((rsvd_check
->bad_mt_xwr
& (1ull << low6
)) != 0);
3616 static bool is_rsvd_bits_set(struct kvm_mmu
*mmu
, u64 gpte
, int level
)
3618 return __is_rsvd_bits_set(&mmu
->guest_rsvd_check
, gpte
, level
);
3621 static bool is_shadow_zero_bits_set(struct kvm_mmu
*mmu
, u64 spte
, int level
)
3623 return __is_rsvd_bits_set(&mmu
->shadow_zero_check
, spte
, level
);
3626 static bool mmio_info_in_cache(struct kvm_vcpu
*vcpu
, u64 addr
, bool direct
)
3629 * A nested guest cannot use the MMIO cache if it is using nested
3630 * page tables, because cr2 is a nGPA while the cache stores GPAs.
3632 if (mmu_is_nested(vcpu
))
3636 return vcpu_match_mmio_gpa(vcpu
, addr
);
3638 return vcpu_match_mmio_gva(vcpu
, addr
);
3641 /* return true if reserved bit is detected on spte. */
3643 walk_shadow_page_get_mmio_spte(struct kvm_vcpu
*vcpu
, u64 addr
, u64
*sptep
)
3645 struct kvm_shadow_walk_iterator iterator
;
3646 u64 sptes
[PT64_ROOT_MAX_LEVEL
], spte
= 0ull;
3648 bool reserved
= false;
3650 if (!VALID_PAGE(vcpu
->arch
.mmu
.root_hpa
))
3653 walk_shadow_page_lockless_begin(vcpu
);
3655 for (shadow_walk_init(&iterator
, vcpu
, addr
),
3656 leaf
= root
= iterator
.level
;
3657 shadow_walk_okay(&iterator
);
3658 __shadow_walk_next(&iterator
, spte
)) {
3659 spte
= mmu_spte_get_lockless(iterator
.sptep
);
3661 sptes
[leaf
- 1] = spte
;
3664 if (!is_shadow_present_pte(spte
))
3667 reserved
|= is_shadow_zero_bits_set(&vcpu
->arch
.mmu
, spte
,
3671 walk_shadow_page_lockless_end(vcpu
);
3674 pr_err("%s: detect reserved bits on spte, addr 0x%llx, dump hierarchy:\n",
3676 while (root
> leaf
) {
3677 pr_err("------ spte 0x%llx level %d.\n",
3678 sptes
[root
- 1], root
);
3687 static int handle_mmio_page_fault(struct kvm_vcpu
*vcpu
, u64 addr
, bool direct
)
3692 if (mmio_info_in_cache(vcpu
, addr
, direct
))
3693 return RET_PF_EMULATE
;
3695 reserved
= walk_shadow_page_get_mmio_spte(vcpu
, addr
, &spte
);
3696 if (WARN_ON(reserved
))
3699 if (is_mmio_spte(spte
)) {
3700 gfn_t gfn
= get_mmio_spte_gfn(spte
);
3701 unsigned access
= get_mmio_spte_access(spte
);
3703 if (!check_mmio_spte(vcpu
, spte
))
3704 return RET_PF_INVALID
;
3709 trace_handle_mmio_page_fault(addr
, gfn
, access
);
3710 vcpu_cache_mmio_info(vcpu
, addr
, gfn
, access
);
3711 return RET_PF_EMULATE
;
3715 * If the page table is zapped by other cpus, let CPU fault again on
3718 return RET_PF_RETRY
;
3720 EXPORT_SYMBOL_GPL(handle_mmio_page_fault
);
3722 static bool page_fault_handle_page_track(struct kvm_vcpu
*vcpu
,
3723 u32 error_code
, gfn_t gfn
)
3725 if (unlikely(error_code
& PFERR_RSVD_MASK
))
3728 if (!(error_code
& PFERR_PRESENT_MASK
) ||
3729 !(error_code
& PFERR_WRITE_MASK
))
3733 * guest is writing the page which is write tracked which can
3734 * not be fixed by page fault handler.
3736 if (kvm_page_track_is_active(vcpu
, gfn
, KVM_PAGE_TRACK_WRITE
))
3742 static void shadow_page_table_clear_flood(struct kvm_vcpu
*vcpu
, gva_t addr
)
3744 struct kvm_shadow_walk_iterator iterator
;
3747 if (!VALID_PAGE(vcpu
->arch
.mmu
.root_hpa
))
3750 walk_shadow_page_lockless_begin(vcpu
);
3751 for_each_shadow_entry_lockless(vcpu
, addr
, iterator
, spte
) {
3752 clear_sp_write_flooding_count(iterator
.sptep
);
3753 if (!is_shadow_present_pte(spte
))
3756 walk_shadow_page_lockless_end(vcpu
);
3759 static int nonpaging_page_fault(struct kvm_vcpu
*vcpu
, gva_t gva
,
3760 u32 error_code
, bool prefault
)
3762 gfn_t gfn
= gva
>> PAGE_SHIFT
;
3765 pgprintk("%s: gva %lx error %x\n", __func__
, gva
, error_code
);
3767 if (page_fault_handle_page_track(vcpu
, error_code
, gfn
))
3768 return RET_PF_EMULATE
;
3770 r
= mmu_topup_memory_caches(vcpu
);
3774 MMU_WARN_ON(!VALID_PAGE(vcpu
->arch
.mmu
.root_hpa
));
3777 return nonpaging_map(vcpu
, gva
& PAGE_MASK
,
3778 error_code
, gfn
, prefault
);
3781 static int kvm_arch_setup_async_pf(struct kvm_vcpu
*vcpu
, gva_t gva
, gfn_t gfn
)
3783 struct kvm_arch_async_pf arch
;
3785 arch
.token
= (vcpu
->arch
.apf
.id
++ << 12) | vcpu
->vcpu_id
;
3787 arch
.direct_map
= vcpu
->arch
.mmu
.direct_map
;
3788 arch
.cr3
= vcpu
->arch
.mmu
.get_cr3(vcpu
);
3790 return kvm_setup_async_pf(vcpu
, gva
, kvm_vcpu_gfn_to_hva(vcpu
, gfn
), &arch
);
3793 bool kvm_can_do_async_pf(struct kvm_vcpu
*vcpu
)
3795 if (unlikely(!lapic_in_kernel(vcpu
) ||
3796 kvm_event_needs_reinjection(vcpu
) ||
3797 vcpu
->arch
.exception
.pending
))
3800 if (!vcpu
->arch
.apf
.delivery_as_pf_vmexit
&& is_guest_mode(vcpu
))
3803 return kvm_x86_ops
->interrupt_allowed(vcpu
);
3806 static bool try_async_pf(struct kvm_vcpu
*vcpu
, bool prefault
, gfn_t gfn
,
3807 gva_t gva
, kvm_pfn_t
*pfn
, bool write
, bool *writable
)
3809 struct kvm_memory_slot
*slot
;
3812 slot
= kvm_vcpu_gfn_to_memslot(vcpu
, gfn
);
3814 *pfn
= __gfn_to_pfn_memslot(slot
, gfn
, false, &async
, write
, writable
);
3816 return false; /* *pfn has correct page already */
3818 if (!prefault
&& kvm_can_do_async_pf(vcpu
)) {
3819 trace_kvm_try_async_get_page(gva
, gfn
);
3820 if (kvm_find_async_pf_gfn(vcpu
, gfn
)) {
3821 trace_kvm_async_pf_doublefault(gva
, gfn
);
3822 kvm_make_request(KVM_REQ_APF_HALT
, vcpu
);
3824 } else if (kvm_arch_setup_async_pf(vcpu
, gva
, gfn
))
3828 *pfn
= __gfn_to_pfn_memslot(slot
, gfn
, false, NULL
, write
, writable
);
3832 int kvm_handle_page_fault(struct kvm_vcpu
*vcpu
, u64 error_code
,
3833 u64 fault_address
, char *insn
, int insn_len
)
3837 switch (vcpu
->arch
.apf
.host_apf_reason
) {
3839 trace_kvm_page_fault(fault_address
, error_code
);
3841 if (kvm_event_needs_reinjection(vcpu
))
3842 kvm_mmu_unprotect_page_virt(vcpu
, fault_address
);
3843 r
= kvm_mmu_page_fault(vcpu
, fault_address
, error_code
, insn
,
3846 case KVM_PV_REASON_PAGE_NOT_PRESENT
:
3847 vcpu
->arch
.apf
.host_apf_reason
= 0;
3848 local_irq_disable();
3849 kvm_async_pf_task_wait(fault_address
, 0);
3852 case KVM_PV_REASON_PAGE_READY
:
3853 vcpu
->arch
.apf
.host_apf_reason
= 0;
3854 local_irq_disable();
3855 kvm_async_pf_task_wake(fault_address
);
3861 EXPORT_SYMBOL_GPL(kvm_handle_page_fault
);
3864 check_hugepage_cache_consistency(struct kvm_vcpu
*vcpu
, gfn_t gfn
, int level
)
3866 int page_num
= KVM_PAGES_PER_HPAGE(level
);
3868 gfn
&= ~(page_num
- 1);
3870 return kvm_mtrr_check_gfn_range_consistency(vcpu
, gfn
, page_num
);
3873 static int tdp_page_fault(struct kvm_vcpu
*vcpu
, gva_t gpa
, u32 error_code
,
3879 bool force_pt_level
;
3880 gfn_t gfn
= gpa
>> PAGE_SHIFT
;
3881 unsigned long mmu_seq
;
3882 int write
= error_code
& PFERR_WRITE_MASK
;
3885 MMU_WARN_ON(!VALID_PAGE(vcpu
->arch
.mmu
.root_hpa
));
3887 if (page_fault_handle_page_track(vcpu
, error_code
, gfn
))
3888 return RET_PF_EMULATE
;
3890 r
= mmu_topup_memory_caches(vcpu
);
3894 force_pt_level
= !check_hugepage_cache_consistency(vcpu
, gfn
,
3895 PT_DIRECTORY_LEVEL
);
3896 level
= mapping_level(vcpu
, gfn
, &force_pt_level
);
3897 if (likely(!force_pt_level
)) {
3898 if (level
> PT_DIRECTORY_LEVEL
&&
3899 !check_hugepage_cache_consistency(vcpu
, gfn
, level
))
3900 level
= PT_DIRECTORY_LEVEL
;
3901 gfn
&= ~(KVM_PAGES_PER_HPAGE(level
) - 1);
3904 if (fast_page_fault(vcpu
, gpa
, level
, error_code
))
3905 return RET_PF_RETRY
;
3907 mmu_seq
= vcpu
->kvm
->mmu_notifier_seq
;
3910 if (try_async_pf(vcpu
, prefault
, gfn
, gpa
, &pfn
, write
, &map_writable
))
3911 return RET_PF_RETRY
;
3913 if (handle_abnormal_pfn(vcpu
, 0, gfn
, pfn
, ACC_ALL
, &r
))
3916 spin_lock(&vcpu
->kvm
->mmu_lock
);
3917 if (mmu_notifier_retry(vcpu
->kvm
, mmu_seq
))
3919 if (make_mmu_pages_available(vcpu
) < 0)
3921 if (likely(!force_pt_level
))
3922 transparent_hugepage_adjust(vcpu
, &gfn
, &pfn
, &level
);
3923 r
= __direct_map(vcpu
, write
, map_writable
, level
, gfn
, pfn
, prefault
);
3924 spin_unlock(&vcpu
->kvm
->mmu_lock
);
3929 spin_unlock(&vcpu
->kvm
->mmu_lock
);
3930 kvm_release_pfn_clean(pfn
);
3931 return RET_PF_RETRY
;
3934 static void nonpaging_init_context(struct kvm_vcpu
*vcpu
,
3935 struct kvm_mmu
*context
)
3937 context
->page_fault
= nonpaging_page_fault
;
3938 context
->gva_to_gpa
= nonpaging_gva_to_gpa
;
3939 context
->sync_page
= nonpaging_sync_page
;
3940 context
->invlpg
= nonpaging_invlpg
;
3941 context
->update_pte
= nonpaging_update_pte
;
3942 context
->root_level
= 0;
3943 context
->shadow_root_level
= PT32E_ROOT_LEVEL
;
3944 context
->root_hpa
= INVALID_PAGE
;
3945 context
->direct_map
= true;
3946 context
->nx
= false;
3949 void kvm_mmu_new_cr3(struct kvm_vcpu
*vcpu
)
3951 mmu_free_roots(vcpu
);
3954 static unsigned long get_cr3(struct kvm_vcpu
*vcpu
)
3956 return kvm_read_cr3(vcpu
);
3959 static void inject_page_fault(struct kvm_vcpu
*vcpu
,
3960 struct x86_exception
*fault
)
3962 vcpu
->arch
.mmu
.inject_page_fault(vcpu
, fault
);
3965 static bool sync_mmio_spte(struct kvm_vcpu
*vcpu
, u64
*sptep
, gfn_t gfn
,
3966 unsigned access
, int *nr_present
)
3968 if (unlikely(is_mmio_spte(*sptep
))) {
3969 if (gfn
!= get_mmio_spte_gfn(*sptep
)) {
3970 mmu_spte_clear_no_track(sptep
);
3975 mark_mmio_spte(vcpu
, sptep
, gfn
, access
);
3982 static inline bool is_last_gpte(struct kvm_mmu
*mmu
,
3983 unsigned level
, unsigned gpte
)
3986 * The RHS has bit 7 set iff level < mmu->last_nonleaf_level.
3987 * If it is clear, there are no large pages at this level, so clear
3988 * PT_PAGE_SIZE_MASK in gpte if that is the case.
3990 gpte
&= level
- mmu
->last_nonleaf_level
;
3993 * PT_PAGE_TABLE_LEVEL always terminates. The RHS has bit 7 set
3994 * iff level <= PT_PAGE_TABLE_LEVEL, which for our purpose means
3995 * level == PT_PAGE_TABLE_LEVEL; set PT_PAGE_SIZE_MASK in gpte then.
3997 gpte
|= level
- PT_PAGE_TABLE_LEVEL
- 1;
3999 return gpte
& PT_PAGE_SIZE_MASK
;
4002 #define PTTYPE_EPT 18 /* arbitrary */
4003 #define PTTYPE PTTYPE_EPT
4004 #include "paging_tmpl.h"
4008 #include "paging_tmpl.h"
4012 #include "paging_tmpl.h"
4016 __reset_rsvds_bits_mask(struct kvm_vcpu
*vcpu
,
4017 struct rsvd_bits_validate
*rsvd_check
,
4018 int maxphyaddr
, int level
, bool nx
, bool gbpages
,
4021 u64 exb_bit_rsvd
= 0;
4022 u64 gbpages_bit_rsvd
= 0;
4023 u64 nonleaf_bit8_rsvd
= 0;
4025 rsvd_check
->bad_mt_xwr
= 0;
4028 exb_bit_rsvd
= rsvd_bits(63, 63);
4030 gbpages_bit_rsvd
= rsvd_bits(7, 7);
4033 * Non-leaf PML4Es and PDPEs reserve bit 8 (which would be the G bit for
4034 * leaf entries) on AMD CPUs only.
4037 nonleaf_bit8_rsvd
= rsvd_bits(8, 8);
4040 case PT32_ROOT_LEVEL
:
4041 /* no rsvd bits for 2 level 4K page table entries */
4042 rsvd_check
->rsvd_bits_mask
[0][1] = 0;
4043 rsvd_check
->rsvd_bits_mask
[0][0] = 0;
4044 rsvd_check
->rsvd_bits_mask
[1][0] =
4045 rsvd_check
->rsvd_bits_mask
[0][0];
4048 rsvd_check
->rsvd_bits_mask
[1][1] = 0;
4052 if (is_cpuid_PSE36())
4053 /* 36bits PSE 4MB page */
4054 rsvd_check
->rsvd_bits_mask
[1][1] = rsvd_bits(17, 21);
4056 /* 32 bits PSE 4MB page */
4057 rsvd_check
->rsvd_bits_mask
[1][1] = rsvd_bits(13, 21);
4059 case PT32E_ROOT_LEVEL
:
4060 rsvd_check
->rsvd_bits_mask
[0][2] =
4061 rsvd_bits(maxphyaddr
, 63) |
4062 rsvd_bits(5, 8) | rsvd_bits(1, 2); /* PDPTE */
4063 rsvd_check
->rsvd_bits_mask
[0][1] = exb_bit_rsvd
|
4064 rsvd_bits(maxphyaddr
, 62); /* PDE */
4065 rsvd_check
->rsvd_bits_mask
[0][0] = exb_bit_rsvd
|
4066 rsvd_bits(maxphyaddr
, 62); /* PTE */
4067 rsvd_check
->rsvd_bits_mask
[1][1] = exb_bit_rsvd
|
4068 rsvd_bits(maxphyaddr
, 62) |
4069 rsvd_bits(13, 20); /* large page */
4070 rsvd_check
->rsvd_bits_mask
[1][0] =
4071 rsvd_check
->rsvd_bits_mask
[0][0];
4073 case PT64_ROOT_5LEVEL
:
4074 rsvd_check
->rsvd_bits_mask
[0][4] = exb_bit_rsvd
|
4075 nonleaf_bit8_rsvd
| rsvd_bits(7, 7) |
4076 rsvd_bits(maxphyaddr
, 51);
4077 rsvd_check
->rsvd_bits_mask
[1][4] =
4078 rsvd_check
->rsvd_bits_mask
[0][4];
4079 case PT64_ROOT_4LEVEL
:
4080 rsvd_check
->rsvd_bits_mask
[0][3] = exb_bit_rsvd
|
4081 nonleaf_bit8_rsvd
| rsvd_bits(7, 7) |
4082 rsvd_bits(maxphyaddr
, 51);
4083 rsvd_check
->rsvd_bits_mask
[0][2] = exb_bit_rsvd
|
4084 nonleaf_bit8_rsvd
| gbpages_bit_rsvd
|
4085 rsvd_bits(maxphyaddr
, 51);
4086 rsvd_check
->rsvd_bits_mask
[0][1] = exb_bit_rsvd
|
4087 rsvd_bits(maxphyaddr
, 51);
4088 rsvd_check
->rsvd_bits_mask
[0][0] = exb_bit_rsvd
|
4089 rsvd_bits(maxphyaddr
, 51);
4090 rsvd_check
->rsvd_bits_mask
[1][3] =
4091 rsvd_check
->rsvd_bits_mask
[0][3];
4092 rsvd_check
->rsvd_bits_mask
[1][2] = exb_bit_rsvd
|
4093 gbpages_bit_rsvd
| rsvd_bits(maxphyaddr
, 51) |
4095 rsvd_check
->rsvd_bits_mask
[1][1] = exb_bit_rsvd
|
4096 rsvd_bits(maxphyaddr
, 51) |
4097 rsvd_bits(13, 20); /* large page */
4098 rsvd_check
->rsvd_bits_mask
[1][0] =
4099 rsvd_check
->rsvd_bits_mask
[0][0];
4104 static void reset_rsvds_bits_mask(struct kvm_vcpu
*vcpu
,
4105 struct kvm_mmu
*context
)
4107 __reset_rsvds_bits_mask(vcpu
, &context
->guest_rsvd_check
,
4108 cpuid_maxphyaddr(vcpu
), context
->root_level
,
4110 guest_cpuid_has(vcpu
, X86_FEATURE_GBPAGES
),
4111 is_pse(vcpu
), guest_cpuid_is_amd(vcpu
));
4115 __reset_rsvds_bits_mask_ept(struct rsvd_bits_validate
*rsvd_check
,
4116 int maxphyaddr
, bool execonly
)
4120 rsvd_check
->rsvd_bits_mask
[0][4] =
4121 rsvd_bits(maxphyaddr
, 51) | rsvd_bits(3, 7);
4122 rsvd_check
->rsvd_bits_mask
[0][3] =
4123 rsvd_bits(maxphyaddr
, 51) | rsvd_bits(3, 7);
4124 rsvd_check
->rsvd_bits_mask
[0][2] =
4125 rsvd_bits(maxphyaddr
, 51) | rsvd_bits(3, 6);
4126 rsvd_check
->rsvd_bits_mask
[0][1] =
4127 rsvd_bits(maxphyaddr
, 51) | rsvd_bits(3, 6);
4128 rsvd_check
->rsvd_bits_mask
[0][0] = rsvd_bits(maxphyaddr
, 51);
4131 rsvd_check
->rsvd_bits_mask
[1][4] = rsvd_check
->rsvd_bits_mask
[0][4];
4132 rsvd_check
->rsvd_bits_mask
[1][3] = rsvd_check
->rsvd_bits_mask
[0][3];
4133 rsvd_check
->rsvd_bits_mask
[1][2] =
4134 rsvd_bits(maxphyaddr
, 51) | rsvd_bits(12, 29);
4135 rsvd_check
->rsvd_bits_mask
[1][1] =
4136 rsvd_bits(maxphyaddr
, 51) | rsvd_bits(12, 20);
4137 rsvd_check
->rsvd_bits_mask
[1][0] = rsvd_check
->rsvd_bits_mask
[0][0];
4139 bad_mt_xwr
= 0xFFull
<< (2 * 8); /* bits 3..5 must not be 2 */
4140 bad_mt_xwr
|= 0xFFull
<< (3 * 8); /* bits 3..5 must not be 3 */
4141 bad_mt_xwr
|= 0xFFull
<< (7 * 8); /* bits 3..5 must not be 7 */
4142 bad_mt_xwr
|= REPEAT_BYTE(1ull << 2); /* bits 0..2 must not be 010 */
4143 bad_mt_xwr
|= REPEAT_BYTE(1ull << 6); /* bits 0..2 must not be 110 */
4145 /* bits 0..2 must not be 100 unless VMX capabilities allow it */
4146 bad_mt_xwr
|= REPEAT_BYTE(1ull << 4);
4148 rsvd_check
->bad_mt_xwr
= bad_mt_xwr
;
4151 static void reset_rsvds_bits_mask_ept(struct kvm_vcpu
*vcpu
,
4152 struct kvm_mmu
*context
, bool execonly
)
4154 __reset_rsvds_bits_mask_ept(&context
->guest_rsvd_check
,
4155 cpuid_maxphyaddr(vcpu
), execonly
);
4159 * the page table on host is the shadow page table for the page
4160 * table in guest or amd nested guest, its mmu features completely
4161 * follow the features in guest.
4164 reset_shadow_zero_bits_mask(struct kvm_vcpu
*vcpu
, struct kvm_mmu
*context
)
4166 bool uses_nx
= context
->nx
|| context
->base_role
.smep_andnot_wp
;
4167 struct rsvd_bits_validate
*shadow_zero_check
;
4171 * Passing "true" to the last argument is okay; it adds a check
4172 * on bit 8 of the SPTEs which KVM doesn't use anyway.
4174 shadow_zero_check
= &context
->shadow_zero_check
;
4175 __reset_rsvds_bits_mask(vcpu
, shadow_zero_check
,
4176 boot_cpu_data
.x86_phys_bits
,
4177 context
->shadow_root_level
, uses_nx
,
4178 guest_cpuid_has(vcpu
, X86_FEATURE_GBPAGES
),
4179 is_pse(vcpu
), true);
4181 if (!shadow_me_mask
)
4184 for (i
= context
->shadow_root_level
; --i
>= 0;) {
4185 shadow_zero_check
->rsvd_bits_mask
[0][i
] &= ~shadow_me_mask
;
4186 shadow_zero_check
->rsvd_bits_mask
[1][i
] &= ~shadow_me_mask
;
4190 EXPORT_SYMBOL_GPL(reset_shadow_zero_bits_mask
);
4192 static inline bool boot_cpu_is_amd(void)
4194 WARN_ON_ONCE(!tdp_enabled
);
4195 return shadow_x_mask
== 0;
4199 * the direct page table on host, use as much mmu features as
4200 * possible, however, kvm currently does not do execution-protection.
4203 reset_tdp_shadow_zero_bits_mask(struct kvm_vcpu
*vcpu
,
4204 struct kvm_mmu
*context
)
4206 struct rsvd_bits_validate
*shadow_zero_check
;
4209 shadow_zero_check
= &context
->shadow_zero_check
;
4211 if (boot_cpu_is_amd())
4212 __reset_rsvds_bits_mask(vcpu
, shadow_zero_check
,
4213 boot_cpu_data
.x86_phys_bits
,
4214 context
->shadow_root_level
, false,
4215 boot_cpu_has(X86_FEATURE_GBPAGES
),
4218 __reset_rsvds_bits_mask_ept(shadow_zero_check
,
4219 boot_cpu_data
.x86_phys_bits
,
4222 if (!shadow_me_mask
)
4225 for (i
= context
->shadow_root_level
; --i
>= 0;) {
4226 shadow_zero_check
->rsvd_bits_mask
[0][i
] &= ~shadow_me_mask
;
4227 shadow_zero_check
->rsvd_bits_mask
[1][i
] &= ~shadow_me_mask
;
4232 * as the comments in reset_shadow_zero_bits_mask() except it
4233 * is the shadow page table for intel nested guest.
4236 reset_ept_shadow_zero_bits_mask(struct kvm_vcpu
*vcpu
,
4237 struct kvm_mmu
*context
, bool execonly
)
4239 __reset_rsvds_bits_mask_ept(&context
->shadow_zero_check
,
4240 boot_cpu_data
.x86_phys_bits
, execonly
);
4243 #define BYTE_MASK(access) \
4244 ((1 & (access) ? 2 : 0) | \
4245 (2 & (access) ? 4 : 0) | \
4246 (3 & (access) ? 8 : 0) | \
4247 (4 & (access) ? 16 : 0) | \
4248 (5 & (access) ? 32 : 0) | \
4249 (6 & (access) ? 64 : 0) | \
4250 (7 & (access) ? 128 : 0))
4253 static void update_permission_bitmask(struct kvm_vcpu
*vcpu
,
4254 struct kvm_mmu
*mmu
, bool ept
)
4258 const u8 x
= BYTE_MASK(ACC_EXEC_MASK
);
4259 const u8 w
= BYTE_MASK(ACC_WRITE_MASK
);
4260 const u8 u
= BYTE_MASK(ACC_USER_MASK
);
4262 bool cr4_smep
= kvm_read_cr4_bits(vcpu
, X86_CR4_SMEP
) != 0;
4263 bool cr4_smap
= kvm_read_cr4_bits(vcpu
, X86_CR4_SMAP
) != 0;
4264 bool cr0_wp
= is_write_protection(vcpu
);
4266 for (byte
= 0; byte
< ARRAY_SIZE(mmu
->permissions
); ++byte
) {
4267 unsigned pfec
= byte
<< 1;
4270 * Each "*f" variable has a 1 bit for each UWX value
4271 * that causes a fault with the given PFEC.
4274 /* Faults from writes to non-writable pages */
4275 u8 wf
= (pfec
& PFERR_WRITE_MASK
) ? ~w
: 0;
4276 /* Faults from user mode accesses to supervisor pages */
4277 u8 uf
= (pfec
& PFERR_USER_MASK
) ? ~u
: 0;
4278 /* Faults from fetches of non-executable pages*/
4279 u8 ff
= (pfec
& PFERR_FETCH_MASK
) ? ~x
: 0;
4280 /* Faults from kernel mode fetches of user pages */
4282 /* Faults from kernel mode accesses of user pages */
4286 /* Faults from kernel mode accesses to user pages */
4287 u8 kf
= (pfec
& PFERR_USER_MASK
) ? 0 : u
;
4289 /* Not really needed: !nx will cause pte.nx to fault */
4293 /* Allow supervisor writes if !cr0.wp */
4295 wf
= (pfec
& PFERR_USER_MASK
) ? wf
: 0;
4297 /* Disallow supervisor fetches of user code if cr4.smep */
4299 smepf
= (pfec
& PFERR_FETCH_MASK
) ? kf
: 0;
4302 * SMAP:kernel-mode data accesses from user-mode
4303 * mappings should fault. A fault is considered
4304 * as a SMAP violation if all of the following
4305 * conditions are ture:
4306 * - X86_CR4_SMAP is set in CR4
4307 * - A user page is accessed
4308 * - The access is not a fetch
4309 * - Page fault in kernel mode
4310 * - if CPL = 3 or X86_EFLAGS_AC is clear
4312 * Here, we cover the first three conditions.
4313 * The fourth is computed dynamically in permission_fault();
4314 * PFERR_RSVD_MASK bit will be set in PFEC if the access is
4315 * *not* subject to SMAP restrictions.
4318 smapf
= (pfec
& (PFERR_RSVD_MASK
|PFERR_FETCH_MASK
)) ? 0 : kf
;
4321 mmu
->permissions
[byte
] = ff
| uf
| wf
| smepf
| smapf
;
4326 * PKU is an additional mechanism by which the paging controls access to
4327 * user-mode addresses based on the value in the PKRU register. Protection
4328 * key violations are reported through a bit in the page fault error code.
4329 * Unlike other bits of the error code, the PK bit is not known at the
4330 * call site of e.g. gva_to_gpa; it must be computed directly in
4331 * permission_fault based on two bits of PKRU, on some machine state (CR4,
4332 * CR0, EFER, CPL), and on other bits of the error code and the page tables.
4334 * In particular the following conditions come from the error code, the
4335 * page tables and the machine state:
4336 * - PK is always zero unless CR4.PKE=1 and EFER.LMA=1
4337 * - PK is always zero if RSVD=1 (reserved bit set) or F=1 (instruction fetch)
4338 * - PK is always zero if U=0 in the page tables
4339 * - PKRU.WD is ignored if CR0.WP=0 and the access is a supervisor access.
4341 * The PKRU bitmask caches the result of these four conditions. The error
4342 * code (minus the P bit) and the page table's U bit form an index into the
4343 * PKRU bitmask. Two bits of the PKRU bitmask are then extracted and ANDed
4344 * with the two bits of the PKRU register corresponding to the protection key.
4345 * For the first three conditions above the bits will be 00, thus masking
4346 * away both AD and WD. For all reads or if the last condition holds, WD
4347 * only will be masked away.
4349 static void update_pkru_bitmask(struct kvm_vcpu
*vcpu
, struct kvm_mmu
*mmu
,
4360 /* PKEY is enabled only if CR4.PKE and EFER.LMA are both set. */
4361 if (!kvm_read_cr4_bits(vcpu
, X86_CR4_PKE
) || !is_long_mode(vcpu
)) {
4366 wp
= is_write_protection(vcpu
);
4368 for (bit
= 0; bit
< ARRAY_SIZE(mmu
->permissions
); ++bit
) {
4369 unsigned pfec
, pkey_bits
;
4370 bool check_pkey
, check_write
, ff
, uf
, wf
, pte_user
;
4373 ff
= pfec
& PFERR_FETCH_MASK
;
4374 uf
= pfec
& PFERR_USER_MASK
;
4375 wf
= pfec
& PFERR_WRITE_MASK
;
4377 /* PFEC.RSVD is replaced by ACC_USER_MASK. */
4378 pte_user
= pfec
& PFERR_RSVD_MASK
;
4381 * Only need to check the access which is not an
4382 * instruction fetch and is to a user page.
4384 check_pkey
= (!ff
&& pte_user
);
4386 * write access is controlled by PKRU if it is a
4387 * user access or CR0.WP = 1.
4389 check_write
= check_pkey
&& wf
&& (uf
|| wp
);
4391 /* PKRU.AD stops both read and write access. */
4392 pkey_bits
= !!check_pkey
;
4393 /* PKRU.WD stops write access. */
4394 pkey_bits
|= (!!check_write
) << 1;
4396 mmu
->pkru_mask
|= (pkey_bits
& 3) << pfec
;
4400 static void update_last_nonleaf_level(struct kvm_vcpu
*vcpu
, struct kvm_mmu
*mmu
)
4402 unsigned root_level
= mmu
->root_level
;
4404 mmu
->last_nonleaf_level
= root_level
;
4405 if (root_level
== PT32_ROOT_LEVEL
&& is_pse(vcpu
))
4406 mmu
->last_nonleaf_level
++;
4409 static void paging64_init_context_common(struct kvm_vcpu
*vcpu
,
4410 struct kvm_mmu
*context
,
4413 context
->nx
= is_nx(vcpu
);
4414 context
->root_level
= level
;
4416 reset_rsvds_bits_mask(vcpu
, context
);
4417 update_permission_bitmask(vcpu
, context
, false);
4418 update_pkru_bitmask(vcpu
, context
, false);
4419 update_last_nonleaf_level(vcpu
, context
);
4421 MMU_WARN_ON(!is_pae(vcpu
));
4422 context
->page_fault
= paging64_page_fault
;
4423 context
->gva_to_gpa
= paging64_gva_to_gpa
;
4424 context
->sync_page
= paging64_sync_page
;
4425 context
->invlpg
= paging64_invlpg
;
4426 context
->update_pte
= paging64_update_pte
;
4427 context
->shadow_root_level
= level
;
4428 context
->root_hpa
= INVALID_PAGE
;
4429 context
->direct_map
= false;
4432 static void paging64_init_context(struct kvm_vcpu
*vcpu
,
4433 struct kvm_mmu
*context
)
4435 int root_level
= is_la57_mode(vcpu
) ?
4436 PT64_ROOT_5LEVEL
: PT64_ROOT_4LEVEL
;
4438 paging64_init_context_common(vcpu
, context
, root_level
);
4441 static void paging32_init_context(struct kvm_vcpu
*vcpu
,
4442 struct kvm_mmu
*context
)
4444 context
->nx
= false;
4445 context
->root_level
= PT32_ROOT_LEVEL
;
4447 reset_rsvds_bits_mask(vcpu
, context
);
4448 update_permission_bitmask(vcpu
, context
, false);
4449 update_pkru_bitmask(vcpu
, context
, false);
4450 update_last_nonleaf_level(vcpu
, context
);
4452 context
->page_fault
= paging32_page_fault
;
4453 context
->gva_to_gpa
= paging32_gva_to_gpa
;
4454 context
->sync_page
= paging32_sync_page
;
4455 context
->invlpg
= paging32_invlpg
;
4456 context
->update_pte
= paging32_update_pte
;
4457 context
->shadow_root_level
= PT32E_ROOT_LEVEL
;
4458 context
->root_hpa
= INVALID_PAGE
;
4459 context
->direct_map
= false;
4462 static void paging32E_init_context(struct kvm_vcpu
*vcpu
,
4463 struct kvm_mmu
*context
)
4465 paging64_init_context_common(vcpu
, context
, PT32E_ROOT_LEVEL
);
4468 static void init_kvm_tdp_mmu(struct kvm_vcpu
*vcpu
)
4470 struct kvm_mmu
*context
= &vcpu
->arch
.mmu
;
4472 context
->base_role
.word
= 0;
4473 context
->base_role
.smm
= is_smm(vcpu
);
4474 context
->base_role
.ad_disabled
= (shadow_accessed_mask
== 0);
4475 context
->page_fault
= tdp_page_fault
;
4476 context
->sync_page
= nonpaging_sync_page
;
4477 context
->invlpg
= nonpaging_invlpg
;
4478 context
->update_pte
= nonpaging_update_pte
;
4479 context
->shadow_root_level
= kvm_x86_ops
->get_tdp_level(vcpu
);
4480 context
->root_hpa
= INVALID_PAGE
;
4481 context
->direct_map
= true;
4482 context
->set_cr3
= kvm_x86_ops
->set_tdp_cr3
;
4483 context
->get_cr3
= get_cr3
;
4484 context
->get_pdptr
= kvm_pdptr_read
;
4485 context
->inject_page_fault
= kvm_inject_page_fault
;
4487 if (!is_paging(vcpu
)) {
4488 context
->nx
= false;
4489 context
->gva_to_gpa
= nonpaging_gva_to_gpa
;
4490 context
->root_level
= 0;
4491 } else if (is_long_mode(vcpu
)) {
4492 context
->nx
= is_nx(vcpu
);
4493 context
->root_level
= is_la57_mode(vcpu
) ?
4494 PT64_ROOT_5LEVEL
: PT64_ROOT_4LEVEL
;
4495 reset_rsvds_bits_mask(vcpu
, context
);
4496 context
->gva_to_gpa
= paging64_gva_to_gpa
;
4497 } else if (is_pae(vcpu
)) {
4498 context
->nx
= is_nx(vcpu
);
4499 context
->root_level
= PT32E_ROOT_LEVEL
;
4500 reset_rsvds_bits_mask(vcpu
, context
);
4501 context
->gva_to_gpa
= paging64_gva_to_gpa
;
4503 context
->nx
= false;
4504 context
->root_level
= PT32_ROOT_LEVEL
;
4505 reset_rsvds_bits_mask(vcpu
, context
);
4506 context
->gva_to_gpa
= paging32_gva_to_gpa
;
4509 update_permission_bitmask(vcpu
, context
, false);
4510 update_pkru_bitmask(vcpu
, context
, false);
4511 update_last_nonleaf_level(vcpu
, context
);
4512 reset_tdp_shadow_zero_bits_mask(vcpu
, context
);
4515 void kvm_init_shadow_mmu(struct kvm_vcpu
*vcpu
)
4517 bool smep
= kvm_read_cr4_bits(vcpu
, X86_CR4_SMEP
);
4518 bool smap
= kvm_read_cr4_bits(vcpu
, X86_CR4_SMAP
);
4519 struct kvm_mmu
*context
= &vcpu
->arch
.mmu
;
4521 MMU_WARN_ON(VALID_PAGE(context
->root_hpa
));
4523 if (!is_paging(vcpu
))
4524 nonpaging_init_context(vcpu
, context
);
4525 else if (is_long_mode(vcpu
))
4526 paging64_init_context(vcpu
, context
);
4527 else if (is_pae(vcpu
))
4528 paging32E_init_context(vcpu
, context
);
4530 paging32_init_context(vcpu
, context
);
4532 context
->base_role
.nxe
= is_nx(vcpu
);
4533 context
->base_role
.cr4_pae
= !!is_pae(vcpu
);
4534 context
->base_role
.cr0_wp
= is_write_protection(vcpu
);
4535 context
->base_role
.smep_andnot_wp
4536 = smep
&& !is_write_protection(vcpu
);
4537 context
->base_role
.smap_andnot_wp
4538 = smap
&& !is_write_protection(vcpu
);
4539 context
->base_role
.smm
= is_smm(vcpu
);
4540 reset_shadow_zero_bits_mask(vcpu
, context
);
4542 EXPORT_SYMBOL_GPL(kvm_init_shadow_mmu
);
4544 void kvm_init_shadow_ept_mmu(struct kvm_vcpu
*vcpu
, bool execonly
,
4545 bool accessed_dirty
)
4547 struct kvm_mmu
*context
= &vcpu
->arch
.mmu
;
4549 MMU_WARN_ON(VALID_PAGE(context
->root_hpa
));
4551 context
->shadow_root_level
= PT64_ROOT_4LEVEL
;
4554 context
->ept_ad
= accessed_dirty
;
4555 context
->page_fault
= ept_page_fault
;
4556 context
->gva_to_gpa
= ept_gva_to_gpa
;
4557 context
->sync_page
= ept_sync_page
;
4558 context
->invlpg
= ept_invlpg
;
4559 context
->update_pte
= ept_update_pte
;
4560 context
->root_level
= PT64_ROOT_4LEVEL
;
4561 context
->root_hpa
= INVALID_PAGE
;
4562 context
->direct_map
= false;
4563 context
->base_role
.ad_disabled
= !accessed_dirty
;
4565 update_permission_bitmask(vcpu
, context
, true);
4566 update_pkru_bitmask(vcpu
, context
, true);
4567 update_last_nonleaf_level(vcpu
, context
);
4568 reset_rsvds_bits_mask_ept(vcpu
, context
, execonly
);
4569 reset_ept_shadow_zero_bits_mask(vcpu
, context
, execonly
);
4571 EXPORT_SYMBOL_GPL(kvm_init_shadow_ept_mmu
);
4573 static void init_kvm_softmmu(struct kvm_vcpu
*vcpu
)
4575 struct kvm_mmu
*context
= &vcpu
->arch
.mmu
;
4577 kvm_init_shadow_mmu(vcpu
);
4578 context
->set_cr3
= kvm_x86_ops
->set_cr3
;
4579 context
->get_cr3
= get_cr3
;
4580 context
->get_pdptr
= kvm_pdptr_read
;
4581 context
->inject_page_fault
= kvm_inject_page_fault
;
4584 static void init_kvm_nested_mmu(struct kvm_vcpu
*vcpu
)
4586 struct kvm_mmu
*g_context
= &vcpu
->arch
.nested_mmu
;
4588 g_context
->get_cr3
= get_cr3
;
4589 g_context
->get_pdptr
= kvm_pdptr_read
;
4590 g_context
->inject_page_fault
= kvm_inject_page_fault
;
4593 * Note that arch.mmu.gva_to_gpa translates l2_gpa to l1_gpa using
4594 * L1's nested page tables (e.g. EPT12). The nested translation
4595 * of l2_gva to l1_gpa is done by arch.nested_mmu.gva_to_gpa using
4596 * L2's page tables as the first level of translation and L1's
4597 * nested page tables as the second level of translation. Basically
4598 * the gva_to_gpa functions between mmu and nested_mmu are swapped.
4600 if (!is_paging(vcpu
)) {
4601 g_context
->nx
= false;
4602 g_context
->root_level
= 0;
4603 g_context
->gva_to_gpa
= nonpaging_gva_to_gpa_nested
;
4604 } else if (is_long_mode(vcpu
)) {
4605 g_context
->nx
= is_nx(vcpu
);
4606 g_context
->root_level
= is_la57_mode(vcpu
) ?
4607 PT64_ROOT_5LEVEL
: PT64_ROOT_4LEVEL
;
4608 reset_rsvds_bits_mask(vcpu
, g_context
);
4609 g_context
->gva_to_gpa
= paging64_gva_to_gpa_nested
;
4610 } else if (is_pae(vcpu
)) {
4611 g_context
->nx
= is_nx(vcpu
);
4612 g_context
->root_level
= PT32E_ROOT_LEVEL
;
4613 reset_rsvds_bits_mask(vcpu
, g_context
);
4614 g_context
->gva_to_gpa
= paging64_gva_to_gpa_nested
;
4616 g_context
->nx
= false;
4617 g_context
->root_level
= PT32_ROOT_LEVEL
;
4618 reset_rsvds_bits_mask(vcpu
, g_context
);
4619 g_context
->gva_to_gpa
= paging32_gva_to_gpa_nested
;
4622 update_permission_bitmask(vcpu
, g_context
, false);
4623 update_pkru_bitmask(vcpu
, g_context
, false);
4624 update_last_nonleaf_level(vcpu
, g_context
);
4627 static void init_kvm_mmu(struct kvm_vcpu
*vcpu
)
4629 if (mmu_is_nested(vcpu
))
4630 init_kvm_nested_mmu(vcpu
);
4631 else if (tdp_enabled
)
4632 init_kvm_tdp_mmu(vcpu
);
4634 init_kvm_softmmu(vcpu
);
4637 void kvm_mmu_reset_context(struct kvm_vcpu
*vcpu
)
4639 kvm_mmu_unload(vcpu
);
4642 EXPORT_SYMBOL_GPL(kvm_mmu_reset_context
);
4644 int kvm_mmu_load(struct kvm_vcpu
*vcpu
)
4648 r
= mmu_topup_memory_caches(vcpu
);
4651 r
= mmu_alloc_roots(vcpu
);
4652 kvm_mmu_sync_roots(vcpu
);
4655 /* set_cr3() should ensure TLB has been flushed */
4656 vcpu
->arch
.mmu
.set_cr3(vcpu
, vcpu
->arch
.mmu
.root_hpa
);
4660 EXPORT_SYMBOL_GPL(kvm_mmu_load
);
4662 void kvm_mmu_unload(struct kvm_vcpu
*vcpu
)
4664 mmu_free_roots(vcpu
);
4665 WARN_ON(VALID_PAGE(vcpu
->arch
.mmu
.root_hpa
));
4667 EXPORT_SYMBOL_GPL(kvm_mmu_unload
);
4669 static void mmu_pte_write_new_pte(struct kvm_vcpu
*vcpu
,
4670 struct kvm_mmu_page
*sp
, u64
*spte
,
4673 if (sp
->role
.level
!= PT_PAGE_TABLE_LEVEL
) {
4674 ++vcpu
->kvm
->stat
.mmu_pde_zapped
;
4678 ++vcpu
->kvm
->stat
.mmu_pte_updated
;
4679 vcpu
->arch
.mmu
.update_pte(vcpu
, sp
, spte
, new);
4682 static bool need_remote_flush(u64 old
, u64
new)
4684 if (!is_shadow_present_pte(old
))
4686 if (!is_shadow_present_pte(new))
4688 if ((old
^ new) & PT64_BASE_ADDR_MASK
)
4690 old
^= shadow_nx_mask
;
4691 new ^= shadow_nx_mask
;
4692 return (old
& ~new & PT64_PERM_MASK
) != 0;
4695 static u64
mmu_pte_write_fetch_gpte(struct kvm_vcpu
*vcpu
, gpa_t
*gpa
,
4696 const u8
*new, int *bytes
)
4702 * Assume that the pte write on a page table of the same type
4703 * as the current vcpu paging mode since we update the sptes only
4704 * when they have the same mode.
4706 if (is_pae(vcpu
) && *bytes
== 4) {
4707 /* Handle a 32-bit guest writing two halves of a 64-bit gpte */
4710 r
= kvm_vcpu_read_guest(vcpu
, *gpa
, &gentry
, 8);
4713 new = (const u8
*)&gentry
;
4718 gentry
= *(const u32
*)new;
4721 gentry
= *(const u64
*)new;
4732 * If we're seeing too many writes to a page, it may no longer be a page table,
4733 * or we may be forking, in which case it is better to unmap the page.
4735 static bool detect_write_flooding(struct kvm_mmu_page
*sp
)
4738 * Skip write-flooding detected for the sp whose level is 1, because
4739 * it can become unsync, then the guest page is not write-protected.
4741 if (sp
->role
.level
== PT_PAGE_TABLE_LEVEL
)
4744 atomic_inc(&sp
->write_flooding_count
);
4745 return atomic_read(&sp
->write_flooding_count
) >= 3;
4749 * Misaligned accesses are too much trouble to fix up; also, they usually
4750 * indicate a page is not used as a page table.
4752 static bool detect_write_misaligned(struct kvm_mmu_page
*sp
, gpa_t gpa
,
4755 unsigned offset
, pte_size
, misaligned
;
4757 pgprintk("misaligned: gpa %llx bytes %d role %x\n",
4758 gpa
, bytes
, sp
->role
.word
);
4760 offset
= offset_in_page(gpa
);
4761 pte_size
= sp
->role
.cr4_pae
? 8 : 4;
4764 * Sometimes, the OS only writes the last one bytes to update status
4765 * bits, for example, in linux, andb instruction is used in clear_bit().
4767 if (!(offset
& (pte_size
- 1)) && bytes
== 1)
4770 misaligned
= (offset
^ (offset
+ bytes
- 1)) & ~(pte_size
- 1);
4771 misaligned
|= bytes
< 4;
4776 static u64
*get_written_sptes(struct kvm_mmu_page
*sp
, gpa_t gpa
, int *nspte
)
4778 unsigned page_offset
, quadrant
;
4782 page_offset
= offset_in_page(gpa
);
4783 level
= sp
->role
.level
;
4785 if (!sp
->role
.cr4_pae
) {
4786 page_offset
<<= 1; /* 32->64 */
4788 * A 32-bit pde maps 4MB while the shadow pdes map
4789 * only 2MB. So we need to double the offset again
4790 * and zap two pdes instead of one.
4792 if (level
== PT32_ROOT_LEVEL
) {
4793 page_offset
&= ~7; /* kill rounding error */
4797 quadrant
= page_offset
>> PAGE_SHIFT
;
4798 page_offset
&= ~PAGE_MASK
;
4799 if (quadrant
!= sp
->role
.quadrant
)
4803 spte
= &sp
->spt
[page_offset
/ sizeof(*spte
)];
4807 static void kvm_mmu_pte_write(struct kvm_vcpu
*vcpu
, gpa_t gpa
,
4808 const u8
*new, int bytes
,
4809 struct kvm_page_track_notifier_node
*node
)
4811 gfn_t gfn
= gpa
>> PAGE_SHIFT
;
4812 struct kvm_mmu_page
*sp
;
4813 LIST_HEAD(invalid_list
);
4814 u64 entry
, gentry
, *spte
;
4816 bool remote_flush
, local_flush
;
4817 union kvm_mmu_page_role mask
= { };
4822 mask
.smep_andnot_wp
= 1;
4823 mask
.smap_andnot_wp
= 1;
4825 mask
.ad_disabled
= 1;
4828 * If we don't have indirect shadow pages, it means no page is
4829 * write-protected, so we can exit simply.
4831 if (!READ_ONCE(vcpu
->kvm
->arch
.indirect_shadow_pages
))
4834 remote_flush
= local_flush
= false;
4836 pgprintk("%s: gpa %llx bytes %d\n", __func__
, gpa
, bytes
);
4838 gentry
= mmu_pte_write_fetch_gpte(vcpu
, &gpa
, new, &bytes
);
4841 * No need to care whether allocation memory is successful
4842 * or not since pte prefetch is skiped if it does not have
4843 * enough objects in the cache.
4845 mmu_topup_memory_caches(vcpu
);
4847 spin_lock(&vcpu
->kvm
->mmu_lock
);
4848 ++vcpu
->kvm
->stat
.mmu_pte_write
;
4849 kvm_mmu_audit(vcpu
, AUDIT_PRE_PTE_WRITE
);
4851 for_each_gfn_indirect_valid_sp(vcpu
->kvm
, sp
, gfn
) {
4852 if (detect_write_misaligned(sp
, gpa
, bytes
) ||
4853 detect_write_flooding(sp
)) {
4854 kvm_mmu_prepare_zap_page(vcpu
->kvm
, sp
, &invalid_list
);
4855 ++vcpu
->kvm
->stat
.mmu_flooded
;
4859 spte
= get_written_sptes(sp
, gpa
, &npte
);
4866 mmu_page_zap_pte(vcpu
->kvm
, sp
, spte
);
4868 !((sp
->role
.word
^ vcpu
->arch
.mmu
.base_role
.word
)
4869 & mask
.word
) && rmap_can_add(vcpu
))
4870 mmu_pte_write_new_pte(vcpu
, sp
, spte
, &gentry
);
4871 if (need_remote_flush(entry
, *spte
))
4872 remote_flush
= true;
4876 kvm_mmu_flush_or_zap(vcpu
, &invalid_list
, remote_flush
, local_flush
);
4877 kvm_mmu_audit(vcpu
, AUDIT_POST_PTE_WRITE
);
4878 spin_unlock(&vcpu
->kvm
->mmu_lock
);
4881 int kvm_mmu_unprotect_page_virt(struct kvm_vcpu
*vcpu
, gva_t gva
)
4886 if (vcpu
->arch
.mmu
.direct_map
)
4889 gpa
= kvm_mmu_gva_to_gpa_read(vcpu
, gva
, NULL
);
4891 r
= kvm_mmu_unprotect_page(vcpu
->kvm
, gpa
>> PAGE_SHIFT
);
4895 EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page_virt
);
4897 static int make_mmu_pages_available(struct kvm_vcpu
*vcpu
)
4899 LIST_HEAD(invalid_list
);
4901 if (likely(kvm_mmu_available_pages(vcpu
->kvm
) >= KVM_MIN_FREE_MMU_PAGES
))
4904 while (kvm_mmu_available_pages(vcpu
->kvm
) < KVM_REFILL_PAGES
) {
4905 if (!prepare_zap_oldest_mmu_page(vcpu
->kvm
, &invalid_list
))
4908 ++vcpu
->kvm
->stat
.mmu_recycled
;
4910 kvm_mmu_commit_zap_page(vcpu
->kvm
, &invalid_list
);
4912 if (!kvm_mmu_available_pages(vcpu
->kvm
))
4917 int kvm_mmu_page_fault(struct kvm_vcpu
*vcpu
, gva_t cr2
, u64 error_code
,
4918 void *insn
, int insn_len
)
4920 int r
, emulation_type
= EMULTYPE_RETRY
;
4921 enum emulation_result er
;
4922 bool direct
= vcpu
->arch
.mmu
.direct_map
;
4924 /* With shadow page tables, fault_address contains a GVA or nGPA. */
4925 if (vcpu
->arch
.mmu
.direct_map
) {
4926 vcpu
->arch
.gpa_available
= true;
4927 vcpu
->arch
.gpa_val
= cr2
;
4931 if (unlikely(error_code
& PFERR_RSVD_MASK
)) {
4932 r
= handle_mmio_page_fault(vcpu
, cr2
, direct
);
4933 if (r
== RET_PF_EMULATE
) {
4939 if (r
== RET_PF_INVALID
) {
4940 r
= vcpu
->arch
.mmu
.page_fault(vcpu
, cr2
, lower_32_bits(error_code
),
4942 WARN_ON(r
== RET_PF_INVALID
);
4945 if (r
== RET_PF_RETRY
)
4951 * Before emulating the instruction, check if the error code
4952 * was due to a RO violation while translating the guest page.
4953 * This can occur when using nested virtualization with nested
4954 * paging in both guests. If true, we simply unprotect the page
4955 * and resume the guest.
4957 if (vcpu
->arch
.mmu
.direct_map
&&
4958 (error_code
& PFERR_NESTED_GUEST_PAGE
) == PFERR_NESTED_GUEST_PAGE
) {
4959 kvm_mmu_unprotect_page(vcpu
->kvm
, gpa_to_gfn(cr2
));
4963 if (mmio_info_in_cache(vcpu
, cr2
, direct
))
4967 * On AMD platforms, under certain conditions insn_len may be zero on #NPF.
4968 * This can happen if a guest gets a page-fault on data access but the HW
4969 * table walker is not able to read the instruction page (e.g instruction
4970 * page is not present in memory). In those cases we simply restart the
4973 if (unlikely(insn
&& !insn_len
))
4976 er
= x86_emulate_instruction(vcpu
, cr2
, emulation_type
, insn
, insn_len
);
4981 case EMULATE_USER_EXIT
:
4982 ++vcpu
->stat
.mmio_exits
;
4990 EXPORT_SYMBOL_GPL(kvm_mmu_page_fault
);
4992 void kvm_mmu_invlpg(struct kvm_vcpu
*vcpu
, gva_t gva
)
4994 vcpu
->arch
.mmu
.invlpg(vcpu
, gva
);
4995 kvm_make_request(KVM_REQ_TLB_FLUSH
, vcpu
);
4996 ++vcpu
->stat
.invlpg
;
4998 EXPORT_SYMBOL_GPL(kvm_mmu_invlpg
);
5000 void kvm_enable_tdp(void)
5004 EXPORT_SYMBOL_GPL(kvm_enable_tdp
);
5006 void kvm_disable_tdp(void)
5008 tdp_enabled
= false;
5010 EXPORT_SYMBOL_GPL(kvm_disable_tdp
);
5012 static void free_mmu_pages(struct kvm_vcpu
*vcpu
)
5014 free_page((unsigned long)vcpu
->arch
.mmu
.pae_root
);
5015 free_page((unsigned long)vcpu
->arch
.mmu
.lm_root
);
5018 static int alloc_mmu_pages(struct kvm_vcpu
*vcpu
)
5024 * When emulating 32-bit mode, cr3 is only 32 bits even on x86_64.
5025 * Therefore we need to allocate shadow page tables in the first
5026 * 4GB of memory, which happens to fit the DMA32 zone.
5028 page
= alloc_page(GFP_KERNEL
| __GFP_DMA32
);
5032 vcpu
->arch
.mmu
.pae_root
= page_address(page
);
5033 for (i
= 0; i
< 4; ++i
)
5034 vcpu
->arch
.mmu
.pae_root
[i
] = INVALID_PAGE
;
5039 int kvm_mmu_create(struct kvm_vcpu
*vcpu
)
5041 vcpu
->arch
.walk_mmu
= &vcpu
->arch
.mmu
;
5042 vcpu
->arch
.mmu
.root_hpa
= INVALID_PAGE
;
5043 vcpu
->arch
.mmu
.translate_gpa
= translate_gpa
;
5044 vcpu
->arch
.nested_mmu
.translate_gpa
= translate_nested_gpa
;
5046 return alloc_mmu_pages(vcpu
);
5049 void kvm_mmu_setup(struct kvm_vcpu
*vcpu
)
5051 MMU_WARN_ON(VALID_PAGE(vcpu
->arch
.mmu
.root_hpa
));
5056 static void kvm_mmu_invalidate_zap_pages_in_memslot(struct kvm
*kvm
,
5057 struct kvm_memory_slot
*slot
,
5058 struct kvm_page_track_notifier_node
*node
)
5060 kvm_mmu_invalidate_zap_all_pages(kvm
);
5063 void kvm_mmu_init_vm(struct kvm
*kvm
)
5065 struct kvm_page_track_notifier_node
*node
= &kvm
->arch
.mmu_sp_tracker
;
5067 node
->track_write
= kvm_mmu_pte_write
;
5068 node
->track_flush_slot
= kvm_mmu_invalidate_zap_pages_in_memslot
;
5069 kvm_page_track_register_notifier(kvm
, node
);
5072 void kvm_mmu_uninit_vm(struct kvm
*kvm
)
5074 struct kvm_page_track_notifier_node
*node
= &kvm
->arch
.mmu_sp_tracker
;
5076 kvm_page_track_unregister_notifier(kvm
, node
);
5079 /* The return value indicates if tlb flush on all vcpus is needed. */
5080 typedef bool (*slot_level_handler
) (struct kvm
*kvm
, struct kvm_rmap_head
*rmap_head
);
5082 /* The caller should hold mmu-lock before calling this function. */
5083 static __always_inline
bool
5084 slot_handle_level_range(struct kvm
*kvm
, struct kvm_memory_slot
*memslot
,
5085 slot_level_handler fn
, int start_level
, int end_level
,
5086 gfn_t start_gfn
, gfn_t end_gfn
, bool lock_flush_tlb
)
5088 struct slot_rmap_walk_iterator iterator
;
5091 for_each_slot_rmap_range(memslot
, start_level
, end_level
, start_gfn
,
5092 end_gfn
, &iterator
) {
5094 flush
|= fn(kvm
, iterator
.rmap
);
5096 if (need_resched() || spin_needbreak(&kvm
->mmu_lock
)) {
5097 if (flush
&& lock_flush_tlb
) {
5098 kvm_flush_remote_tlbs(kvm
);
5101 cond_resched_lock(&kvm
->mmu_lock
);
5105 if (flush
&& lock_flush_tlb
) {
5106 kvm_flush_remote_tlbs(kvm
);
5113 static __always_inline
bool
5114 slot_handle_level(struct kvm
*kvm
, struct kvm_memory_slot
*memslot
,
5115 slot_level_handler fn
, int start_level
, int end_level
,
5116 bool lock_flush_tlb
)
5118 return slot_handle_level_range(kvm
, memslot
, fn
, start_level
,
5119 end_level
, memslot
->base_gfn
,
5120 memslot
->base_gfn
+ memslot
->npages
- 1,
5124 static __always_inline
bool
5125 slot_handle_all_level(struct kvm
*kvm
, struct kvm_memory_slot
*memslot
,
5126 slot_level_handler fn
, bool lock_flush_tlb
)
5128 return slot_handle_level(kvm
, memslot
, fn
, PT_PAGE_TABLE_LEVEL
,
5129 PT_MAX_HUGEPAGE_LEVEL
, lock_flush_tlb
);
5132 static __always_inline
bool
5133 slot_handle_large_level(struct kvm
*kvm
, struct kvm_memory_slot
*memslot
,
5134 slot_level_handler fn
, bool lock_flush_tlb
)
5136 return slot_handle_level(kvm
, memslot
, fn
, PT_PAGE_TABLE_LEVEL
+ 1,
5137 PT_MAX_HUGEPAGE_LEVEL
, lock_flush_tlb
);
5140 static __always_inline
bool
5141 slot_handle_leaf(struct kvm
*kvm
, struct kvm_memory_slot
*memslot
,
5142 slot_level_handler fn
, bool lock_flush_tlb
)
5144 return slot_handle_level(kvm
, memslot
, fn
, PT_PAGE_TABLE_LEVEL
,
5145 PT_PAGE_TABLE_LEVEL
, lock_flush_tlb
);
5148 void kvm_zap_gfn_range(struct kvm
*kvm
, gfn_t gfn_start
, gfn_t gfn_end
)
5150 struct kvm_memslots
*slots
;
5151 struct kvm_memory_slot
*memslot
;
5154 spin_lock(&kvm
->mmu_lock
);
5155 for (i
= 0; i
< KVM_ADDRESS_SPACE_NUM
; i
++) {
5156 slots
= __kvm_memslots(kvm
, i
);
5157 kvm_for_each_memslot(memslot
, slots
) {
5160 start
= max(gfn_start
, memslot
->base_gfn
);
5161 end
= min(gfn_end
, memslot
->base_gfn
+ memslot
->npages
);
5165 slot_handle_level_range(kvm
, memslot
, kvm_zap_rmapp
,
5166 PT_PAGE_TABLE_LEVEL
, PT_MAX_HUGEPAGE_LEVEL
,
5167 start
, end
- 1, true);
5171 spin_unlock(&kvm
->mmu_lock
);
5174 static bool slot_rmap_write_protect(struct kvm
*kvm
,
5175 struct kvm_rmap_head
*rmap_head
)
5177 return __rmap_write_protect(kvm
, rmap_head
, false);
5180 void kvm_mmu_slot_remove_write_access(struct kvm
*kvm
,
5181 struct kvm_memory_slot
*memslot
)
5185 spin_lock(&kvm
->mmu_lock
);
5186 flush
= slot_handle_all_level(kvm
, memslot
, slot_rmap_write_protect
,
5188 spin_unlock(&kvm
->mmu_lock
);
5191 * kvm_mmu_slot_remove_write_access() and kvm_vm_ioctl_get_dirty_log()
5192 * which do tlb flush out of mmu-lock should be serialized by
5193 * kvm->slots_lock otherwise tlb flush would be missed.
5195 lockdep_assert_held(&kvm
->slots_lock
);
5198 * We can flush all the TLBs out of the mmu lock without TLB
5199 * corruption since we just change the spte from writable to
5200 * readonly so that we only need to care the case of changing
5201 * spte from present to present (changing the spte from present
5202 * to nonpresent will flush all the TLBs immediately), in other
5203 * words, the only case we care is mmu_spte_update() where we
5204 * haved checked SPTE_HOST_WRITEABLE | SPTE_MMU_WRITEABLE
5205 * instead of PT_WRITABLE_MASK, that means it does not depend
5206 * on PT_WRITABLE_MASK anymore.
5209 kvm_flush_remote_tlbs(kvm
);
5212 static bool kvm_mmu_zap_collapsible_spte(struct kvm
*kvm
,
5213 struct kvm_rmap_head
*rmap_head
)
5216 struct rmap_iterator iter
;
5217 int need_tlb_flush
= 0;
5219 struct kvm_mmu_page
*sp
;
5222 for_each_rmap_spte(rmap_head
, &iter
, sptep
) {
5223 sp
= page_header(__pa(sptep
));
5224 pfn
= spte_to_pfn(*sptep
);
5227 * We cannot do huge page mapping for indirect shadow pages,
5228 * which are found on the last rmap (level = 1) when not using
5229 * tdp; such shadow pages are synced with the page table in
5230 * the guest, and the guest page table is using 4K page size
5231 * mapping if the indirect sp has level = 1.
5233 if (sp
->role
.direct
&&
5234 !kvm_is_reserved_pfn(pfn
) &&
5235 PageTransCompoundMap(pfn_to_page(pfn
))) {
5236 drop_spte(kvm
, sptep
);
5242 return need_tlb_flush
;
5245 void kvm_mmu_zap_collapsible_sptes(struct kvm
*kvm
,
5246 const struct kvm_memory_slot
*memslot
)
5248 /* FIXME: const-ify all uses of struct kvm_memory_slot. */
5249 spin_lock(&kvm
->mmu_lock
);
5250 slot_handle_leaf(kvm
, (struct kvm_memory_slot
*)memslot
,
5251 kvm_mmu_zap_collapsible_spte
, true);
5252 spin_unlock(&kvm
->mmu_lock
);
5255 void kvm_mmu_slot_leaf_clear_dirty(struct kvm
*kvm
,
5256 struct kvm_memory_slot
*memslot
)
5260 spin_lock(&kvm
->mmu_lock
);
5261 flush
= slot_handle_leaf(kvm
, memslot
, __rmap_clear_dirty
, false);
5262 spin_unlock(&kvm
->mmu_lock
);
5264 lockdep_assert_held(&kvm
->slots_lock
);
5267 * It's also safe to flush TLBs out of mmu lock here as currently this
5268 * function is only used for dirty logging, in which case flushing TLB
5269 * out of mmu lock also guarantees no dirty pages will be lost in
5273 kvm_flush_remote_tlbs(kvm
);
5275 EXPORT_SYMBOL_GPL(kvm_mmu_slot_leaf_clear_dirty
);
5277 void kvm_mmu_slot_largepage_remove_write_access(struct kvm
*kvm
,
5278 struct kvm_memory_slot
*memslot
)
5282 spin_lock(&kvm
->mmu_lock
);
5283 flush
= slot_handle_large_level(kvm
, memslot
, slot_rmap_write_protect
,
5285 spin_unlock(&kvm
->mmu_lock
);
5287 /* see kvm_mmu_slot_remove_write_access */
5288 lockdep_assert_held(&kvm
->slots_lock
);
5291 kvm_flush_remote_tlbs(kvm
);
5293 EXPORT_SYMBOL_GPL(kvm_mmu_slot_largepage_remove_write_access
);
5295 void kvm_mmu_slot_set_dirty(struct kvm
*kvm
,
5296 struct kvm_memory_slot
*memslot
)
5300 spin_lock(&kvm
->mmu_lock
);
5301 flush
= slot_handle_all_level(kvm
, memslot
, __rmap_set_dirty
, false);
5302 spin_unlock(&kvm
->mmu_lock
);
5304 lockdep_assert_held(&kvm
->slots_lock
);
5306 /* see kvm_mmu_slot_leaf_clear_dirty */
5308 kvm_flush_remote_tlbs(kvm
);
5310 EXPORT_SYMBOL_GPL(kvm_mmu_slot_set_dirty
);
5312 #define BATCH_ZAP_PAGES 10
5313 static void kvm_zap_obsolete_pages(struct kvm
*kvm
)
5315 struct kvm_mmu_page
*sp
, *node
;
5319 list_for_each_entry_safe_reverse(sp
, node
,
5320 &kvm
->arch
.active_mmu_pages
, link
) {
5324 * No obsolete page exists before new created page since
5325 * active_mmu_pages is the FIFO list.
5327 if (!is_obsolete_sp(kvm
, sp
))
5331 * Since we are reversely walking the list and the invalid
5332 * list will be moved to the head, skip the invalid page
5333 * can help us to avoid the infinity list walking.
5335 if (sp
->role
.invalid
)
5339 * Need not flush tlb since we only zap the sp with invalid
5340 * generation number.
5342 if (batch
>= BATCH_ZAP_PAGES
&&
5343 cond_resched_lock(&kvm
->mmu_lock
)) {
5348 ret
= kvm_mmu_prepare_zap_page(kvm
, sp
,
5349 &kvm
->arch
.zapped_obsolete_pages
);
5357 * Should flush tlb before free page tables since lockless-walking
5358 * may use the pages.
5360 kvm_mmu_commit_zap_page(kvm
, &kvm
->arch
.zapped_obsolete_pages
);
5364 * Fast invalidate all shadow pages and use lock-break technique
5365 * to zap obsolete pages.
5367 * It's required when memslot is being deleted or VM is being
5368 * destroyed, in these cases, we should ensure that KVM MMU does
5369 * not use any resource of the being-deleted slot or all slots
5370 * after calling the function.
5372 void kvm_mmu_invalidate_zap_all_pages(struct kvm
*kvm
)
5374 spin_lock(&kvm
->mmu_lock
);
5375 trace_kvm_mmu_invalidate_zap_all_pages(kvm
);
5376 kvm
->arch
.mmu_valid_gen
++;
5379 * Notify all vcpus to reload its shadow page table
5380 * and flush TLB. Then all vcpus will switch to new
5381 * shadow page table with the new mmu_valid_gen.
5383 * Note: we should do this under the protection of
5384 * mmu-lock, otherwise, vcpu would purge shadow page
5385 * but miss tlb flush.
5387 kvm_reload_remote_mmus(kvm
);
5389 kvm_zap_obsolete_pages(kvm
);
5390 spin_unlock(&kvm
->mmu_lock
);
5393 static bool kvm_has_zapped_obsolete_pages(struct kvm
*kvm
)
5395 return unlikely(!list_empty_careful(&kvm
->arch
.zapped_obsolete_pages
));
5398 void kvm_mmu_invalidate_mmio_sptes(struct kvm
*kvm
, struct kvm_memslots
*slots
)
5401 * The very rare case: if the generation-number is round,
5402 * zap all shadow pages.
5404 if (unlikely((slots
->generation
& MMIO_GEN_MASK
) == 0)) {
5405 kvm_debug_ratelimited("kvm: zapping shadow pages for mmio generation wraparound\n");
5406 kvm_mmu_invalidate_zap_all_pages(kvm
);
5410 static unsigned long
5411 mmu_shrink_scan(struct shrinker
*shrink
, struct shrink_control
*sc
)
5414 int nr_to_scan
= sc
->nr_to_scan
;
5415 unsigned long freed
= 0;
5417 spin_lock(&kvm_lock
);
5419 list_for_each_entry(kvm
, &vm_list
, vm_list
) {
5421 LIST_HEAD(invalid_list
);
5424 * Never scan more than sc->nr_to_scan VM instances.
5425 * Will not hit this condition practically since we do not try
5426 * to shrink more than one VM and it is very unlikely to see
5427 * !n_used_mmu_pages so many times.
5432 * n_used_mmu_pages is accessed without holding kvm->mmu_lock
5433 * here. We may skip a VM instance errorneosly, but we do not
5434 * want to shrink a VM that only started to populate its MMU
5437 if (!kvm
->arch
.n_used_mmu_pages
&&
5438 !kvm_has_zapped_obsolete_pages(kvm
))
5441 idx
= srcu_read_lock(&kvm
->srcu
);
5442 spin_lock(&kvm
->mmu_lock
);
5444 if (kvm_has_zapped_obsolete_pages(kvm
)) {
5445 kvm_mmu_commit_zap_page(kvm
,
5446 &kvm
->arch
.zapped_obsolete_pages
);
5450 if (prepare_zap_oldest_mmu_page(kvm
, &invalid_list
))
5452 kvm_mmu_commit_zap_page(kvm
, &invalid_list
);
5455 spin_unlock(&kvm
->mmu_lock
);
5456 srcu_read_unlock(&kvm
->srcu
, idx
);
5459 * unfair on small ones
5460 * per-vm shrinkers cry out
5461 * sadness comes quickly
5463 list_move_tail(&kvm
->vm_list
, &vm_list
);
5467 spin_unlock(&kvm_lock
);
5471 static unsigned long
5472 mmu_shrink_count(struct shrinker
*shrink
, struct shrink_control
*sc
)
5474 return percpu_counter_read_positive(&kvm_total_used_mmu_pages
);
5477 static struct shrinker mmu_shrinker
= {
5478 .count_objects
= mmu_shrink_count
,
5479 .scan_objects
= mmu_shrink_scan
,
5480 .seeks
= DEFAULT_SEEKS
* 10,
5483 static void mmu_destroy_caches(void)
5485 kmem_cache_destroy(pte_list_desc_cache
);
5486 kmem_cache_destroy(mmu_page_header_cache
);
5489 int kvm_mmu_module_init(void)
5493 kvm_mmu_clear_all_pte_masks();
5495 pte_list_desc_cache
= kmem_cache_create("pte_list_desc",
5496 sizeof(struct pte_list_desc
),
5497 0, SLAB_ACCOUNT
, NULL
);
5498 if (!pte_list_desc_cache
)
5501 mmu_page_header_cache
= kmem_cache_create("kvm_mmu_page_header",
5502 sizeof(struct kvm_mmu_page
),
5503 0, SLAB_ACCOUNT
, NULL
);
5504 if (!mmu_page_header_cache
)
5507 if (percpu_counter_init(&kvm_total_used_mmu_pages
, 0, GFP_KERNEL
))
5510 ret
= register_shrinker(&mmu_shrinker
);
5517 mmu_destroy_caches();
5522 * Caculate mmu pages needed for kvm.
5524 unsigned int kvm_mmu_calculate_mmu_pages(struct kvm
*kvm
)
5526 unsigned int nr_mmu_pages
;
5527 unsigned int nr_pages
= 0;
5528 struct kvm_memslots
*slots
;
5529 struct kvm_memory_slot
*memslot
;
5532 for (i
= 0; i
< KVM_ADDRESS_SPACE_NUM
; i
++) {
5533 slots
= __kvm_memslots(kvm
, i
);
5535 kvm_for_each_memslot(memslot
, slots
)
5536 nr_pages
+= memslot
->npages
;
5539 nr_mmu_pages
= nr_pages
* KVM_PERMILLE_MMU_PAGES
/ 1000;
5540 nr_mmu_pages
= max(nr_mmu_pages
,
5541 (unsigned int) KVM_MIN_ALLOC_MMU_PAGES
);
5543 return nr_mmu_pages
;
5546 void kvm_mmu_destroy(struct kvm_vcpu
*vcpu
)
5548 kvm_mmu_unload(vcpu
);
5549 free_mmu_pages(vcpu
);
5550 mmu_free_memory_caches(vcpu
);
5553 void kvm_mmu_module_exit(void)
5555 mmu_destroy_caches();
5556 percpu_counter_destroy(&kvm_total_used_mmu_pages
);
5557 unregister_shrinker(&mmu_shrinker
);
5558 mmu_audit_disable();