1 /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
30 #include <linux/acpi.h>
31 #include <linux/device.h>
32 #include <linux/oom.h>
33 #include <linux/module.h>
34 #include <linux/pci.h>
36 #include <linux/pm_runtime.h>
37 #include <linux/pnp.h>
38 #include <linux/slab.h>
39 #include <linux/vgaarb.h>
40 #include <linux/vga_switcheroo.h>
42 #include <acpi/video.h>
45 #include <drm/drm_crtc_helper.h>
46 #include <drm/drm_atomic_helper.h>
47 #include <drm/i915_drm.h>
50 #include "i915_trace.h"
52 #include "i915_vgpu.h"
53 #include "intel_drv.h"
56 static struct drm_driver driver
;
58 static unsigned int i915_load_fail_count
;
60 bool __i915_inject_load_failure(const char *func
, int line
)
62 if (i915_load_fail_count
>= i915_modparams
.inject_load_failure
)
65 if (++i915_load_fail_count
== i915_modparams
.inject_load_failure
) {
66 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
67 i915_modparams
.inject_load_failure
, func
, line
);
74 #define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
75 #define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
76 "providing the dmesg log by booting with drm.debug=0xf"
79 __i915_printk(struct drm_i915_private
*dev_priv
, const char *level
,
82 static bool shown_bug_once
;
83 struct device
*kdev
= dev_priv
->drm
.dev
;
84 bool is_error
= level
[1] <= KERN_ERR
[1];
85 bool is_debug
= level
[1] == KERN_DEBUG
[1];
89 if (is_debug
&& !(drm_debug
& DRM_UT_DRIVER
))
97 dev_printk(level
, kdev
, "[" DRM_NAME
":%ps] %pV",
98 __builtin_return_address(0), &vaf
);
100 if (is_error
&& !shown_bug_once
) {
101 dev_notice(kdev
, "%s", FDO_BUG_MSG
);
102 shown_bug_once
= true;
108 static bool i915_error_injected(struct drm_i915_private
*dev_priv
)
110 return i915_modparams
.inject_load_failure
&&
111 i915_load_fail_count
== i915_modparams
.inject_load_failure
;
114 #define i915_load_error(dev_priv, fmt, ...) \
115 __i915_printk(dev_priv, \
116 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
120 static enum intel_pch
intel_virt_detect_pch(struct drm_i915_private
*dev_priv
)
122 enum intel_pch ret
= PCH_NOP
;
125 * In a virtualized passthrough environment we can be in a
126 * setup where the ISA bridge is not able to be passed through.
127 * In this case, a south bridge can be emulated and we have to
128 * make an educated guess as to which PCH is really there.
131 if (IS_GEN5(dev_priv
)) {
133 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
134 } else if (IS_GEN6(dev_priv
) || IS_IVYBRIDGE(dev_priv
)) {
136 DRM_DEBUG_KMS("Assuming CougarPoint PCH\n");
137 } else if (IS_HASWELL(dev_priv
) || IS_BROADWELL(dev_priv
)) {
139 if (IS_HSW_ULT(dev_priv
) || IS_BDW_ULT(dev_priv
))
140 dev_priv
->pch_id
= INTEL_PCH_LPT_LP_DEVICE_ID_TYPE
;
142 dev_priv
->pch_id
= INTEL_PCH_LPT_DEVICE_ID_TYPE
;
143 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
144 } else if (IS_SKYLAKE(dev_priv
) || IS_KABYLAKE(dev_priv
)) {
146 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
147 } else if (IS_COFFEELAKE(dev_priv
) || IS_CANNONLAKE(dev_priv
)) {
149 DRM_DEBUG_KMS("Assuming CannonPoint PCH\n");
155 static void intel_detect_pch(struct drm_i915_private
*dev_priv
)
157 struct pci_dev
*pch
= NULL
;
159 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
160 * (which really amounts to a PCH but no South Display).
162 if (INTEL_INFO(dev_priv
)->num_pipes
== 0) {
163 dev_priv
->pch_type
= PCH_NOP
;
168 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
169 * make graphics device passthrough work easy for VMM, that only
170 * need to expose ISA bridge to let driver know the real hardware
171 * underneath. This is a requirement from virtualization team.
173 * In some virtualized environments (e.g. XEN), there is irrelevant
174 * ISA bridge in the system. To work reliably, we should scan trhough
175 * all the ISA bridge devices and check for the first match, instead
176 * of only checking the first one.
178 while ((pch
= pci_get_class(PCI_CLASS_BRIDGE_ISA
<< 8, pch
))) {
179 if (pch
->vendor
== PCI_VENDOR_ID_INTEL
) {
180 unsigned short id
= pch
->device
& INTEL_PCH_DEVICE_ID_MASK
;
182 dev_priv
->pch_id
= id
;
184 if (id
== INTEL_PCH_IBX_DEVICE_ID_TYPE
) {
185 dev_priv
->pch_type
= PCH_IBX
;
186 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
187 WARN_ON(!IS_GEN5(dev_priv
));
188 } else if (id
== INTEL_PCH_CPT_DEVICE_ID_TYPE
) {
189 dev_priv
->pch_type
= PCH_CPT
;
190 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
191 WARN_ON(!IS_GEN6(dev_priv
) &&
192 !IS_IVYBRIDGE(dev_priv
));
193 } else if (id
== INTEL_PCH_PPT_DEVICE_ID_TYPE
) {
194 /* PantherPoint is CPT compatible */
195 dev_priv
->pch_type
= PCH_CPT
;
196 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
197 WARN_ON(!IS_GEN6(dev_priv
) &&
198 !IS_IVYBRIDGE(dev_priv
));
199 } else if (id
== INTEL_PCH_LPT_DEVICE_ID_TYPE
) {
200 dev_priv
->pch_type
= PCH_LPT
;
201 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
202 WARN_ON(!IS_HASWELL(dev_priv
) &&
203 !IS_BROADWELL(dev_priv
));
204 WARN_ON(IS_HSW_ULT(dev_priv
) ||
205 IS_BDW_ULT(dev_priv
));
206 } else if (id
== INTEL_PCH_LPT_LP_DEVICE_ID_TYPE
) {
207 dev_priv
->pch_type
= PCH_LPT
;
208 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
209 WARN_ON(!IS_HASWELL(dev_priv
) &&
210 !IS_BROADWELL(dev_priv
));
211 WARN_ON(!IS_HSW_ULT(dev_priv
) &&
212 !IS_BDW_ULT(dev_priv
));
213 } else if (id
== INTEL_PCH_WPT_DEVICE_ID_TYPE
) {
214 /* WildcatPoint is LPT compatible */
215 dev_priv
->pch_type
= PCH_LPT
;
216 DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
217 WARN_ON(!IS_HASWELL(dev_priv
) &&
218 !IS_BROADWELL(dev_priv
));
219 WARN_ON(IS_HSW_ULT(dev_priv
) ||
220 IS_BDW_ULT(dev_priv
));
221 } else if (id
== INTEL_PCH_WPT_LP_DEVICE_ID_TYPE
) {
222 /* WildcatPoint is LPT compatible */
223 dev_priv
->pch_type
= PCH_LPT
;
224 DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
225 WARN_ON(!IS_HASWELL(dev_priv
) &&
226 !IS_BROADWELL(dev_priv
));
227 WARN_ON(!IS_HSW_ULT(dev_priv
) &&
228 !IS_BDW_ULT(dev_priv
));
229 } else if (id
== INTEL_PCH_SPT_DEVICE_ID_TYPE
) {
230 dev_priv
->pch_type
= PCH_SPT
;
231 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
232 WARN_ON(!IS_SKYLAKE(dev_priv
) &&
233 !IS_KABYLAKE(dev_priv
));
234 } else if (id
== INTEL_PCH_SPT_LP_DEVICE_ID_TYPE
) {
235 dev_priv
->pch_type
= PCH_SPT
;
236 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
237 WARN_ON(!IS_SKYLAKE(dev_priv
) &&
238 !IS_KABYLAKE(dev_priv
));
239 } else if (id
== INTEL_PCH_KBP_DEVICE_ID_TYPE
) {
240 dev_priv
->pch_type
= PCH_KBP
;
241 DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
242 WARN_ON(!IS_SKYLAKE(dev_priv
) &&
243 !IS_KABYLAKE(dev_priv
) &&
244 !IS_COFFEELAKE(dev_priv
));
245 } else if (id
== INTEL_PCH_CNP_DEVICE_ID_TYPE
) {
246 dev_priv
->pch_type
= PCH_CNP
;
247 DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
248 WARN_ON(!IS_CANNONLAKE(dev_priv
) &&
249 !IS_COFFEELAKE(dev_priv
));
250 } else if (id
== INTEL_PCH_CNP_LP_DEVICE_ID_TYPE
) {
251 dev_priv
->pch_type
= PCH_CNP
;
252 DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
253 WARN_ON(!IS_CANNONLAKE(dev_priv
) &&
254 !IS_COFFEELAKE(dev_priv
));
255 } else if (id
== INTEL_PCH_P2X_DEVICE_ID_TYPE
||
256 id
== INTEL_PCH_P3X_DEVICE_ID_TYPE
||
257 (id
== INTEL_PCH_QEMU_DEVICE_ID_TYPE
&&
258 pch
->subsystem_vendor
==
259 PCI_SUBVENDOR_ID_REDHAT_QUMRANET
&&
260 pch
->subsystem_device
==
261 PCI_SUBDEVICE_ID_QEMU
)) {
263 intel_virt_detect_pch(dev_priv
);
271 DRM_DEBUG_KMS("No PCH found.\n");
276 static int i915_getparam(struct drm_device
*dev
, void *data
,
277 struct drm_file
*file_priv
)
279 struct drm_i915_private
*dev_priv
= to_i915(dev
);
280 struct pci_dev
*pdev
= dev_priv
->drm
.pdev
;
281 drm_i915_getparam_t
*param
= data
;
284 switch (param
->param
) {
285 case I915_PARAM_IRQ_ACTIVE
:
286 case I915_PARAM_ALLOW_BATCHBUFFER
:
287 case I915_PARAM_LAST_DISPATCH
:
288 case I915_PARAM_HAS_EXEC_CONSTANTS
:
289 /* Reject all old ums/dri params. */
291 case I915_PARAM_CHIPSET_ID
:
292 value
= pdev
->device
;
294 case I915_PARAM_REVISION
:
295 value
= pdev
->revision
;
297 case I915_PARAM_NUM_FENCES_AVAIL
:
298 value
= dev_priv
->num_fence_regs
;
300 case I915_PARAM_HAS_OVERLAY
:
301 value
= dev_priv
->overlay
? 1 : 0;
303 case I915_PARAM_HAS_BSD
:
304 value
= !!dev_priv
->engine
[VCS
];
306 case I915_PARAM_HAS_BLT
:
307 value
= !!dev_priv
->engine
[BCS
];
309 case I915_PARAM_HAS_VEBOX
:
310 value
= !!dev_priv
->engine
[VECS
];
312 case I915_PARAM_HAS_BSD2
:
313 value
= !!dev_priv
->engine
[VCS2
];
315 case I915_PARAM_HAS_LLC
:
316 value
= HAS_LLC(dev_priv
);
318 case I915_PARAM_HAS_WT
:
319 value
= HAS_WT(dev_priv
);
321 case I915_PARAM_HAS_ALIASING_PPGTT
:
322 value
= USES_PPGTT(dev_priv
);
324 case I915_PARAM_HAS_SEMAPHORES
:
325 value
= HAS_LEGACY_SEMAPHORES(dev_priv
);
327 case I915_PARAM_HAS_SECURE_BATCHES
:
328 value
= capable(CAP_SYS_ADMIN
);
330 case I915_PARAM_CMD_PARSER_VERSION
:
331 value
= i915_cmd_parser_get_version(dev_priv
);
333 case I915_PARAM_SUBSLICE_TOTAL
:
334 value
= sseu_subslice_total(&INTEL_INFO(dev_priv
)->sseu
);
338 case I915_PARAM_EU_TOTAL
:
339 value
= INTEL_INFO(dev_priv
)->sseu
.eu_total
;
343 case I915_PARAM_HAS_GPU_RESET
:
344 value
= i915_modparams
.enable_hangcheck
&&
345 intel_has_gpu_reset(dev_priv
);
346 if (value
&& intel_has_reset_engine(dev_priv
))
349 case I915_PARAM_HAS_RESOURCE_STREAMER
:
350 value
= HAS_RESOURCE_STREAMER(dev_priv
);
352 case I915_PARAM_HAS_POOLED_EU
:
353 value
= HAS_POOLED_EU(dev_priv
);
355 case I915_PARAM_MIN_EU_IN_POOL
:
356 value
= INTEL_INFO(dev_priv
)->sseu
.min_eu_in_pool
;
358 case I915_PARAM_HUC_STATUS
:
359 intel_runtime_pm_get(dev_priv
);
360 value
= I915_READ(HUC_STATUS2
) & HUC_FW_VERIFIED
;
361 intel_runtime_pm_put(dev_priv
);
363 case I915_PARAM_MMAP_GTT_VERSION
:
364 /* Though we've started our numbering from 1, and so class all
365 * earlier versions as 0, in effect their value is undefined as
366 * the ioctl will report EINVAL for the unknown param!
368 value
= i915_gem_mmap_gtt_version();
370 case I915_PARAM_HAS_SCHEDULER
:
372 if (dev_priv
->engine
[RCS
] && dev_priv
->engine
[RCS
]->schedule
) {
373 value
|= I915_SCHEDULER_CAP_ENABLED
;
374 value
|= I915_SCHEDULER_CAP_PRIORITY
;
375 if (HAS_LOGICAL_RING_PREEMPTION(dev_priv
))
376 value
|= I915_SCHEDULER_CAP_PREEMPTION
;
380 case I915_PARAM_MMAP_VERSION
:
381 /* Remember to bump this if the version changes! */
382 case I915_PARAM_HAS_GEM
:
383 case I915_PARAM_HAS_PAGEFLIPPING
:
384 case I915_PARAM_HAS_EXECBUF2
: /* depends on GEM */
385 case I915_PARAM_HAS_RELAXED_FENCING
:
386 case I915_PARAM_HAS_COHERENT_RINGS
:
387 case I915_PARAM_HAS_RELAXED_DELTA
:
388 case I915_PARAM_HAS_GEN7_SOL_RESET
:
389 case I915_PARAM_HAS_WAIT_TIMEOUT
:
390 case I915_PARAM_HAS_PRIME_VMAP_FLUSH
:
391 case I915_PARAM_HAS_PINNED_BATCHES
:
392 case I915_PARAM_HAS_EXEC_NO_RELOC
:
393 case I915_PARAM_HAS_EXEC_HANDLE_LUT
:
394 case I915_PARAM_HAS_COHERENT_PHYS_GTT
:
395 case I915_PARAM_HAS_EXEC_SOFTPIN
:
396 case I915_PARAM_HAS_EXEC_ASYNC
:
397 case I915_PARAM_HAS_EXEC_FENCE
:
398 case I915_PARAM_HAS_EXEC_CAPTURE
:
399 case I915_PARAM_HAS_EXEC_BATCH_FIRST
:
400 case I915_PARAM_HAS_EXEC_FENCE_ARRAY
:
401 /* For the time being all of these are always true;
402 * if some supported hardware does not have one of these
403 * features this value needs to be provided from
404 * INTEL_INFO(), a feature macro, or similar.
408 case I915_PARAM_HAS_CONTEXT_ISOLATION
:
409 value
= intel_engines_has_context_isolation(dev_priv
);
411 case I915_PARAM_SLICE_MASK
:
412 value
= INTEL_INFO(dev_priv
)->sseu
.slice_mask
;
416 case I915_PARAM_SUBSLICE_MASK
:
417 value
= INTEL_INFO(dev_priv
)->sseu
.subslice_mask
;
421 case I915_PARAM_CS_TIMESTAMP_FREQUENCY
:
422 value
= 1000 * INTEL_INFO(dev_priv
)->cs_timestamp_frequency_khz
;
425 DRM_DEBUG("Unknown parameter %d\n", param
->param
);
429 if (put_user(value
, param
->value
))
435 static int i915_get_bridge_dev(struct drm_i915_private
*dev_priv
)
437 dev_priv
->bridge_dev
= pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
438 if (!dev_priv
->bridge_dev
) {
439 DRM_ERROR("bridge device not found\n");
445 /* Allocate space for the MCH regs if needed, return nonzero on error */
447 intel_alloc_mchbar_resource(struct drm_i915_private
*dev_priv
)
449 int reg
= INTEL_GEN(dev_priv
) >= 4 ? MCHBAR_I965
: MCHBAR_I915
;
450 u32 temp_lo
, temp_hi
= 0;
454 if (INTEL_GEN(dev_priv
) >= 4)
455 pci_read_config_dword(dev_priv
->bridge_dev
, reg
+ 4, &temp_hi
);
456 pci_read_config_dword(dev_priv
->bridge_dev
, reg
, &temp_lo
);
457 mchbar_addr
= ((u64
)temp_hi
<< 32) | temp_lo
;
459 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
462 pnp_range_reserved(mchbar_addr
, mchbar_addr
+ MCHBAR_SIZE
))
466 /* Get some space for it */
467 dev_priv
->mch_res
.name
= "i915 MCHBAR";
468 dev_priv
->mch_res
.flags
= IORESOURCE_MEM
;
469 ret
= pci_bus_alloc_resource(dev_priv
->bridge_dev
->bus
,
471 MCHBAR_SIZE
, MCHBAR_SIZE
,
473 0, pcibios_align_resource
,
474 dev_priv
->bridge_dev
);
476 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret
);
477 dev_priv
->mch_res
.start
= 0;
481 if (INTEL_GEN(dev_priv
) >= 4)
482 pci_write_config_dword(dev_priv
->bridge_dev
, reg
+ 4,
483 upper_32_bits(dev_priv
->mch_res
.start
));
485 pci_write_config_dword(dev_priv
->bridge_dev
, reg
,
486 lower_32_bits(dev_priv
->mch_res
.start
));
490 /* Setup MCHBAR if possible, return true if we should disable it again */
492 intel_setup_mchbar(struct drm_i915_private
*dev_priv
)
494 int mchbar_reg
= INTEL_GEN(dev_priv
) >= 4 ? MCHBAR_I965
: MCHBAR_I915
;
498 if (IS_VALLEYVIEW(dev_priv
) || IS_CHERRYVIEW(dev_priv
))
501 dev_priv
->mchbar_need_disable
= false;
503 if (IS_I915G(dev_priv
) || IS_I915GM(dev_priv
)) {
504 pci_read_config_dword(dev_priv
->bridge_dev
, DEVEN
, &temp
);
505 enabled
= !!(temp
& DEVEN_MCHBAR_EN
);
507 pci_read_config_dword(dev_priv
->bridge_dev
, mchbar_reg
, &temp
);
511 /* If it's already enabled, don't have to do anything */
515 if (intel_alloc_mchbar_resource(dev_priv
))
518 dev_priv
->mchbar_need_disable
= true;
520 /* Space is allocated or reserved, so enable it. */
521 if (IS_I915G(dev_priv
) || IS_I915GM(dev_priv
)) {
522 pci_write_config_dword(dev_priv
->bridge_dev
, DEVEN
,
523 temp
| DEVEN_MCHBAR_EN
);
525 pci_read_config_dword(dev_priv
->bridge_dev
, mchbar_reg
, &temp
);
526 pci_write_config_dword(dev_priv
->bridge_dev
, mchbar_reg
, temp
| 1);
531 intel_teardown_mchbar(struct drm_i915_private
*dev_priv
)
533 int mchbar_reg
= INTEL_GEN(dev_priv
) >= 4 ? MCHBAR_I965
: MCHBAR_I915
;
535 if (dev_priv
->mchbar_need_disable
) {
536 if (IS_I915G(dev_priv
) || IS_I915GM(dev_priv
)) {
539 pci_read_config_dword(dev_priv
->bridge_dev
, DEVEN
,
541 deven_val
&= ~DEVEN_MCHBAR_EN
;
542 pci_write_config_dword(dev_priv
->bridge_dev
, DEVEN
,
547 pci_read_config_dword(dev_priv
->bridge_dev
, mchbar_reg
,
550 pci_write_config_dword(dev_priv
->bridge_dev
, mchbar_reg
,
555 if (dev_priv
->mch_res
.start
)
556 release_resource(&dev_priv
->mch_res
);
559 /* true = enable decode, false = disable decoder */
560 static unsigned int i915_vga_set_decode(void *cookie
, bool state
)
562 struct drm_i915_private
*dev_priv
= cookie
;
564 intel_modeset_vga_set_state(dev_priv
, state
);
566 return VGA_RSRC_LEGACY_IO
| VGA_RSRC_LEGACY_MEM
|
567 VGA_RSRC_NORMAL_IO
| VGA_RSRC_NORMAL_MEM
;
569 return VGA_RSRC_NORMAL_IO
| VGA_RSRC_NORMAL_MEM
;
572 static int i915_resume_switcheroo(struct drm_device
*dev
);
573 static int i915_suspend_switcheroo(struct drm_device
*dev
, pm_message_t state
);
575 static void i915_switcheroo_set_state(struct pci_dev
*pdev
, enum vga_switcheroo_state state
)
577 struct drm_device
*dev
= pci_get_drvdata(pdev
);
578 pm_message_t pmm
= { .event
= PM_EVENT_SUSPEND
};
580 if (state
== VGA_SWITCHEROO_ON
) {
581 pr_info("switched on\n");
582 dev
->switch_power_state
= DRM_SWITCH_POWER_CHANGING
;
583 /* i915 resume handler doesn't set to D0 */
584 pci_set_power_state(pdev
, PCI_D0
);
585 i915_resume_switcheroo(dev
);
586 dev
->switch_power_state
= DRM_SWITCH_POWER_ON
;
588 pr_info("switched off\n");
589 dev
->switch_power_state
= DRM_SWITCH_POWER_CHANGING
;
590 i915_suspend_switcheroo(dev
, pmm
);
591 dev
->switch_power_state
= DRM_SWITCH_POWER_OFF
;
595 static bool i915_switcheroo_can_switch(struct pci_dev
*pdev
)
597 struct drm_device
*dev
= pci_get_drvdata(pdev
);
600 * FIXME: open_count is protected by drm_global_mutex but that would lead to
601 * locking inversion with the driver load path. And the access here is
602 * completely racy anyway. So don't bother with locking for now.
604 return dev
->open_count
== 0;
607 static const struct vga_switcheroo_client_ops i915_switcheroo_ops
= {
608 .set_gpu_state
= i915_switcheroo_set_state
,
610 .can_switch
= i915_switcheroo_can_switch
,
613 static void i915_gem_fini(struct drm_i915_private
*dev_priv
)
615 /* Flush any outstanding unpin_work. */
616 i915_gem_drain_workqueue(dev_priv
);
618 mutex_lock(&dev_priv
->drm
.struct_mutex
);
619 intel_uc_fini_hw(dev_priv
);
620 intel_uc_fini(dev_priv
);
621 i915_gem_cleanup_engines(dev_priv
);
622 i915_gem_contexts_fini(dev_priv
);
623 mutex_unlock(&dev_priv
->drm
.struct_mutex
);
625 intel_uc_fini_wq(dev_priv
);
626 i915_gem_cleanup_userptr(dev_priv
);
628 i915_gem_drain_freed_objects(dev_priv
);
630 WARN_ON(!list_empty(&dev_priv
->contexts
.list
));
633 static int i915_load_modeset_init(struct drm_device
*dev
)
635 struct drm_i915_private
*dev_priv
= to_i915(dev
);
636 struct pci_dev
*pdev
= dev_priv
->drm
.pdev
;
639 if (i915_inject_load_failure())
642 intel_bios_init(dev_priv
);
644 /* If we have > 1 VGA cards, then we need to arbitrate access
645 * to the common VGA resources.
647 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
648 * then we do not take part in VGA arbitration and the
649 * vga_client_register() fails with -ENODEV.
651 ret
= vga_client_register(pdev
, dev_priv
, NULL
, i915_vga_set_decode
);
652 if (ret
&& ret
!= -ENODEV
)
655 intel_register_dsm_handler();
657 ret
= vga_switcheroo_register_client(pdev
, &i915_switcheroo_ops
, false);
659 goto cleanup_vga_client
;
661 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
662 intel_update_rawclk(dev_priv
);
664 intel_power_domains_init_hw(dev_priv
, false);
666 intel_csr_ucode_init(dev_priv
);
668 ret
= intel_irq_install(dev_priv
);
672 intel_setup_gmbus(dev_priv
);
674 /* Important: The output setup functions called by modeset_init need
675 * working irqs for e.g. gmbus and dp aux transfers. */
676 ret
= intel_modeset_init(dev
);
680 intel_uc_init_fw(dev_priv
);
682 ret
= i915_gem_init(dev_priv
);
686 intel_setup_overlay(dev_priv
);
688 if (INTEL_INFO(dev_priv
)->num_pipes
== 0)
691 ret
= intel_fbdev_init(dev
);
695 /* Only enable hotplug handling once the fbdev is fully set up. */
696 intel_hpd_init(dev_priv
);
701 if (i915_gem_suspend(dev_priv
))
702 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
703 i915_gem_fini(dev_priv
);
705 intel_uc_fini_fw(dev_priv
);
707 drm_irq_uninstall(dev
);
708 intel_teardown_gmbus(dev_priv
);
710 intel_csr_ucode_fini(dev_priv
);
711 intel_power_domains_fini(dev_priv
);
712 vga_switcheroo_unregister_client(pdev
);
714 vga_client_register(pdev
, NULL
, NULL
, NULL
);
719 static int i915_kick_out_firmware_fb(struct drm_i915_private
*dev_priv
)
721 struct apertures_struct
*ap
;
722 struct pci_dev
*pdev
= dev_priv
->drm
.pdev
;
723 struct i915_ggtt
*ggtt
= &dev_priv
->ggtt
;
727 ap
= alloc_apertures(1);
731 ap
->ranges
[0].base
= ggtt
->gmadr
.start
;
732 ap
->ranges
[0].size
= ggtt
->mappable_end
;
735 pdev
->resource
[PCI_ROM_RESOURCE
].flags
& IORESOURCE_ROM_SHADOW
;
737 ret
= drm_fb_helper_remove_conflicting_framebuffers(ap
, "inteldrmfb", primary
);
744 #if !defined(CONFIG_VGA_CONSOLE)
745 static int i915_kick_out_vgacon(struct drm_i915_private
*dev_priv
)
749 #elif !defined(CONFIG_DUMMY_CONSOLE)
750 static int i915_kick_out_vgacon(struct drm_i915_private
*dev_priv
)
755 static int i915_kick_out_vgacon(struct drm_i915_private
*dev_priv
)
759 DRM_INFO("Replacing VGA console driver\n");
762 if (con_is_bound(&vga_con
))
763 ret
= do_take_over_console(&dummy_con
, 0, MAX_NR_CONSOLES
- 1, 1);
765 ret
= do_unregister_con_driver(&vga_con
);
767 /* Ignore "already unregistered". */
777 static void intel_init_dpio(struct drm_i915_private
*dev_priv
)
780 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
781 * CHV x1 PHY (DP/HDMI D)
782 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
784 if (IS_CHERRYVIEW(dev_priv
)) {
785 DPIO_PHY_IOSF_PORT(DPIO_PHY0
) = IOSF_PORT_DPIO_2
;
786 DPIO_PHY_IOSF_PORT(DPIO_PHY1
) = IOSF_PORT_DPIO
;
787 } else if (IS_VALLEYVIEW(dev_priv
)) {
788 DPIO_PHY_IOSF_PORT(DPIO_PHY0
) = IOSF_PORT_DPIO
;
792 static int i915_workqueues_init(struct drm_i915_private
*dev_priv
)
795 * The i915 workqueue is primarily used for batched retirement of
796 * requests (and thus managing bo) once the task has been completed
797 * by the GPU. i915_gem_retire_requests() is called directly when we
798 * need high-priority retirement, such as waiting for an explicit
801 * It is also used for periodic low-priority events, such as
802 * idle-timers and recording error state.
804 * All tasks on the workqueue are expected to acquire the dev mutex
805 * so there is no point in running more than one instance of the
806 * workqueue at any time. Use an ordered one.
808 dev_priv
->wq
= alloc_ordered_workqueue("i915", 0);
809 if (dev_priv
->wq
== NULL
)
812 dev_priv
->hotplug
.dp_wq
= alloc_ordered_workqueue("i915-dp", 0);
813 if (dev_priv
->hotplug
.dp_wq
== NULL
)
819 destroy_workqueue(dev_priv
->wq
);
821 DRM_ERROR("Failed to allocate workqueues.\n");
826 static void i915_engines_cleanup(struct drm_i915_private
*i915
)
828 struct intel_engine_cs
*engine
;
829 enum intel_engine_id id
;
831 for_each_engine(engine
, i915
, id
)
835 static void i915_workqueues_cleanup(struct drm_i915_private
*dev_priv
)
837 destroy_workqueue(dev_priv
->hotplug
.dp_wq
);
838 destroy_workqueue(dev_priv
->wq
);
842 * We don't keep the workarounds for pre-production hardware, so we expect our
843 * driver to fail on these machines in one way or another. A little warning on
844 * dmesg may help both the user and the bug triagers.
846 * Our policy for removing pre-production workarounds is to keep the
847 * current gen workarounds as a guide to the bring-up of the next gen
848 * (workarounds have a habit of persisting!). Anything older than that
849 * should be removed along with the complications they introduce.
851 static void intel_detect_preproduction_hw(struct drm_i915_private
*dev_priv
)
855 pre
|= IS_HSW_EARLY_SDV(dev_priv
);
856 pre
|= IS_SKL_REVID(dev_priv
, 0, SKL_REVID_F0
);
857 pre
|= IS_BXT_REVID(dev_priv
, 0, BXT_REVID_B_LAST
);
860 DRM_ERROR("This is a pre-production stepping. "
861 "It may not be fully functional.\n");
862 add_taint(TAINT_MACHINE_CHECK
, LOCKDEP_STILL_OK
);
867 * i915_driver_init_early - setup state not requiring device access
868 * @dev_priv: device private
870 * Initialize everything that is a "SW-only" state, that is state not
871 * requiring accessing the device or exposing the driver via kernel internal
872 * or userspace interfaces. Example steps belonging here: lock initialization,
873 * system memory allocation, setting up device specific attributes and
874 * function hooks not requiring accessing the device.
876 static int i915_driver_init_early(struct drm_i915_private
*dev_priv
,
877 const struct pci_device_id
*ent
)
879 const struct intel_device_info
*match_info
=
880 (struct intel_device_info
*)ent
->driver_data
;
881 struct intel_device_info
*device_info
;
884 if (i915_inject_load_failure())
887 /* Setup the write-once "constant" device info */
888 device_info
= mkwrite_device_info(dev_priv
);
889 memcpy(device_info
, match_info
, sizeof(*device_info
));
890 device_info
->device_id
= dev_priv
->drm
.pdev
->device
;
892 BUILD_BUG_ON(INTEL_MAX_PLATFORMS
>
893 sizeof(device_info
->platform_mask
) * BITS_PER_BYTE
);
894 device_info
->platform_mask
= BIT(device_info
->platform
);
896 BUG_ON(device_info
->gen
> sizeof(device_info
->gen_mask
) * BITS_PER_BYTE
);
897 device_info
->gen_mask
= BIT(device_info
->gen
- 1);
899 spin_lock_init(&dev_priv
->irq_lock
);
900 spin_lock_init(&dev_priv
->gpu_error
.lock
);
901 mutex_init(&dev_priv
->backlight_lock
);
902 spin_lock_init(&dev_priv
->uncore
.lock
);
904 mutex_init(&dev_priv
->sb_lock
);
905 mutex_init(&dev_priv
->modeset_restore_lock
);
906 mutex_init(&dev_priv
->av_mutex
);
907 mutex_init(&dev_priv
->wm
.wm_mutex
);
908 mutex_init(&dev_priv
->pps_mutex
);
910 intel_uc_init_early(dev_priv
);
911 i915_memcpy_init_early(dev_priv
);
913 ret
= i915_workqueues_init(dev_priv
);
917 /* This must be called before any calls to HAS_PCH_* */
918 intel_detect_pch(dev_priv
);
920 intel_pm_setup(dev_priv
);
921 intel_init_dpio(dev_priv
);
922 intel_power_domains_init(dev_priv
);
923 intel_irq_init(dev_priv
);
924 intel_hangcheck_init(dev_priv
);
925 intel_init_display_hooks(dev_priv
);
926 intel_init_clock_gating_hooks(dev_priv
);
927 intel_init_audio_hooks(dev_priv
);
928 ret
= i915_gem_load_init(dev_priv
);
932 intel_display_crc_init(dev_priv
);
934 intel_detect_preproduction_hw(dev_priv
);
939 intel_irq_fini(dev_priv
);
940 i915_workqueues_cleanup(dev_priv
);
942 i915_engines_cleanup(dev_priv
);
947 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
948 * @dev_priv: device private
950 static void i915_driver_cleanup_early(struct drm_i915_private
*dev_priv
)
952 i915_gem_load_cleanup(dev_priv
);
953 intel_irq_fini(dev_priv
);
954 i915_workqueues_cleanup(dev_priv
);
955 i915_engines_cleanup(dev_priv
);
958 static int i915_mmio_setup(struct drm_i915_private
*dev_priv
)
960 struct pci_dev
*pdev
= dev_priv
->drm
.pdev
;
964 mmio_bar
= IS_GEN2(dev_priv
) ? 1 : 0;
966 * Before gen4, the registers and the GTT are behind different BARs.
967 * However, from gen4 onwards, the registers and the GTT are shared
968 * in the same BAR, so we want to restrict this ioremap from
969 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
970 * the register BAR remains the same size for all the earlier
971 * generations up to Ironlake.
973 if (INTEL_GEN(dev_priv
) < 5)
974 mmio_size
= 512 * 1024;
976 mmio_size
= 2 * 1024 * 1024;
977 dev_priv
->regs
= pci_iomap(pdev
, mmio_bar
, mmio_size
);
978 if (dev_priv
->regs
== NULL
) {
979 DRM_ERROR("failed to map registers\n");
984 /* Try to make sure MCHBAR is enabled before poking at it */
985 intel_setup_mchbar(dev_priv
);
990 static void i915_mmio_cleanup(struct drm_i915_private
*dev_priv
)
992 struct pci_dev
*pdev
= dev_priv
->drm
.pdev
;
994 intel_teardown_mchbar(dev_priv
);
995 pci_iounmap(pdev
, dev_priv
->regs
);
999 * i915_driver_init_mmio - setup device MMIO
1000 * @dev_priv: device private
1002 * Setup minimal device state necessary for MMIO accesses later in the
1003 * initialization sequence. The setup here should avoid any other device-wide
1004 * side effects or exposing the driver via kernel internal or user space
1007 static int i915_driver_init_mmio(struct drm_i915_private
*dev_priv
)
1011 if (i915_inject_load_failure())
1014 if (i915_get_bridge_dev(dev_priv
))
1017 ret
= i915_mmio_setup(dev_priv
);
1021 intel_uncore_init(dev_priv
);
1023 intel_uc_init_mmio(dev_priv
);
1025 ret
= intel_engines_init_mmio(dev_priv
);
1029 i915_gem_init_mmio(dev_priv
);
1034 intel_uncore_fini(dev_priv
);
1036 pci_dev_put(dev_priv
->bridge_dev
);
1042 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
1043 * @dev_priv: device private
1045 static void i915_driver_cleanup_mmio(struct drm_i915_private
*dev_priv
)
1047 intel_uncore_fini(dev_priv
);
1048 i915_mmio_cleanup(dev_priv
);
1049 pci_dev_put(dev_priv
->bridge_dev
);
1052 static void intel_sanitize_options(struct drm_i915_private
*dev_priv
)
1055 * i915.enable_ppgtt is read-only, so do an early pass to validate the
1056 * user's requested state against the hardware/driver capabilities. We
1057 * do this now so that we can print out any log messages once rather
1058 * than every time we check intel_enable_ppgtt().
1060 i915_modparams
.enable_ppgtt
=
1061 intel_sanitize_enable_ppgtt(dev_priv
,
1062 i915_modparams
.enable_ppgtt
);
1063 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915_modparams
.enable_ppgtt
);
1065 intel_uc_sanitize_options(dev_priv
);
1067 intel_gvt_sanitize_options(dev_priv
);
1071 * i915_driver_init_hw - setup state requiring device access
1072 * @dev_priv: device private
1074 * Setup state that requires accessing the device, but doesn't require
1075 * exposing the driver via kernel internal or userspace interfaces.
1077 static int i915_driver_init_hw(struct drm_i915_private
*dev_priv
)
1079 struct pci_dev
*pdev
= dev_priv
->drm
.pdev
;
1082 if (i915_inject_load_failure())
1085 intel_device_info_runtime_init(mkwrite_device_info(dev_priv
));
1087 intel_sanitize_options(dev_priv
);
1089 i915_perf_init(dev_priv
);
1091 ret
= i915_ggtt_probe_hw(dev_priv
);
1095 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1096 * otherwise the vga fbdev driver falls over. */
1097 ret
= i915_kick_out_firmware_fb(dev_priv
);
1099 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1103 ret
= i915_kick_out_vgacon(dev_priv
);
1105 DRM_ERROR("failed to remove conflicting VGA console\n");
1109 ret
= i915_ggtt_init_hw(dev_priv
);
1113 ret
= i915_ggtt_enable_hw(dev_priv
);
1115 DRM_ERROR("failed to enable GGTT\n");
1119 pci_set_master(pdev
);
1121 /* overlay on gen2 is broken and can't address above 1G */
1122 if (IS_GEN2(dev_priv
)) {
1123 ret
= dma_set_coherent_mask(&pdev
->dev
, DMA_BIT_MASK(30));
1125 DRM_ERROR("failed to set DMA mask\n");
1131 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1132 * using 32bit addressing, overwriting memory if HWS is located
1135 * The documentation also mentions an issue with undefined
1136 * behaviour if any general state is accessed within a page above 4GB,
1137 * which also needs to be handled carefully.
1139 if (IS_I965G(dev_priv
) || IS_I965GM(dev_priv
)) {
1140 ret
= dma_set_coherent_mask(&pdev
->dev
, DMA_BIT_MASK(32));
1143 DRM_ERROR("failed to set DMA mask\n");
1149 pm_qos_add_request(&dev_priv
->pm_qos
, PM_QOS_CPU_DMA_LATENCY
,
1150 PM_QOS_DEFAULT_VALUE
);
1152 intel_uncore_sanitize(dev_priv
);
1154 intel_opregion_setup(dev_priv
);
1156 i915_gem_load_init_fences(dev_priv
);
1158 /* On the 945G/GM, the chipset reports the MSI capability on the
1159 * integrated graphics even though the support isn't actually there
1160 * according to the published specs. It doesn't appear to function
1161 * correctly in testing on 945G.
1162 * This may be a side effect of MSI having been made available for PEG
1163 * and the registers being closely associated.
1165 * According to chipset errata, on the 965GM, MSI interrupts may
1166 * be lost or delayed, and was defeatured. MSI interrupts seem to
1167 * get lost on g4x as well, and interrupt delivery seems to stay
1168 * properly dead afterwards. So we'll just disable them for all
1169 * pre-gen5 chipsets.
1171 if (INTEL_GEN(dev_priv
) >= 5) {
1172 if (pci_enable_msi(pdev
) < 0)
1173 DRM_DEBUG_DRIVER("can't enable MSI");
1176 ret
= intel_gvt_init(dev_priv
);
1183 i915_ggtt_cleanup_hw(dev_priv
);
1189 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1190 * @dev_priv: device private
1192 static void i915_driver_cleanup_hw(struct drm_i915_private
*dev_priv
)
1194 struct pci_dev
*pdev
= dev_priv
->drm
.pdev
;
1196 i915_perf_fini(dev_priv
);
1198 if (pdev
->msi_enabled
)
1199 pci_disable_msi(pdev
);
1201 pm_qos_remove_request(&dev_priv
->pm_qos
);
1202 i915_ggtt_cleanup_hw(dev_priv
);
1206 * i915_driver_register - register the driver with the rest of the system
1207 * @dev_priv: device private
1209 * Perform any steps necessary to make the driver available via kernel
1210 * internal or userspace interfaces.
1212 static void i915_driver_register(struct drm_i915_private
*dev_priv
)
1214 struct drm_device
*dev
= &dev_priv
->drm
;
1216 i915_gem_shrinker_register(dev_priv
);
1217 i915_pmu_register(dev_priv
);
1220 * Notify a valid surface after modesetting,
1221 * when running inside a VM.
1223 if (intel_vgpu_active(dev_priv
))
1224 I915_WRITE(vgtif_reg(display_ready
), VGT_DRV_DISPLAY_READY
);
1226 /* Reveal our presence to userspace */
1227 if (drm_dev_register(dev
, 0) == 0) {
1228 i915_debugfs_register(dev_priv
);
1229 i915_guc_log_register(dev_priv
);
1230 i915_setup_sysfs(dev_priv
);
1232 /* Depends on sysfs having been initialized */
1233 i915_perf_register(dev_priv
);
1235 DRM_ERROR("Failed to register driver for userspace access!\n");
1237 if (INTEL_INFO(dev_priv
)->num_pipes
) {
1238 /* Must be done after probing outputs */
1239 intel_opregion_register(dev_priv
);
1240 acpi_video_register();
1243 if (IS_GEN5(dev_priv
))
1244 intel_gpu_ips_init(dev_priv
);
1246 intel_audio_init(dev_priv
);
1249 * Some ports require correctly set-up hpd registers for detection to
1250 * work properly (leading to ghost connected connector status), e.g. VGA
1251 * on gm45. Hence we can only set up the initial fbdev config after hpd
1252 * irqs are fully enabled. We do it last so that the async config
1253 * cannot run before the connectors are registered.
1255 intel_fbdev_initial_config_async(dev
);
1258 * We need to coordinate the hotplugs with the asynchronous fbdev
1259 * configuration, for which we use the fbdev->async_cookie.
1261 if (INTEL_INFO(dev_priv
)->num_pipes
)
1262 drm_kms_helper_poll_init(dev
);
1266 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1267 * @dev_priv: device private
1269 static void i915_driver_unregister(struct drm_i915_private
*dev_priv
)
1271 intel_fbdev_unregister(dev_priv
);
1272 intel_audio_deinit(dev_priv
);
1275 * After flushing the fbdev (incl. a late async config which will
1276 * have delayed queuing of a hotplug event), then flush the hotplug
1279 drm_kms_helper_poll_fini(&dev_priv
->drm
);
1281 intel_gpu_ips_teardown();
1282 acpi_video_unregister();
1283 intel_opregion_unregister(dev_priv
);
1285 i915_perf_unregister(dev_priv
);
1286 i915_pmu_unregister(dev_priv
);
1288 i915_teardown_sysfs(dev_priv
);
1289 i915_guc_log_unregister(dev_priv
);
1290 drm_dev_unregister(&dev_priv
->drm
);
1292 i915_gem_shrinker_unregister(dev_priv
);
1295 static void i915_welcome_messages(struct drm_i915_private
*dev_priv
)
1297 if (drm_debug
& DRM_UT_DRIVER
) {
1298 struct drm_printer p
= drm_debug_printer("i915 device info:");
1300 intel_device_info_dump(&dev_priv
->info
, &p
);
1301 intel_device_info_dump_runtime(&dev_priv
->info
, &p
);
1304 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG
))
1305 DRM_INFO("DRM_I915_DEBUG enabled\n");
1306 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM
))
1307 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
1311 * i915_driver_load - setup chip and create an initial config
1313 * @ent: matching PCI ID entry
1315 * The driver load routine has to do several things:
1316 * - drive output discovery via intel_modeset_init()
1317 * - initialize the memory manager
1318 * - allocate initial config memory
1319 * - setup the DRM framebuffer with the allocated memory
1321 int i915_driver_load(struct pci_dev
*pdev
, const struct pci_device_id
*ent
)
1323 const struct intel_device_info
*match_info
=
1324 (struct intel_device_info
*)ent
->driver_data
;
1325 struct drm_i915_private
*dev_priv
;
1328 /* Enable nuclear pageflip on ILK+ */
1329 if (!i915_modparams
.nuclear_pageflip
&& match_info
->gen
< 5)
1330 driver
.driver_features
&= ~DRIVER_ATOMIC
;
1333 dev_priv
= kzalloc(sizeof(*dev_priv
), GFP_KERNEL
);
1335 ret
= drm_dev_init(&dev_priv
->drm
, &driver
, &pdev
->dev
);
1337 DRM_DEV_ERROR(&pdev
->dev
, "allocation failed\n");
1341 dev_priv
->drm
.pdev
= pdev
;
1342 dev_priv
->drm
.dev_private
= dev_priv
;
1344 ret
= pci_enable_device(pdev
);
1348 pci_set_drvdata(pdev
, &dev_priv
->drm
);
1350 * Disable the system suspend direct complete optimization, which can
1351 * leave the device suspended skipping the driver's suspend handlers
1352 * if the device was already runtime suspended. This is needed due to
1353 * the difference in our runtime and system suspend sequence and
1354 * becaue the HDA driver may require us to enable the audio power
1355 * domain during system suspend.
1357 dev_pm_set_driver_flags(&pdev
->dev
, DPM_FLAG_NEVER_SKIP
);
1359 ret
= i915_driver_init_early(dev_priv
, ent
);
1361 goto out_pci_disable
;
1363 intel_runtime_pm_get(dev_priv
);
1365 ret
= i915_driver_init_mmio(dev_priv
);
1367 goto out_runtime_pm_put
;
1369 ret
= i915_driver_init_hw(dev_priv
);
1371 goto out_cleanup_mmio
;
1374 * TODO: move the vblank init and parts of modeset init steps into one
1375 * of the i915_driver_init_/i915_driver_register functions according
1376 * to the role/effect of the given init step.
1378 if (INTEL_INFO(dev_priv
)->num_pipes
) {
1379 ret
= drm_vblank_init(&dev_priv
->drm
,
1380 INTEL_INFO(dev_priv
)->num_pipes
);
1382 goto out_cleanup_hw
;
1385 ret
= i915_load_modeset_init(&dev_priv
->drm
);
1387 goto out_cleanup_hw
;
1389 i915_driver_register(dev_priv
);
1391 intel_runtime_pm_enable(dev_priv
);
1393 intel_init_ipc(dev_priv
);
1395 intel_runtime_pm_put(dev_priv
);
1397 i915_welcome_messages(dev_priv
);
1402 i915_driver_cleanup_hw(dev_priv
);
1404 i915_driver_cleanup_mmio(dev_priv
);
1406 intel_runtime_pm_put(dev_priv
);
1407 i915_driver_cleanup_early(dev_priv
);
1409 pci_disable_device(pdev
);
1411 i915_load_error(dev_priv
, "Device initialization failed (%d)\n", ret
);
1412 drm_dev_fini(&dev_priv
->drm
);
1418 void i915_driver_unload(struct drm_device
*dev
)
1420 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1421 struct pci_dev
*pdev
= dev_priv
->drm
.pdev
;
1423 i915_driver_unregister(dev_priv
);
1425 if (i915_gem_suspend(dev_priv
))
1426 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
1428 intel_display_power_get(dev_priv
, POWER_DOMAIN_INIT
);
1430 drm_atomic_helper_shutdown(dev
);
1432 intel_gvt_cleanup(dev_priv
);
1434 intel_modeset_cleanup(dev
);
1436 intel_bios_cleanup(dev_priv
);
1438 vga_switcheroo_unregister_client(pdev
);
1439 vga_client_register(pdev
, NULL
, NULL
, NULL
);
1441 intel_csr_ucode_fini(dev_priv
);
1443 /* Free error state after interrupts are fully disabled. */
1444 cancel_delayed_work_sync(&dev_priv
->gpu_error
.hangcheck_work
);
1445 i915_reset_error_state(dev_priv
);
1447 i915_gem_fini(dev_priv
);
1448 intel_uc_fini_fw(dev_priv
);
1449 intel_fbc_cleanup_cfb(dev_priv
);
1451 intel_power_domains_fini(dev_priv
);
1453 i915_driver_cleanup_hw(dev_priv
);
1454 i915_driver_cleanup_mmio(dev_priv
);
1456 intel_display_power_put(dev_priv
, POWER_DOMAIN_INIT
);
1459 static void i915_driver_release(struct drm_device
*dev
)
1461 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1463 i915_driver_cleanup_early(dev_priv
);
1464 drm_dev_fini(&dev_priv
->drm
);
1469 static int i915_driver_open(struct drm_device
*dev
, struct drm_file
*file
)
1471 struct drm_i915_private
*i915
= to_i915(dev
);
1474 ret
= i915_gem_open(i915
, file
);
1482 * i915_driver_lastclose - clean up after all DRM clients have exited
1485 * Take care of cleaning up after all DRM clients have exited. In the
1486 * mode setting case, we want to restore the kernel's initial mode (just
1487 * in case the last client left us in a bad state).
1489 * Additionally, in the non-mode setting case, we'll tear down the GTT
1490 * and DMA structures, since the kernel won't be using them, and clea
1493 static void i915_driver_lastclose(struct drm_device
*dev
)
1495 intel_fbdev_restore_mode(dev
);
1496 vga_switcheroo_process_delayed_switch();
1499 static void i915_driver_postclose(struct drm_device
*dev
, struct drm_file
*file
)
1501 struct drm_i915_file_private
*file_priv
= file
->driver_priv
;
1503 mutex_lock(&dev
->struct_mutex
);
1504 i915_gem_context_close(file
);
1505 i915_gem_release(dev
, file
);
1506 mutex_unlock(&dev
->struct_mutex
);
1511 static void intel_suspend_encoders(struct drm_i915_private
*dev_priv
)
1513 struct drm_device
*dev
= &dev_priv
->drm
;
1514 struct intel_encoder
*encoder
;
1516 drm_modeset_lock_all(dev
);
1517 for_each_intel_encoder(dev
, encoder
)
1518 if (encoder
->suspend
)
1519 encoder
->suspend(encoder
);
1520 drm_modeset_unlock_all(dev
);
1523 static int vlv_resume_prepare(struct drm_i915_private
*dev_priv
,
1525 static int vlv_suspend_complete(struct drm_i915_private
*dev_priv
);
1527 static bool suspend_to_idle(struct drm_i915_private
*dev_priv
)
1529 #if IS_ENABLED(CONFIG_ACPI_SLEEP)
1530 if (acpi_target_system_state() < ACPI_STATE_S3
)
1536 static int i915_drm_suspend(struct drm_device
*dev
)
1538 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1539 struct pci_dev
*pdev
= dev_priv
->drm
.pdev
;
1540 pci_power_t opregion_target_state
;
1543 /* ignore lid events during suspend */
1544 mutex_lock(&dev_priv
->modeset_restore_lock
);
1545 dev_priv
->modeset_restore
= MODESET_SUSPENDED
;
1546 mutex_unlock(&dev_priv
->modeset_restore_lock
);
1548 disable_rpm_wakeref_asserts(dev_priv
);
1550 /* We do a lot of poking in a lot of registers, make sure they work
1552 intel_display_set_init_power(dev_priv
, true);
1554 drm_kms_helper_poll_disable(dev
);
1556 pci_save_state(pdev
);
1558 error
= i915_gem_suspend(dev_priv
);
1561 "GEM idle failed, resume might fail\n");
1565 intel_display_suspend(dev
);
1567 intel_dp_mst_suspend(dev
);
1569 intel_runtime_pm_disable_interrupts(dev_priv
);
1570 intel_hpd_cancel_work(dev_priv
);
1572 intel_suspend_encoders(dev_priv
);
1574 intel_suspend_hw(dev_priv
);
1576 i915_gem_suspend_gtt_mappings(dev_priv
);
1578 i915_save_state(dev_priv
);
1580 opregion_target_state
= suspend_to_idle(dev_priv
) ? PCI_D1
: PCI_D3cold
;
1581 intel_opregion_notify_adapter(dev_priv
, opregion_target_state
);
1583 intel_uncore_suspend(dev_priv
);
1584 intel_opregion_unregister(dev_priv
);
1586 intel_fbdev_set_suspend(dev
, FBINFO_STATE_SUSPENDED
, true);
1588 dev_priv
->suspend_count
++;
1590 intel_csr_ucode_suspend(dev_priv
);
1593 enable_rpm_wakeref_asserts(dev_priv
);
1598 static int i915_drm_suspend_late(struct drm_device
*dev
, bool hibernation
)
1600 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1601 struct pci_dev
*pdev
= dev_priv
->drm
.pdev
;
1605 disable_rpm_wakeref_asserts(dev_priv
);
1607 intel_display_set_init_power(dev_priv
, false);
1609 fw_csr
= !IS_GEN9_LP(dev_priv
) && !hibernation
&&
1610 suspend_to_idle(dev_priv
) && dev_priv
->csr
.dmc_payload
;
1612 * In case of firmware assisted context save/restore don't manually
1613 * deinit the power domains. This also means the CSR/DMC firmware will
1614 * stay active, it will power down any HW resources as required and
1615 * also enable deeper system power states that would be blocked if the
1616 * firmware was inactive.
1619 intel_power_domains_suspend(dev_priv
);
1622 if (IS_GEN9_LP(dev_priv
))
1623 bxt_enable_dc9(dev_priv
);
1624 else if (IS_HASWELL(dev_priv
) || IS_BROADWELL(dev_priv
))
1625 hsw_enable_pc8(dev_priv
);
1626 else if (IS_VALLEYVIEW(dev_priv
) || IS_CHERRYVIEW(dev_priv
))
1627 ret
= vlv_suspend_complete(dev_priv
);
1630 DRM_ERROR("Suspend complete failed: %d\n", ret
);
1632 intel_power_domains_init_hw(dev_priv
, true);
1637 pci_disable_device(pdev
);
1639 * During hibernation on some platforms the BIOS may try to access
1640 * the device even though it's already in D3 and hang the machine. So
1641 * leave the device in D0 on those platforms and hope the BIOS will
1642 * power down the device properly. The issue was seen on multiple old
1643 * GENs with different BIOS vendors, so having an explicit blacklist
1644 * is inpractical; apply the workaround on everything pre GEN6. The
1645 * platforms where the issue was seen:
1646 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1650 if (!(hibernation
&& INTEL_GEN(dev_priv
) < 6))
1651 pci_set_power_state(pdev
, PCI_D3hot
);
1653 dev_priv
->suspended_to_idle
= suspend_to_idle(dev_priv
);
1656 enable_rpm_wakeref_asserts(dev_priv
);
1661 static int i915_suspend_switcheroo(struct drm_device
*dev
, pm_message_t state
)
1666 DRM_ERROR("dev: %p\n", dev
);
1667 DRM_ERROR("DRM not initialized, aborting suspend.\n");
1671 if (WARN_ON_ONCE(state
.event
!= PM_EVENT_SUSPEND
&&
1672 state
.event
!= PM_EVENT_FREEZE
))
1675 if (dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
)
1678 error
= i915_drm_suspend(dev
);
1682 return i915_drm_suspend_late(dev
, false);
1685 static int i915_drm_resume(struct drm_device
*dev
)
1687 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1690 disable_rpm_wakeref_asserts(dev_priv
);
1691 intel_sanitize_gt_powersave(dev_priv
);
1693 ret
= i915_ggtt_enable_hw(dev_priv
);
1695 DRM_ERROR("failed to re-enable GGTT\n");
1697 intel_csr_ucode_resume(dev_priv
);
1699 i915_restore_state(dev_priv
);
1700 intel_pps_unlock_regs_wa(dev_priv
);
1701 intel_opregion_setup(dev_priv
);
1703 intel_init_pch_refclk(dev_priv
);
1706 * Interrupts have to be enabled before any batches are run. If not the
1707 * GPU will hang. i915_gem_init_hw() will initiate batches to
1708 * update/restore the context.
1710 * drm_mode_config_reset() needs AUX interrupts.
1712 * Modeset enabling in intel_modeset_init_hw() also needs working
1715 intel_runtime_pm_enable_interrupts(dev_priv
);
1717 drm_mode_config_reset(dev
);
1719 i915_gem_resume(dev_priv
);
1721 intel_modeset_init_hw(dev
);
1722 intel_init_clock_gating(dev_priv
);
1724 spin_lock_irq(&dev_priv
->irq_lock
);
1725 if (dev_priv
->display
.hpd_irq_setup
)
1726 dev_priv
->display
.hpd_irq_setup(dev_priv
);
1727 spin_unlock_irq(&dev_priv
->irq_lock
);
1729 intel_dp_mst_resume(dev
);
1731 intel_display_resume(dev
);
1733 drm_kms_helper_poll_enable(dev
);
1736 * ... but also need to make sure that hotplug processing
1737 * doesn't cause havoc. Like in the driver load code we don't
1738 * bother with the tiny race here where we might loose hotplug
1741 intel_hpd_init(dev_priv
);
1743 intel_opregion_register(dev_priv
);
1745 intel_fbdev_set_suspend(dev
, FBINFO_STATE_RUNNING
, false);
1747 mutex_lock(&dev_priv
->modeset_restore_lock
);
1748 dev_priv
->modeset_restore
= MODESET_DONE
;
1749 mutex_unlock(&dev_priv
->modeset_restore_lock
);
1751 intel_opregion_notify_adapter(dev_priv
, PCI_D0
);
1753 enable_rpm_wakeref_asserts(dev_priv
);
1758 static int i915_drm_resume_early(struct drm_device
*dev
)
1760 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1761 struct pci_dev
*pdev
= dev_priv
->drm
.pdev
;
1765 * We have a resume ordering issue with the snd-hda driver also
1766 * requiring our device to be power up. Due to the lack of a
1767 * parent/child relationship we currently solve this with an early
1770 * FIXME: This should be solved with a special hdmi sink device or
1771 * similar so that power domains can be employed.
1775 * Note that we need to set the power state explicitly, since we
1776 * powered off the device during freeze and the PCI core won't power
1777 * it back up for us during thaw. Powering off the device during
1778 * freeze is not a hard requirement though, and during the
1779 * suspend/resume phases the PCI core makes sure we get here with the
1780 * device powered on. So in case we change our freeze logic and keep
1781 * the device powered we can also remove the following set power state
1784 ret
= pci_set_power_state(pdev
, PCI_D0
);
1786 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret
);
1791 * Note that pci_enable_device() first enables any parent bridge
1792 * device and only then sets the power state for this device. The
1793 * bridge enabling is a nop though, since bridge devices are resumed
1794 * first. The order of enabling power and enabling the device is
1795 * imposed by the PCI core as described above, so here we preserve the
1796 * same order for the freeze/thaw phases.
1798 * TODO: eventually we should remove pci_disable_device() /
1799 * pci_enable_enable_device() from suspend/resume. Due to how they
1800 * depend on the device enable refcount we can't anyway depend on them
1801 * disabling/enabling the device.
1803 if (pci_enable_device(pdev
)) {
1808 pci_set_master(pdev
);
1810 disable_rpm_wakeref_asserts(dev_priv
);
1812 if (IS_VALLEYVIEW(dev_priv
) || IS_CHERRYVIEW(dev_priv
))
1813 ret
= vlv_resume_prepare(dev_priv
, false);
1815 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1818 intel_uncore_resume_early(dev_priv
);
1820 if (IS_GEN9_LP(dev_priv
)) {
1821 if (!dev_priv
->suspended_to_idle
)
1822 gen9_sanitize_dc_state(dev_priv
);
1823 bxt_disable_dc9(dev_priv
);
1824 } else if (IS_HASWELL(dev_priv
) || IS_BROADWELL(dev_priv
)) {
1825 hsw_disable_pc8(dev_priv
);
1828 intel_uncore_sanitize(dev_priv
);
1830 if (IS_GEN9_LP(dev_priv
) ||
1831 !(dev_priv
->suspended_to_idle
&& dev_priv
->csr
.dmc_payload
))
1832 intel_power_domains_init_hw(dev_priv
, true);
1834 intel_display_set_init_power(dev_priv
, true);
1836 i915_gem_sanitize(dev_priv
);
1838 enable_rpm_wakeref_asserts(dev_priv
);
1841 dev_priv
->suspended_to_idle
= false;
1846 static int i915_resume_switcheroo(struct drm_device
*dev
)
1850 if (dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
)
1853 ret
= i915_drm_resume_early(dev
);
1857 return i915_drm_resume(dev
);
1861 * i915_reset - reset chip after a hang
1862 * @i915: #drm_i915_private to reset
1863 * @flags: Instructions
1865 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1868 * Caller must hold the struct_mutex.
1870 * Procedure is fairly simple:
1871 * - reset the chip using the reset reg
1872 * - re-init context state
1873 * - re-init hardware status page
1874 * - re-init ring buffer
1875 * - re-init interrupt state
1878 void i915_reset(struct drm_i915_private
*i915
, unsigned int flags
)
1880 struct i915_gpu_error
*error
= &i915
->gpu_error
;
1885 lockdep_assert_held(&i915
->drm
.struct_mutex
);
1886 GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF
, &error
->flags
));
1888 if (!test_bit(I915_RESET_HANDOFF
, &error
->flags
))
1891 /* Clear any previous failed attempts at recovery. Time to try again. */
1892 if (!i915_gem_unset_wedged(i915
))
1895 if (!(flags
& I915_RESET_QUIET
))
1896 dev_notice(i915
->drm
.dev
, "Resetting chip after gpu hang\n");
1897 error
->reset_count
++;
1899 disable_irq(i915
->drm
.irq
);
1900 ret
= i915_gem_reset_prepare(i915
);
1902 dev_err(i915
->drm
.dev
, "GPU recovery failed\n");
1903 intel_gpu_reset(i915
, ALL_ENGINES
);
1907 if (!intel_has_gpu_reset(i915
)) {
1908 if (i915_modparams
.reset
)
1909 dev_err(i915
->drm
.dev
, "GPU reset not supported\n");
1911 DRM_DEBUG_DRIVER("GPU reset disabled\n");
1915 for (i
= 0; i
< 3; i
++) {
1916 ret
= intel_gpu_reset(i915
, ALL_ENGINES
);
1923 dev_err(i915
->drm
.dev
, "Failed to reset chip\n");
1927 /* Ok, now get things going again... */
1930 * Everything depends on having the GTT running, so we need to start
1933 ret
= i915_ggtt_enable_hw(i915
);
1935 DRM_ERROR("Failed to re-enable GGTT following reset %d\n", ret
);
1939 i915_gem_reset(i915
);
1940 intel_overlay_reset(i915
);
1943 * Next we need to restore the context, but we don't use those
1946 * Ring buffer needs to be re-initialized in the KMS case, or if X
1947 * was running at the time of the reset (i.e. we weren't VT
1950 ret
= i915_gem_init_hw(i915
);
1952 DRM_ERROR("Failed hw init on reset %d\n", ret
);
1956 i915_queue_hangcheck(i915
);
1959 i915_gem_reset_finish(i915
);
1960 enable_irq(i915
->drm
.irq
);
1963 clear_bit(I915_RESET_HANDOFF
, &error
->flags
);
1964 wake_up_bit(&error
->flags
, I915_RESET_HANDOFF
);
1969 * History tells us that if we cannot reset the GPU now, we
1970 * never will. This then impacts everything that is run
1971 * subsequently. On failing the reset, we mark the driver
1972 * as wedged, preventing further execution on the GPU.
1973 * We also want to go one step further and add a taint to the
1974 * kernel so that any subsequent faults can be traced back to
1975 * this failure. This is important for CI, where if the
1976 * GPU/driver fails we would like to reboot and restart testing
1977 * rather than continue on into oblivion. For everyone else,
1978 * the system should still plod along, but they have been warned!
1980 add_taint(TAINT_WARN
, LOCKDEP_STILL_OK
);
1982 i915_gem_set_wedged(i915
);
1983 i915_gem_retire_requests(i915
);
1987 static inline int intel_gt_reset_engine(struct drm_i915_private
*dev_priv
,
1988 struct intel_engine_cs
*engine
)
1990 return intel_gpu_reset(dev_priv
, intel_engine_flag(engine
));
1994 * i915_reset_engine - reset GPU engine to recover from a hang
1995 * @engine: engine to reset
1998 * Reset a specific GPU engine. Useful if a hang is detected.
1999 * Returns zero on successful reset or otherwise an error code.
2002 * - identifies the request that caused the hang and it is dropped
2003 * - reset engine (which will force the engine to idle)
2004 * - re-init/configure engine
2006 int i915_reset_engine(struct intel_engine_cs
*engine
, unsigned int flags
)
2008 struct i915_gpu_error
*error
= &engine
->i915
->gpu_error
;
2009 struct drm_i915_gem_request
*active_request
;
2012 GEM_BUG_ON(!test_bit(I915_RESET_ENGINE
+ engine
->id
, &error
->flags
));
2014 active_request
= i915_gem_reset_prepare_engine(engine
);
2015 if (IS_ERR_OR_NULL(active_request
)) {
2016 /* Either the previous reset failed, or we pardon the reset. */
2017 ret
= PTR_ERR(active_request
);
2021 if (!(flags
& I915_RESET_QUIET
)) {
2022 dev_notice(engine
->i915
->drm
.dev
,
2023 "Resetting %s after gpu hang\n", engine
->name
);
2025 error
->reset_engine_count
[engine
->id
]++;
2027 if (!engine
->i915
->guc
.execbuf_client
)
2028 ret
= intel_gt_reset_engine(engine
->i915
, engine
);
2030 ret
= intel_guc_reset_engine(&engine
->i915
->guc
, engine
);
2032 /* If we fail here, we expect to fallback to a global reset */
2033 DRM_DEBUG_DRIVER("%sFailed to reset %s, ret=%d\n",
2034 engine
->i915
->guc
.execbuf_client
? "GuC " : "",
2040 * The request that caused the hang is stuck on elsp, we know the
2041 * active request and can drop it, adjust head to skip the offending
2042 * request to resume executing remaining requests in the queue.
2044 i915_gem_reset_engine(engine
, active_request
);
2047 * The engine and its registers (and workarounds in case of render)
2048 * have been reset to their default values. Follow the init_ring
2049 * process to program RING_MODE, HWSP and re-enable submission.
2051 ret
= engine
->init_hw(engine
);
2056 i915_gem_reset_finish_engine(engine
);
2060 static int i915_pm_suspend(struct device
*kdev
)
2062 struct pci_dev
*pdev
= to_pci_dev(kdev
);
2063 struct drm_device
*dev
= pci_get_drvdata(pdev
);
2066 dev_err(kdev
, "DRM not initialized, aborting suspend.\n");
2070 if (dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
)
2073 return i915_drm_suspend(dev
);
2076 static int i915_pm_suspend_late(struct device
*kdev
)
2078 struct drm_device
*dev
= &kdev_to_i915(kdev
)->drm
;
2081 * We have a suspend ordering issue with the snd-hda driver also
2082 * requiring our device to be power up. Due to the lack of a
2083 * parent/child relationship we currently solve this with an late
2086 * FIXME: This should be solved with a special hdmi sink device or
2087 * similar so that power domains can be employed.
2089 if (dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
)
2092 return i915_drm_suspend_late(dev
, false);
2095 static int i915_pm_poweroff_late(struct device
*kdev
)
2097 struct drm_device
*dev
= &kdev_to_i915(kdev
)->drm
;
2099 if (dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
)
2102 return i915_drm_suspend_late(dev
, true);
2105 static int i915_pm_resume_early(struct device
*kdev
)
2107 struct drm_device
*dev
= &kdev_to_i915(kdev
)->drm
;
2109 if (dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
)
2112 return i915_drm_resume_early(dev
);
2115 static int i915_pm_resume(struct device
*kdev
)
2117 struct drm_device
*dev
= &kdev_to_i915(kdev
)->drm
;
2119 if (dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
)
2122 return i915_drm_resume(dev
);
2125 /* freeze: before creating the hibernation_image */
2126 static int i915_pm_freeze(struct device
*kdev
)
2128 struct drm_device
*dev
= &kdev_to_i915(kdev
)->drm
;
2131 if (dev
->switch_power_state
!= DRM_SWITCH_POWER_OFF
) {
2132 ret
= i915_drm_suspend(dev
);
2137 ret
= i915_gem_freeze(kdev_to_i915(kdev
));
2144 static int i915_pm_freeze_late(struct device
*kdev
)
2146 struct drm_device
*dev
= &kdev_to_i915(kdev
)->drm
;
2149 if (dev
->switch_power_state
!= DRM_SWITCH_POWER_OFF
) {
2150 ret
= i915_drm_suspend_late(dev
, true);
2155 ret
= i915_gem_freeze_late(kdev_to_i915(kdev
));
2162 /* thaw: called after creating the hibernation image, but before turning off. */
2163 static int i915_pm_thaw_early(struct device
*kdev
)
2165 return i915_pm_resume_early(kdev
);
2168 static int i915_pm_thaw(struct device
*kdev
)
2170 return i915_pm_resume(kdev
);
2173 /* restore: called after loading the hibernation image. */
2174 static int i915_pm_restore_early(struct device
*kdev
)
2176 return i915_pm_resume_early(kdev
);
2179 static int i915_pm_restore(struct device
*kdev
)
2181 return i915_pm_resume(kdev
);
2185 * Save all Gunit registers that may be lost after a D3 and a subsequent
2186 * S0i[R123] transition. The list of registers needing a save/restore is
2187 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2188 * registers in the following way:
2189 * - Driver: saved/restored by the driver
2190 * - Punit : saved/restored by the Punit firmware
2191 * - No, w/o marking: no need to save/restore, since the register is R/O or
2192 * used internally by the HW in a way that doesn't depend
2193 * keeping the content across a suspend/resume.
2194 * - Debug : used for debugging
2196 * We save/restore all registers marked with 'Driver', with the following
2198 * - Registers out of use, including also registers marked with 'Debug'.
2199 * These have no effect on the driver's operation, so we don't save/restore
2200 * them to reduce the overhead.
2201 * - Registers that are fully setup by an initialization function called from
2202 * the resume path. For example many clock gating and RPS/RC6 registers.
2203 * - Registers that provide the right functionality with their reset defaults.
2205 * TODO: Except for registers that based on the above 3 criteria can be safely
2206 * ignored, we save/restore all others, practically treating the HW context as
2207 * a black-box for the driver. Further investigation is needed to reduce the
2208 * saved/restored registers even further, by following the same 3 criteria.
2210 static void vlv_save_gunit_s0ix_state(struct drm_i915_private
*dev_priv
)
2212 struct vlv_s0ix_state
*s
= &dev_priv
->vlv_s0ix_state
;
2215 /* GAM 0x4000-0x4770 */
2216 s
->wr_watermark
= I915_READ(GEN7_WR_WATERMARK
);
2217 s
->gfx_prio_ctrl
= I915_READ(GEN7_GFX_PRIO_CTRL
);
2218 s
->arb_mode
= I915_READ(ARB_MODE
);
2219 s
->gfx_pend_tlb0
= I915_READ(GEN7_GFX_PEND_TLB0
);
2220 s
->gfx_pend_tlb1
= I915_READ(GEN7_GFX_PEND_TLB1
);
2222 for (i
= 0; i
< ARRAY_SIZE(s
->lra_limits
); i
++)
2223 s
->lra_limits
[i
] = I915_READ(GEN7_LRA_LIMITS(i
));
2225 s
->media_max_req_count
= I915_READ(GEN7_MEDIA_MAX_REQ_COUNT
);
2226 s
->gfx_max_req_count
= I915_READ(GEN7_GFX_MAX_REQ_COUNT
);
2228 s
->render_hwsp
= I915_READ(RENDER_HWS_PGA_GEN7
);
2229 s
->ecochk
= I915_READ(GAM_ECOCHK
);
2230 s
->bsd_hwsp
= I915_READ(BSD_HWS_PGA_GEN7
);
2231 s
->blt_hwsp
= I915_READ(BLT_HWS_PGA_GEN7
);
2233 s
->tlb_rd_addr
= I915_READ(GEN7_TLB_RD_ADDR
);
2235 /* MBC 0x9024-0x91D0, 0x8500 */
2236 s
->g3dctl
= I915_READ(VLV_G3DCTL
);
2237 s
->gsckgctl
= I915_READ(VLV_GSCKGCTL
);
2238 s
->mbctl
= I915_READ(GEN6_MBCTL
);
2240 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2241 s
->ucgctl1
= I915_READ(GEN6_UCGCTL1
);
2242 s
->ucgctl3
= I915_READ(GEN6_UCGCTL3
);
2243 s
->rcgctl1
= I915_READ(GEN6_RCGCTL1
);
2244 s
->rcgctl2
= I915_READ(GEN6_RCGCTL2
);
2245 s
->rstctl
= I915_READ(GEN6_RSTCTL
);
2246 s
->misccpctl
= I915_READ(GEN7_MISCCPCTL
);
2248 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2249 s
->gfxpause
= I915_READ(GEN6_GFXPAUSE
);
2250 s
->rpdeuhwtc
= I915_READ(GEN6_RPDEUHWTC
);
2251 s
->rpdeuc
= I915_READ(GEN6_RPDEUC
);
2252 s
->ecobus
= I915_READ(ECOBUS
);
2253 s
->pwrdwnupctl
= I915_READ(VLV_PWRDWNUPCTL
);
2254 s
->rp_down_timeout
= I915_READ(GEN6_RP_DOWN_TIMEOUT
);
2255 s
->rp_deucsw
= I915_READ(GEN6_RPDEUCSW
);
2256 s
->rcubmabdtmr
= I915_READ(GEN6_RCUBMABDTMR
);
2257 s
->rcedata
= I915_READ(VLV_RCEDATA
);
2258 s
->spare2gh
= I915_READ(VLV_SPAREG2H
);
2260 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2261 s
->gt_imr
= I915_READ(GTIMR
);
2262 s
->gt_ier
= I915_READ(GTIER
);
2263 s
->pm_imr
= I915_READ(GEN6_PMIMR
);
2264 s
->pm_ier
= I915_READ(GEN6_PMIER
);
2266 for (i
= 0; i
< ARRAY_SIZE(s
->gt_scratch
); i
++)
2267 s
->gt_scratch
[i
] = I915_READ(GEN7_GT_SCRATCH(i
));
2269 /* GT SA CZ domain, 0x100000-0x138124 */
2270 s
->tilectl
= I915_READ(TILECTL
);
2271 s
->gt_fifoctl
= I915_READ(GTFIFOCTL
);
2272 s
->gtlc_wake_ctrl
= I915_READ(VLV_GTLC_WAKE_CTRL
);
2273 s
->gtlc_survive
= I915_READ(VLV_GTLC_SURVIVABILITY_REG
);
2274 s
->pmwgicz
= I915_READ(VLV_PMWGICZ
);
2276 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2277 s
->gu_ctl0
= I915_READ(VLV_GU_CTL0
);
2278 s
->gu_ctl1
= I915_READ(VLV_GU_CTL1
);
2279 s
->pcbr
= I915_READ(VLV_PCBR
);
2280 s
->clock_gate_dis2
= I915_READ(VLV_GUNIT_CLOCK_GATE2
);
2283 * Not saving any of:
2284 * DFT, 0x9800-0x9EC0
2285 * SARB, 0xB000-0xB1FC
2286 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2291 static void vlv_restore_gunit_s0ix_state(struct drm_i915_private
*dev_priv
)
2293 struct vlv_s0ix_state
*s
= &dev_priv
->vlv_s0ix_state
;
2297 /* GAM 0x4000-0x4770 */
2298 I915_WRITE(GEN7_WR_WATERMARK
, s
->wr_watermark
);
2299 I915_WRITE(GEN7_GFX_PRIO_CTRL
, s
->gfx_prio_ctrl
);
2300 I915_WRITE(ARB_MODE
, s
->arb_mode
| (0xffff << 16));
2301 I915_WRITE(GEN7_GFX_PEND_TLB0
, s
->gfx_pend_tlb0
);
2302 I915_WRITE(GEN7_GFX_PEND_TLB1
, s
->gfx_pend_tlb1
);
2304 for (i
= 0; i
< ARRAY_SIZE(s
->lra_limits
); i
++)
2305 I915_WRITE(GEN7_LRA_LIMITS(i
), s
->lra_limits
[i
]);
2307 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT
, s
->media_max_req_count
);
2308 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT
, s
->gfx_max_req_count
);
2310 I915_WRITE(RENDER_HWS_PGA_GEN7
, s
->render_hwsp
);
2311 I915_WRITE(GAM_ECOCHK
, s
->ecochk
);
2312 I915_WRITE(BSD_HWS_PGA_GEN7
, s
->bsd_hwsp
);
2313 I915_WRITE(BLT_HWS_PGA_GEN7
, s
->blt_hwsp
);
2315 I915_WRITE(GEN7_TLB_RD_ADDR
, s
->tlb_rd_addr
);
2317 /* MBC 0x9024-0x91D0, 0x8500 */
2318 I915_WRITE(VLV_G3DCTL
, s
->g3dctl
);
2319 I915_WRITE(VLV_GSCKGCTL
, s
->gsckgctl
);
2320 I915_WRITE(GEN6_MBCTL
, s
->mbctl
);
2322 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2323 I915_WRITE(GEN6_UCGCTL1
, s
->ucgctl1
);
2324 I915_WRITE(GEN6_UCGCTL3
, s
->ucgctl3
);
2325 I915_WRITE(GEN6_RCGCTL1
, s
->rcgctl1
);
2326 I915_WRITE(GEN6_RCGCTL2
, s
->rcgctl2
);
2327 I915_WRITE(GEN6_RSTCTL
, s
->rstctl
);
2328 I915_WRITE(GEN7_MISCCPCTL
, s
->misccpctl
);
2330 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2331 I915_WRITE(GEN6_GFXPAUSE
, s
->gfxpause
);
2332 I915_WRITE(GEN6_RPDEUHWTC
, s
->rpdeuhwtc
);
2333 I915_WRITE(GEN6_RPDEUC
, s
->rpdeuc
);
2334 I915_WRITE(ECOBUS
, s
->ecobus
);
2335 I915_WRITE(VLV_PWRDWNUPCTL
, s
->pwrdwnupctl
);
2336 I915_WRITE(GEN6_RP_DOWN_TIMEOUT
,s
->rp_down_timeout
);
2337 I915_WRITE(GEN6_RPDEUCSW
, s
->rp_deucsw
);
2338 I915_WRITE(GEN6_RCUBMABDTMR
, s
->rcubmabdtmr
);
2339 I915_WRITE(VLV_RCEDATA
, s
->rcedata
);
2340 I915_WRITE(VLV_SPAREG2H
, s
->spare2gh
);
2342 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2343 I915_WRITE(GTIMR
, s
->gt_imr
);
2344 I915_WRITE(GTIER
, s
->gt_ier
);
2345 I915_WRITE(GEN6_PMIMR
, s
->pm_imr
);
2346 I915_WRITE(GEN6_PMIER
, s
->pm_ier
);
2348 for (i
= 0; i
< ARRAY_SIZE(s
->gt_scratch
); i
++)
2349 I915_WRITE(GEN7_GT_SCRATCH(i
), s
->gt_scratch
[i
]);
2351 /* GT SA CZ domain, 0x100000-0x138124 */
2352 I915_WRITE(TILECTL
, s
->tilectl
);
2353 I915_WRITE(GTFIFOCTL
, s
->gt_fifoctl
);
2355 * Preserve the GT allow wake and GFX force clock bit, they are not
2356 * be restored, as they are used to control the s0ix suspend/resume
2357 * sequence by the caller.
2359 val
= I915_READ(VLV_GTLC_WAKE_CTRL
);
2360 val
&= VLV_GTLC_ALLOWWAKEREQ
;
2361 val
|= s
->gtlc_wake_ctrl
& ~VLV_GTLC_ALLOWWAKEREQ
;
2362 I915_WRITE(VLV_GTLC_WAKE_CTRL
, val
);
2364 val
= I915_READ(VLV_GTLC_SURVIVABILITY_REG
);
2365 val
&= VLV_GFX_CLK_FORCE_ON_BIT
;
2366 val
|= s
->gtlc_survive
& ~VLV_GFX_CLK_FORCE_ON_BIT
;
2367 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG
, val
);
2369 I915_WRITE(VLV_PMWGICZ
, s
->pmwgicz
);
2371 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2372 I915_WRITE(VLV_GU_CTL0
, s
->gu_ctl0
);
2373 I915_WRITE(VLV_GU_CTL1
, s
->gu_ctl1
);
2374 I915_WRITE(VLV_PCBR
, s
->pcbr
);
2375 I915_WRITE(VLV_GUNIT_CLOCK_GATE2
, s
->clock_gate_dis2
);
2378 static int vlv_wait_for_pw_status(struct drm_i915_private
*dev_priv
,
2381 /* The HW does not like us polling for PW_STATUS frequently, so
2382 * use the sleeping loop rather than risk the busy spin within
2383 * intel_wait_for_register().
2385 * Transitioning between RC6 states should be at most 2ms (see
2386 * valleyview_enable_rps) so use a 3ms timeout.
2388 return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS
) & mask
) == val
,
2392 int vlv_force_gfx_clock(struct drm_i915_private
*dev_priv
, bool force_on
)
2397 val
= I915_READ(VLV_GTLC_SURVIVABILITY_REG
);
2398 val
&= ~VLV_GFX_CLK_FORCE_ON_BIT
;
2400 val
|= VLV_GFX_CLK_FORCE_ON_BIT
;
2401 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG
, val
);
2406 err
= intel_wait_for_register(dev_priv
,
2407 VLV_GTLC_SURVIVABILITY_REG
,
2408 VLV_GFX_CLK_STATUS_BIT
,
2409 VLV_GFX_CLK_STATUS_BIT
,
2412 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2413 I915_READ(VLV_GTLC_SURVIVABILITY_REG
));
2418 static int vlv_allow_gt_wake(struct drm_i915_private
*dev_priv
, bool allow
)
2424 val
= I915_READ(VLV_GTLC_WAKE_CTRL
);
2425 val
&= ~VLV_GTLC_ALLOWWAKEREQ
;
2427 val
|= VLV_GTLC_ALLOWWAKEREQ
;
2428 I915_WRITE(VLV_GTLC_WAKE_CTRL
, val
);
2429 POSTING_READ(VLV_GTLC_WAKE_CTRL
);
2431 mask
= VLV_GTLC_ALLOWWAKEACK
;
2432 val
= allow
? mask
: 0;
2434 err
= vlv_wait_for_pw_status(dev_priv
, mask
, val
);
2436 DRM_ERROR("timeout disabling GT waking\n");
2441 static void vlv_wait_for_gt_wells(struct drm_i915_private
*dev_priv
,
2447 mask
= VLV_GTLC_PW_MEDIA_STATUS_MASK
| VLV_GTLC_PW_RENDER_STATUS_MASK
;
2448 val
= wait_for_on
? mask
: 0;
2451 * RC6 transitioning can be delayed up to 2 msec (see
2452 * valleyview_enable_rps), use 3 msec for safety.
2454 if (vlv_wait_for_pw_status(dev_priv
, mask
, val
))
2455 DRM_ERROR("timeout waiting for GT wells to go %s\n",
2456 onoff(wait_for_on
));
2459 static void vlv_check_no_gt_access(struct drm_i915_private
*dev_priv
)
2461 if (!(I915_READ(VLV_GTLC_PW_STATUS
) & VLV_GTLC_ALLOWWAKEERR
))
2464 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
2465 I915_WRITE(VLV_GTLC_PW_STATUS
, VLV_GTLC_ALLOWWAKEERR
);
2468 static int vlv_suspend_complete(struct drm_i915_private
*dev_priv
)
2474 * Bspec defines the following GT well on flags as debug only, so
2475 * don't treat them as hard failures.
2477 vlv_wait_for_gt_wells(dev_priv
, false);
2479 mask
= VLV_GTLC_RENDER_CTX_EXISTS
| VLV_GTLC_MEDIA_CTX_EXISTS
;
2480 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL
) & mask
) != mask
);
2482 vlv_check_no_gt_access(dev_priv
);
2484 err
= vlv_force_gfx_clock(dev_priv
, true);
2488 err
= vlv_allow_gt_wake(dev_priv
, false);
2492 if (!IS_CHERRYVIEW(dev_priv
))
2493 vlv_save_gunit_s0ix_state(dev_priv
);
2495 err
= vlv_force_gfx_clock(dev_priv
, false);
2502 /* For safety always re-enable waking and disable gfx clock forcing */
2503 vlv_allow_gt_wake(dev_priv
, true);
2505 vlv_force_gfx_clock(dev_priv
, false);
2510 static int vlv_resume_prepare(struct drm_i915_private
*dev_priv
,
2517 * If any of the steps fail just try to continue, that's the best we
2518 * can do at this point. Return the first error code (which will also
2519 * leave RPM permanently disabled).
2521 ret
= vlv_force_gfx_clock(dev_priv
, true);
2523 if (!IS_CHERRYVIEW(dev_priv
))
2524 vlv_restore_gunit_s0ix_state(dev_priv
);
2526 err
= vlv_allow_gt_wake(dev_priv
, true);
2530 err
= vlv_force_gfx_clock(dev_priv
, false);
2534 vlv_check_no_gt_access(dev_priv
);
2537 intel_init_clock_gating(dev_priv
);
2542 static int intel_runtime_suspend(struct device
*kdev
)
2544 struct pci_dev
*pdev
= to_pci_dev(kdev
);
2545 struct drm_device
*dev
= pci_get_drvdata(pdev
);
2546 struct drm_i915_private
*dev_priv
= to_i915(dev
);
2549 if (WARN_ON_ONCE(!(dev_priv
->gt_pm
.rc6
.enabled
&& HAS_RC6(dev_priv
))))
2552 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv
)))
2555 DRM_DEBUG_KMS("Suspending device\n");
2557 disable_rpm_wakeref_asserts(dev_priv
);
2560 * We are safe here against re-faults, since the fault handler takes
2563 i915_gem_runtime_suspend(dev_priv
);
2565 intel_guc_suspend(dev_priv
);
2567 intel_runtime_pm_disable_interrupts(dev_priv
);
2569 intel_uncore_suspend(dev_priv
);
2572 if (IS_GEN9_LP(dev_priv
)) {
2573 bxt_display_core_uninit(dev_priv
);
2574 bxt_enable_dc9(dev_priv
);
2575 } else if (IS_HASWELL(dev_priv
) || IS_BROADWELL(dev_priv
)) {
2576 hsw_enable_pc8(dev_priv
);
2577 } else if (IS_VALLEYVIEW(dev_priv
) || IS_CHERRYVIEW(dev_priv
)) {
2578 ret
= vlv_suspend_complete(dev_priv
);
2582 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret
);
2583 intel_uncore_runtime_resume(dev_priv
);
2585 intel_runtime_pm_enable_interrupts(dev_priv
);
2587 enable_rpm_wakeref_asserts(dev_priv
);
2592 enable_rpm_wakeref_asserts(dev_priv
);
2593 WARN_ON_ONCE(atomic_read(&dev_priv
->runtime_pm
.wakeref_count
));
2595 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv
))
2596 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2598 dev_priv
->runtime_pm
.suspended
= true;
2601 * FIXME: We really should find a document that references the arguments
2604 if (IS_BROADWELL(dev_priv
)) {
2606 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2607 * being detected, and the call we do at intel_runtime_resume()
2608 * won't be able to restore them. Since PCI_D3hot matches the
2609 * actual specification and appears to be working, use it.
2611 intel_opregion_notify_adapter(dev_priv
, PCI_D3hot
);
2614 * current versions of firmware which depend on this opregion
2615 * notification have repurposed the D1 definition to mean
2616 * "runtime suspended" vs. what you would normally expect (D3)
2617 * to distinguish it from notifications that might be sent via
2620 intel_opregion_notify_adapter(dev_priv
, PCI_D1
);
2623 assert_forcewakes_inactive(dev_priv
);
2625 if (!IS_VALLEYVIEW(dev_priv
) && !IS_CHERRYVIEW(dev_priv
))
2626 intel_hpd_poll_init(dev_priv
);
2628 DRM_DEBUG_KMS("Device suspended\n");
2632 static int intel_runtime_resume(struct device
*kdev
)
2634 struct pci_dev
*pdev
= to_pci_dev(kdev
);
2635 struct drm_device
*dev
= pci_get_drvdata(pdev
);
2636 struct drm_i915_private
*dev_priv
= to_i915(dev
);
2639 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv
)))
2642 DRM_DEBUG_KMS("Resuming device\n");
2644 WARN_ON_ONCE(atomic_read(&dev_priv
->runtime_pm
.wakeref_count
));
2645 disable_rpm_wakeref_asserts(dev_priv
);
2647 intel_opregion_notify_adapter(dev_priv
, PCI_D0
);
2648 dev_priv
->runtime_pm
.suspended
= false;
2649 if (intel_uncore_unclaimed_mmio(dev_priv
))
2650 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
2652 intel_guc_resume(dev_priv
);
2654 if (IS_GEN9_LP(dev_priv
)) {
2655 bxt_disable_dc9(dev_priv
);
2656 bxt_display_core_init(dev_priv
, true);
2657 if (dev_priv
->csr
.dmc_payload
&&
2658 (dev_priv
->csr
.allowed_dc_mask
& DC_STATE_EN_UPTO_DC5
))
2659 gen9_enable_dc5(dev_priv
);
2660 } else if (IS_HASWELL(dev_priv
) || IS_BROADWELL(dev_priv
)) {
2661 hsw_disable_pc8(dev_priv
);
2662 } else if (IS_VALLEYVIEW(dev_priv
) || IS_CHERRYVIEW(dev_priv
)) {
2663 ret
= vlv_resume_prepare(dev_priv
, true);
2666 intel_uncore_runtime_resume(dev_priv
);
2669 * No point of rolling back things in case of an error, as the best
2670 * we can do is to hope that things will still work (and disable RPM).
2672 i915_gem_init_swizzling(dev_priv
);
2673 i915_gem_restore_fences(dev_priv
);
2675 intel_runtime_pm_enable_interrupts(dev_priv
);
2678 * On VLV/CHV display interrupts are part of the display
2679 * power well, so hpd is reinitialized from there. For
2680 * everyone else do it here.
2682 if (!IS_VALLEYVIEW(dev_priv
) && !IS_CHERRYVIEW(dev_priv
))
2683 intel_hpd_init(dev_priv
);
2685 intel_enable_ipc(dev_priv
);
2687 enable_rpm_wakeref_asserts(dev_priv
);
2690 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret
);
2692 DRM_DEBUG_KMS("Device resumed\n");
2697 const struct dev_pm_ops i915_pm_ops
= {
2699 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2702 .suspend
= i915_pm_suspend
,
2703 .suspend_late
= i915_pm_suspend_late
,
2704 .resume_early
= i915_pm_resume_early
,
2705 .resume
= i915_pm_resume
,
2709 * @freeze, @freeze_late : called (1) before creating the
2710 * hibernation image [PMSG_FREEZE] and
2711 * (2) after rebooting, before restoring
2712 * the image [PMSG_QUIESCE]
2713 * @thaw, @thaw_early : called (1) after creating the hibernation
2714 * image, before writing it [PMSG_THAW]
2715 * and (2) after failing to create or
2716 * restore the image [PMSG_RECOVER]
2717 * @poweroff, @poweroff_late: called after writing the hibernation
2718 * image, before rebooting [PMSG_HIBERNATE]
2719 * @restore, @restore_early : called after rebooting and restoring the
2720 * hibernation image [PMSG_RESTORE]
2722 .freeze
= i915_pm_freeze
,
2723 .freeze_late
= i915_pm_freeze_late
,
2724 .thaw_early
= i915_pm_thaw_early
,
2725 .thaw
= i915_pm_thaw
,
2726 .poweroff
= i915_pm_suspend
,
2727 .poweroff_late
= i915_pm_poweroff_late
,
2728 .restore_early
= i915_pm_restore_early
,
2729 .restore
= i915_pm_restore
,
2731 /* S0ix (via runtime suspend) event handlers */
2732 .runtime_suspend
= intel_runtime_suspend
,
2733 .runtime_resume
= intel_runtime_resume
,
2736 static const struct vm_operations_struct i915_gem_vm_ops
= {
2737 .fault
= i915_gem_fault
,
2738 .open
= drm_gem_vm_open
,
2739 .close
= drm_gem_vm_close
,
2742 static const struct file_operations i915_driver_fops
= {
2743 .owner
= THIS_MODULE
,
2745 .release
= drm_release
,
2746 .unlocked_ioctl
= drm_ioctl
,
2747 .mmap
= drm_gem_mmap
,
2750 .compat_ioctl
= i915_compat_ioctl
,
2751 .llseek
= noop_llseek
,
2755 i915_gem_reject_pin_ioctl(struct drm_device
*dev
, void *data
,
2756 struct drm_file
*file
)
2761 static const struct drm_ioctl_desc i915_ioctls
[] = {
2762 DRM_IOCTL_DEF_DRV(I915_INIT
, drm_noop
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
2763 DRM_IOCTL_DEF_DRV(I915_FLUSH
, drm_noop
, DRM_AUTH
),
2764 DRM_IOCTL_DEF_DRV(I915_FLIP
, drm_noop
, DRM_AUTH
),
2765 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER
, drm_noop
, DRM_AUTH
),
2766 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT
, drm_noop
, DRM_AUTH
),
2767 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT
, drm_noop
, DRM_AUTH
),
2768 DRM_IOCTL_DEF_DRV(I915_GETPARAM
, i915_getparam
, DRM_AUTH
|DRM_RENDER_ALLOW
),
2769 DRM_IOCTL_DEF_DRV(I915_SETPARAM
, drm_noop
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
2770 DRM_IOCTL_DEF_DRV(I915_ALLOC
, drm_noop
, DRM_AUTH
),
2771 DRM_IOCTL_DEF_DRV(I915_FREE
, drm_noop
, DRM_AUTH
),
2772 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP
, drm_noop
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
2773 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER
, drm_noop
, DRM_AUTH
),
2774 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP
, drm_noop
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
2775 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE
, drm_noop
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
2776 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE
, drm_noop
, DRM_AUTH
),
2777 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP
, drm_noop
, DRM_AUTH
),
2778 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR
, drm_noop
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
2779 DRM_IOCTL_DEF_DRV(I915_GEM_INIT
, drm_noop
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
2780 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER
, i915_gem_execbuffer
, DRM_AUTH
),
2781 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR
, i915_gem_execbuffer2
, DRM_AUTH
|DRM_RENDER_ALLOW
),
2782 DRM_IOCTL_DEF_DRV(I915_GEM_PIN
, i915_gem_reject_pin_ioctl
, DRM_AUTH
|DRM_ROOT_ONLY
),
2783 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN
, i915_gem_reject_pin_ioctl
, DRM_AUTH
|DRM_ROOT_ONLY
),
2784 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY
, i915_gem_busy_ioctl
, DRM_AUTH
|DRM_RENDER_ALLOW
),
2785 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING
, i915_gem_set_caching_ioctl
, DRM_RENDER_ALLOW
),
2786 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING
, i915_gem_get_caching_ioctl
, DRM_RENDER_ALLOW
),
2787 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE
, i915_gem_throttle_ioctl
, DRM_AUTH
|DRM_RENDER_ALLOW
),
2788 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT
, drm_noop
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
2789 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT
, drm_noop
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
2790 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE
, i915_gem_create_ioctl
, DRM_RENDER_ALLOW
),
2791 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD
, i915_gem_pread_ioctl
, DRM_RENDER_ALLOW
),
2792 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE
, i915_gem_pwrite_ioctl
, DRM_RENDER_ALLOW
),
2793 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP
, i915_gem_mmap_ioctl
, DRM_RENDER_ALLOW
),
2794 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT
, i915_gem_mmap_gtt_ioctl
, DRM_RENDER_ALLOW
),
2795 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN
, i915_gem_set_domain_ioctl
, DRM_RENDER_ALLOW
),
2796 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH
, i915_gem_sw_finish_ioctl
, DRM_RENDER_ALLOW
),
2797 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING
, i915_gem_set_tiling_ioctl
, DRM_RENDER_ALLOW
),
2798 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING
, i915_gem_get_tiling_ioctl
, DRM_RENDER_ALLOW
),
2799 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE
, i915_gem_get_aperture_ioctl
, DRM_RENDER_ALLOW
),
2800 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID
, intel_get_pipe_from_crtc_id
, 0),
2801 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE
, i915_gem_madvise_ioctl
, DRM_RENDER_ALLOW
),
2802 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE
, intel_overlay_put_image_ioctl
, DRM_MASTER
|DRM_CONTROL_ALLOW
),
2803 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS
, intel_overlay_attrs_ioctl
, DRM_MASTER
|DRM_CONTROL_ALLOW
),
2804 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY
, intel_sprite_set_colorkey
, DRM_MASTER
|DRM_CONTROL_ALLOW
),
2805 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY
, drm_noop
, DRM_MASTER
|DRM_CONTROL_ALLOW
),
2806 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT
, i915_gem_wait_ioctl
, DRM_AUTH
|DRM_RENDER_ALLOW
),
2807 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE
, i915_gem_context_create_ioctl
, DRM_RENDER_ALLOW
),
2808 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY
, i915_gem_context_destroy_ioctl
, DRM_RENDER_ALLOW
),
2809 DRM_IOCTL_DEF_DRV(I915_REG_READ
, i915_reg_read_ioctl
, DRM_RENDER_ALLOW
),
2810 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS
, i915_gem_context_reset_stats_ioctl
, DRM_RENDER_ALLOW
),
2811 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR
, i915_gem_userptr_ioctl
, DRM_RENDER_ALLOW
),
2812 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM
, i915_gem_context_getparam_ioctl
, DRM_RENDER_ALLOW
),
2813 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM
, i915_gem_context_setparam_ioctl
, DRM_RENDER_ALLOW
),
2814 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN
, i915_perf_open_ioctl
, DRM_RENDER_ALLOW
),
2815 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG
, i915_perf_add_config_ioctl
, DRM_UNLOCKED
|DRM_RENDER_ALLOW
),
2816 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG
, i915_perf_remove_config_ioctl
, DRM_UNLOCKED
|DRM_RENDER_ALLOW
),
2819 static struct drm_driver driver
= {
2820 /* Don't use MTRRs here; the Xserver or userspace app should
2821 * deal with them for Intel hardware.
2824 DRIVER_HAVE_IRQ
| DRIVER_IRQ_SHARED
| DRIVER_GEM
| DRIVER_PRIME
|
2825 DRIVER_RENDER
| DRIVER_MODESET
| DRIVER_ATOMIC
| DRIVER_SYNCOBJ
,
2826 .release
= i915_driver_release
,
2827 .open
= i915_driver_open
,
2828 .lastclose
= i915_driver_lastclose
,
2829 .postclose
= i915_driver_postclose
,
2831 .gem_close_object
= i915_gem_close_object
,
2832 .gem_free_object_unlocked
= i915_gem_free_object
,
2833 .gem_vm_ops
= &i915_gem_vm_ops
,
2835 .prime_handle_to_fd
= drm_gem_prime_handle_to_fd
,
2836 .prime_fd_to_handle
= drm_gem_prime_fd_to_handle
,
2837 .gem_prime_export
= i915_gem_prime_export
,
2838 .gem_prime_import
= i915_gem_prime_import
,
2840 .dumb_create
= i915_gem_dumb_create
,
2841 .dumb_map_offset
= i915_gem_mmap_gtt
,
2842 .ioctls
= i915_ioctls
,
2843 .num_ioctls
= ARRAY_SIZE(i915_ioctls
),
2844 .fops
= &i915_driver_fops
,
2845 .name
= DRIVER_NAME
,
2846 .desc
= DRIVER_DESC
,
2847 .date
= DRIVER_DATE
,
2848 .major
= DRIVER_MAJOR
,
2849 .minor
= DRIVER_MINOR
,
2850 .patchlevel
= DRIVER_PATCHLEVEL
,
2853 #if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2854 #include "selftests/mock_drm.c"