Merge tag 'for_linus' of git://git.kernel.org/pub/scm/linux/kernel/git/mst/vhost
[cris-mirror.git] / drivers / gpu / drm / nouveau / nouveau_reg.h
blobb5b5fe40779d7a54dba9723657c37a25538b12f6
1 /* SPDX-License-Identifier: GPL-2.0 */
3 #define NV04_PFB_BOOT_0 0x00100000
4 # define NV04_PFB_BOOT_0_RAM_AMOUNT 0x00000003
5 # define NV04_PFB_BOOT_0_RAM_AMOUNT_32MB 0x00000000
6 # define NV04_PFB_BOOT_0_RAM_AMOUNT_4MB 0x00000001
7 # define NV04_PFB_BOOT_0_RAM_AMOUNT_8MB 0x00000002
8 # define NV04_PFB_BOOT_0_RAM_AMOUNT_16MB 0x00000003
9 # define NV04_PFB_BOOT_0_RAM_WIDTH_128 0x00000004
10 # define NV04_PFB_BOOT_0_RAM_TYPE 0x00000028
11 # define NV04_PFB_BOOT_0_RAM_TYPE_SGRAM_8MBIT 0x00000000
12 # define NV04_PFB_BOOT_0_RAM_TYPE_SGRAM_16MBIT 0x00000008
13 # define NV04_PFB_BOOT_0_RAM_TYPE_SGRAM_16MBIT_4BANK 0x00000010
14 # define NV04_PFB_BOOT_0_RAM_TYPE_SDRAM_16MBIT 0x00000018
15 # define NV04_PFB_BOOT_0_RAM_TYPE_SDRAM_64MBIT 0x00000020
16 # define NV04_PFB_BOOT_0_RAM_TYPE_SDRAM_64MBITX16 0x00000028
17 # define NV04_PFB_BOOT_0_UMA_ENABLE 0x00000100
18 # define NV04_PFB_BOOT_0_UMA_SIZE 0x0000f000
19 #define NV04_PFB_DEBUG_0 0x00100080
20 # define NV04_PFB_DEBUG_0_PAGE_MODE 0x00000001
21 # define NV04_PFB_DEBUG_0_REFRESH_OFF 0x00000010
22 # define NV04_PFB_DEBUG_0_REFRESH_COUNTX64 0x00003f00
23 # define NV04_PFB_DEBUG_0_REFRESH_SLOW_CLK 0x00004000
24 # define NV04_PFB_DEBUG_0_SAFE_MODE 0x00008000
25 # define NV04_PFB_DEBUG_0_ALOM_ENABLE 0x00010000
26 # define NV04_PFB_DEBUG_0_CASOE 0x00100000
27 # define NV04_PFB_DEBUG_0_CKE_INVERT 0x10000000
28 # define NV04_PFB_DEBUG_0_REFINC 0x20000000
29 # define NV04_PFB_DEBUG_0_SAVE_POWER_OFF 0x40000000
30 #define NV04_PFB_CFG0 0x00100200
31 # define NV04_PFB_CFG0_SCRAMBLE 0x20000000
32 #define NV04_PFB_CFG1 0x00100204
33 #define NV04_PFB_FIFO_DATA 0x0010020c
34 # define NV10_PFB_FIFO_DATA_RAM_AMOUNT_MB_MASK 0xfff00000
35 # define NV10_PFB_FIFO_DATA_RAM_AMOUNT_MB_SHIFT 20
36 #define NV10_PFB_REFCTRL 0x00100210
37 # define NV10_PFB_REFCTRL_VALID_1 (1 << 31)
38 #define NV04_PFB_PAD 0x0010021c
39 # define NV04_PFB_PAD_CKE_NORMAL (1 << 0)
40 #define NV10_PFB_TILE(i) (0x00100240 + (i*16))
41 #define NV10_PFB_TILE__SIZE 8
42 #define NV10_PFB_TLIMIT(i) (0x00100244 + (i*16))
43 #define NV10_PFB_TSIZE(i) (0x00100248 + (i*16))
44 #define NV10_PFB_TSTATUS(i) (0x0010024c + (i*16))
45 #define NV04_PFB_REF 0x001002d0
46 # define NV04_PFB_REF_CMD_REFRESH (1 << 0)
47 #define NV04_PFB_PRE 0x001002d4
48 # define NV04_PFB_PRE_CMD_PRECHARGE (1 << 0)
49 #define NV20_PFB_ZCOMP(i) (0x00100300 + 4*(i))
50 # define NV20_PFB_ZCOMP_MODE_32 (4 << 24)
51 # define NV20_PFB_ZCOMP_EN (1 << 31)
52 # define NV25_PFB_ZCOMP_MODE_16 (1 << 20)
53 # define NV25_PFB_ZCOMP_MODE_32 (2 << 20)
54 #define NV10_PFB_CLOSE_PAGE2 0x0010033c
55 #define NV04_PFB_SCRAMBLE(i) (0x00100400 + 4 * (i))
56 #define NV40_PFB_TILE(i) (0x00100600 + (i*16))
57 #define NV40_PFB_TILE__SIZE_0 12
58 #define NV40_PFB_TILE__SIZE_1 15
59 #define NV40_PFB_TLIMIT(i) (0x00100604 + (i*16))
60 #define NV40_PFB_TSIZE(i) (0x00100608 + (i*16))
61 #define NV40_PFB_TSTATUS(i) (0x0010060c + (i*16))
62 #define NV40_PFB_UNK_800 0x00100800
64 #define NV_PEXTDEV_BOOT_0 0x00101000
65 #define NV_PEXTDEV_BOOT_0_RAMCFG 0x0000003c
66 # define NV_PEXTDEV_BOOT_0_STRAP_FP_IFACE_12BIT (8 << 12)
67 #define NV_PEXTDEV_BOOT_3 0x0010100c
69 #define NV_RAMIN 0x00700000
71 #define NV_RAMHT_HANDLE_OFFSET 0
72 #define NV_RAMHT_CONTEXT_OFFSET 4
73 # define NV_RAMHT_CONTEXT_VALID (1<<31)
74 # define NV_RAMHT_CONTEXT_CHANNEL_SHIFT 24
75 # define NV_RAMHT_CONTEXT_ENGINE_SHIFT 16
76 # define NV_RAMHT_CONTEXT_ENGINE_SW 0
77 # define NV_RAMHT_CONTEXT_ENGINE_GRAPHICS 1
78 # define NV_RAMHT_CONTEXT_INSTANCE_SHIFT 0
79 # define NV40_RAMHT_CONTEXT_CHANNEL_SHIFT 23
80 # define NV40_RAMHT_CONTEXT_ENGINE_SHIFT 20
81 # define NV40_RAMHT_CONTEXT_INSTANCE_SHIFT 0
83 /* Some object classes we care about in the drm */
84 #define NV_CLASS_DMA_FROM_MEMORY 0x00000002
85 #define NV_CLASS_DMA_TO_MEMORY 0x00000003
86 #define NV_CLASS_NULL 0x00000030
87 #define NV_CLASS_DMA_IN_MEMORY 0x0000003D
89 #define NV03_USER(i) (0x00800000+(i*NV03_USER_SIZE))
90 #define NV03_USER__SIZE 16
91 #define NV10_USER__SIZE 32
92 #define NV03_USER_SIZE 0x00010000
93 #define NV03_USER_DMA_PUT(i) (0x00800040+(i*NV03_USER_SIZE))
94 #define NV03_USER_DMA_PUT__SIZE 16
95 #define NV10_USER_DMA_PUT__SIZE 32
96 #define NV03_USER_DMA_GET(i) (0x00800044+(i*NV03_USER_SIZE))
97 #define NV03_USER_DMA_GET__SIZE 16
98 #define NV10_USER_DMA_GET__SIZE 32
99 #define NV03_USER_REF_CNT(i) (0x00800048+(i*NV03_USER_SIZE))
100 #define NV03_USER_REF_CNT__SIZE 16
101 #define NV10_USER_REF_CNT__SIZE 32
103 #define NV40_USER(i) (0x00c00000+(i*NV40_USER_SIZE))
104 #define NV40_USER_SIZE 0x00001000
105 #define NV40_USER_DMA_PUT(i) (0x00c00040+(i*NV40_USER_SIZE))
106 #define NV40_USER_DMA_PUT__SIZE 32
107 #define NV40_USER_DMA_GET(i) (0x00c00044+(i*NV40_USER_SIZE))
108 #define NV40_USER_DMA_GET__SIZE 32
109 #define NV40_USER_REF_CNT(i) (0x00c00048+(i*NV40_USER_SIZE))
110 #define NV40_USER_REF_CNT__SIZE 32
112 #define NV50_USER(i) (0x00c00000+(i*NV50_USER_SIZE))
113 #define NV50_USER_SIZE 0x00002000
114 #define NV50_USER_DMA_PUT(i) (0x00c00040+(i*NV50_USER_SIZE))
115 #define NV50_USER_DMA_PUT__SIZE 128
116 #define NV50_USER_DMA_GET(i) (0x00c00044+(i*NV50_USER_SIZE))
117 #define NV50_USER_DMA_GET__SIZE 128
118 #define NV50_USER_REF_CNT(i) (0x00c00048+(i*NV50_USER_SIZE))
119 #define NV50_USER_REF_CNT__SIZE 128
121 #define NV03_FIFO_SIZE 0x8000UL
123 #define NV03_PMC_BOOT_0 0x00000000
124 #define NV03_PMC_BOOT_1 0x00000004
125 #define NV03_PMC_INTR_0 0x00000100
126 # define NV_PMC_INTR_0_PFIFO_PENDING (1<<8)
127 # define NV_PMC_INTR_0_PGRAPH_PENDING (1<<12)
128 # define NV_PMC_INTR_0_NV50_I2C_PENDING (1<<21)
129 # define NV_PMC_INTR_0_CRTC0_PENDING (1<<24)
130 # define NV_PMC_INTR_0_CRTC1_PENDING (1<<25)
131 # define NV_PMC_INTR_0_NV50_DISPLAY_PENDING (1<<26)
132 # define NV_PMC_INTR_0_CRTCn_PENDING (3<<24)
133 #define NV03_PMC_INTR_EN_0 0x00000140
134 # define NV_PMC_INTR_EN_0_MASTER_ENABLE (1<<0)
135 #define NV03_PMC_ENABLE 0x00000200
136 # define NV_PMC_ENABLE_PFIFO (1<<8)
137 # define NV_PMC_ENABLE_PGRAPH (1<<12)
138 /* Disabling the below bit breaks newer (G7X only?) mobile chipsets,
139 * the card will hang early on in the X init process.
141 # define NV_PMC_ENABLE_UNK13 (1<<13)
142 #define NV40_PMC_GRAPH_UNITS 0x00001540
143 #define NV40_PMC_BACKLIGHT 0x000015f0
144 # define NV40_PMC_BACKLIGHT_MASK 0x001f0000
145 #define NV40_PMC_1700 0x00001700
146 #define NV40_PMC_1704 0x00001704
147 #define NV40_PMC_1708 0x00001708
148 #define NV40_PMC_170C 0x0000170C
150 /* probably PMC ? */
151 #define NV50_PUNK_BAR0_PRAMIN 0x00001700
152 #define NV50_PUNK_BAR_CFG_BASE 0x00001704
153 #define NV50_PUNK_BAR_CFG_BASE_VALID (1<<30)
154 #define NV50_PUNK_BAR1_CTXDMA 0x00001708
155 #define NV50_PUNK_BAR1_CTXDMA_VALID (1<<31)
156 #define NV50_PUNK_BAR3_CTXDMA 0x0000170C
157 #define NV50_PUNK_BAR3_CTXDMA_VALID (1<<31)
158 #define NV50_PUNK_UNK1710 0x00001710
160 #define NV04_PBUS_PCI_NV_1 0x00001804
161 #define NV04_PBUS_PCI_NV_19 0x0000184C
162 #define NV04_PBUS_PCI_NV_20 0x00001850
163 # define NV04_PBUS_PCI_NV_20_ROM_SHADOW_DISABLED (0 << 0)
164 # define NV04_PBUS_PCI_NV_20_ROM_SHADOW_ENABLED (1 << 0)
166 #define NV04_PTIMER_INTR_0 0x00009100
167 #define NV04_PTIMER_INTR_EN_0 0x00009140
168 #define NV04_PTIMER_NUMERATOR 0x00009200
169 #define NV04_PTIMER_DENOMINATOR 0x00009210
170 #define NV04_PTIMER_TIME_0 0x00009400
171 #define NV04_PTIMER_TIME_1 0x00009410
172 #define NV04_PTIMER_ALARM_0 0x00009420
174 #define NV04_PGRAPH_DEBUG_0 0x00400080
175 #define NV04_PGRAPH_DEBUG_1 0x00400084
176 #define NV04_PGRAPH_DEBUG_2 0x00400088
177 #define NV04_PGRAPH_DEBUG_3 0x0040008c
178 #define NV10_PGRAPH_DEBUG_4 0x00400090
179 #define NV03_PGRAPH_INTR 0x00400100
180 #define NV03_PGRAPH_NSTATUS 0x00400104
181 # define NV04_PGRAPH_NSTATUS_STATE_IN_USE (1<<11)
182 # define NV04_PGRAPH_NSTATUS_INVALID_STATE (1<<12)
183 # define NV04_PGRAPH_NSTATUS_BAD_ARGUMENT (1<<13)
184 # define NV04_PGRAPH_NSTATUS_PROTECTION_FAULT (1<<14)
185 # define NV10_PGRAPH_NSTATUS_STATE_IN_USE (1<<23)
186 # define NV10_PGRAPH_NSTATUS_INVALID_STATE (1<<24)
187 # define NV10_PGRAPH_NSTATUS_BAD_ARGUMENT (1<<25)
188 # define NV10_PGRAPH_NSTATUS_PROTECTION_FAULT (1<<26)
189 #define NV03_PGRAPH_NSOURCE 0x00400108
190 # define NV03_PGRAPH_NSOURCE_NOTIFICATION (1<<0)
191 # define NV03_PGRAPH_NSOURCE_DATA_ERROR (1<<1)
192 # define NV03_PGRAPH_NSOURCE_PROTECTION_ERROR (1<<2)
193 # define NV03_PGRAPH_NSOURCE_RANGE_EXCEPTION (1<<3)
194 # define NV03_PGRAPH_NSOURCE_LIMIT_COLOR (1<<4)
195 # define NV03_PGRAPH_NSOURCE_LIMIT_ZETA (1<<5)
196 # define NV03_PGRAPH_NSOURCE_ILLEGAL_MTHD (1<<6)
197 # define NV03_PGRAPH_NSOURCE_DMA_R_PROTECTION (1<<7)
198 # define NV03_PGRAPH_NSOURCE_DMA_W_PROTECTION (1<<8)
199 # define NV03_PGRAPH_NSOURCE_FORMAT_EXCEPTION (1<<9)
200 # define NV03_PGRAPH_NSOURCE_PATCH_EXCEPTION (1<<10)
201 # define NV03_PGRAPH_NSOURCE_STATE_INVALID (1<<11)
202 # define NV03_PGRAPH_NSOURCE_DOUBLE_NOTIFY (1<<12)
203 # define NV03_PGRAPH_NSOURCE_NOTIFY_IN_USE (1<<13)
204 # define NV03_PGRAPH_NSOURCE_METHOD_CNT (1<<14)
205 # define NV03_PGRAPH_NSOURCE_BFR_NOTIFICATION (1<<15)
206 # define NV03_PGRAPH_NSOURCE_DMA_VTX_PROTECTION (1<<16)
207 # define NV03_PGRAPH_NSOURCE_DMA_WIDTH_A (1<<17)
208 # define NV03_PGRAPH_NSOURCE_DMA_WIDTH_B (1<<18)
209 #define NV03_PGRAPH_INTR_EN 0x00400140
210 #define NV40_PGRAPH_INTR_EN 0x0040013C
211 # define NV_PGRAPH_INTR_NOTIFY (1<<0)
212 # define NV_PGRAPH_INTR_MISSING_HW (1<<4)
213 # define NV_PGRAPH_INTR_CONTEXT_SWITCH (1<<12)
214 # define NV_PGRAPH_INTR_BUFFER_NOTIFY (1<<16)
215 # define NV_PGRAPH_INTR_ERROR (1<<20)
216 #define NV10_PGRAPH_CTX_CONTROL 0x00400144
217 #define NV10_PGRAPH_CTX_USER 0x00400148
218 #define NV10_PGRAPH_CTX_SWITCH(i) (0x0040014C + 0x4*(i))
219 #define NV04_PGRAPH_CTX_SWITCH1 0x00400160
220 #define NV10_PGRAPH_CTX_CACHE(i, j) (0x00400160 \
221 + 0x4*(i) + 0x20*(j))
222 #define NV04_PGRAPH_CTX_SWITCH2 0x00400164
223 #define NV04_PGRAPH_CTX_SWITCH3 0x00400168
224 #define NV04_PGRAPH_CTX_SWITCH4 0x0040016C
225 #define NV04_PGRAPH_CTX_CONTROL 0x00400170
226 #define NV04_PGRAPH_CTX_USER 0x00400174
227 #define NV04_PGRAPH_CTX_CACHE1 0x00400180
228 #define NV03_PGRAPH_CTX_CONTROL 0x00400190
229 #define NV03_PGRAPH_CTX_USER 0x00400194
230 #define NV04_PGRAPH_CTX_CACHE2 0x004001A0
231 #define NV04_PGRAPH_CTX_CACHE3 0x004001C0
232 #define NV04_PGRAPH_CTX_CACHE4 0x004001E0
233 #define NV40_PGRAPH_CTXCTL_0304 0x00400304
234 #define NV40_PGRAPH_CTXCTL_0304_XFER_CTX 0x00000001
235 #define NV40_PGRAPH_CTXCTL_UCODE_STAT 0x00400308
236 #define NV40_PGRAPH_CTXCTL_UCODE_STAT_IP_MASK 0xff000000
237 #define NV40_PGRAPH_CTXCTL_UCODE_STAT_IP_SHIFT 24
238 #define NV40_PGRAPH_CTXCTL_UCODE_STAT_OP_MASK 0x00ffffff
239 #define NV40_PGRAPH_CTXCTL_0310 0x00400310
240 #define NV40_PGRAPH_CTXCTL_0310_XFER_SAVE 0x00000020
241 #define NV40_PGRAPH_CTXCTL_0310_XFER_LOAD 0x00000040
242 #define NV40_PGRAPH_CTXCTL_030C 0x0040030c
243 #define NV40_PGRAPH_CTXCTL_UCODE_INDEX 0x00400324
244 #define NV40_PGRAPH_CTXCTL_UCODE_DATA 0x00400328
245 #define NV40_PGRAPH_CTXCTL_CUR 0x0040032c
246 #define NV40_PGRAPH_CTXCTL_CUR_LOADED 0x01000000
247 #define NV40_PGRAPH_CTXCTL_CUR_INSTANCE 0x000FFFFF
248 #define NV40_PGRAPH_CTXCTL_NEXT 0x00400330
249 #define NV40_PGRAPH_CTXCTL_NEXT_INSTANCE 0x000fffff
250 #define NV50_PGRAPH_CTXCTL_CUR 0x0040032c
251 #define NV50_PGRAPH_CTXCTL_CUR_LOADED 0x80000000
252 #define NV50_PGRAPH_CTXCTL_CUR_INSTANCE 0x00ffffff
253 #define NV50_PGRAPH_CTXCTL_NEXT 0x00400330
254 #define NV50_PGRAPH_CTXCTL_NEXT_INSTANCE 0x00ffffff
255 #define NV03_PGRAPH_ABS_X_RAM 0x00400400
256 #define NV03_PGRAPH_ABS_Y_RAM 0x00400480
257 #define NV03_PGRAPH_X_MISC 0x00400500
258 #define NV03_PGRAPH_Y_MISC 0x00400504
259 #define NV04_PGRAPH_VALID1 0x00400508
260 #define NV04_PGRAPH_SOURCE_COLOR 0x0040050C
261 #define NV04_PGRAPH_MISC24_0 0x00400510
262 #define NV03_PGRAPH_XY_LOGIC_MISC0 0x00400514
263 #define NV03_PGRAPH_XY_LOGIC_MISC1 0x00400518
264 #define NV03_PGRAPH_XY_LOGIC_MISC2 0x0040051C
265 #define NV03_PGRAPH_XY_LOGIC_MISC3 0x00400520
266 #define NV03_PGRAPH_CLIPX_0 0x00400524
267 #define NV03_PGRAPH_CLIPX_1 0x00400528
268 #define NV03_PGRAPH_CLIPY_0 0x0040052C
269 #define NV03_PGRAPH_CLIPY_1 0x00400530
270 #define NV03_PGRAPH_ABS_ICLIP_XMAX 0x00400534
271 #define NV03_PGRAPH_ABS_ICLIP_YMAX 0x00400538
272 #define NV03_PGRAPH_ABS_UCLIP_XMIN 0x0040053C
273 #define NV03_PGRAPH_ABS_UCLIP_YMIN 0x00400540
274 #define NV03_PGRAPH_ABS_UCLIP_XMAX 0x00400544
275 #define NV03_PGRAPH_ABS_UCLIP_YMAX 0x00400548
276 #define NV03_PGRAPH_ABS_UCLIPA_XMIN 0x00400560
277 #define NV03_PGRAPH_ABS_UCLIPA_YMIN 0x00400564
278 #define NV03_PGRAPH_ABS_UCLIPA_XMAX 0x00400568
279 #define NV03_PGRAPH_ABS_UCLIPA_YMAX 0x0040056C
280 #define NV04_PGRAPH_MISC24_1 0x00400570
281 #define NV04_PGRAPH_MISC24_2 0x00400574
282 #define NV04_PGRAPH_VALID2 0x00400578
283 #define NV04_PGRAPH_PASSTHRU_0 0x0040057C
284 #define NV04_PGRAPH_PASSTHRU_1 0x00400580
285 #define NV04_PGRAPH_PASSTHRU_2 0x00400584
286 #define NV10_PGRAPH_DIMX_TEXTURE 0x00400588
287 #define NV10_PGRAPH_WDIMX_TEXTURE 0x0040058C
288 #define NV04_PGRAPH_COMBINE_0_ALPHA 0x00400590
289 #define NV04_PGRAPH_COMBINE_0_COLOR 0x00400594
290 #define NV04_PGRAPH_COMBINE_1_ALPHA 0x00400598
291 #define NV04_PGRAPH_COMBINE_1_COLOR 0x0040059C
292 #define NV04_PGRAPH_FORMAT_0 0x004005A8
293 #define NV04_PGRAPH_FORMAT_1 0x004005AC
294 #define NV04_PGRAPH_FILTER_0 0x004005B0
295 #define NV04_PGRAPH_FILTER_1 0x004005B4
296 #define NV03_PGRAPH_MONO_COLOR0 0x00400600
297 #define NV04_PGRAPH_ROP3 0x00400604
298 #define NV04_PGRAPH_BETA_AND 0x00400608
299 #define NV04_PGRAPH_BETA_PREMULT 0x0040060C
300 #define NV04_PGRAPH_LIMIT_VIOL_PIX 0x00400610
301 #define NV04_PGRAPH_FORMATS 0x00400618
302 #define NV10_PGRAPH_DEBUG_2 0x00400620
303 #define NV04_PGRAPH_BOFFSET0 0x00400640
304 #define NV04_PGRAPH_BOFFSET1 0x00400644
305 #define NV04_PGRAPH_BOFFSET2 0x00400648
306 #define NV04_PGRAPH_BOFFSET3 0x0040064C
307 #define NV04_PGRAPH_BOFFSET4 0x00400650
308 #define NV04_PGRAPH_BOFFSET5 0x00400654
309 #define NV04_PGRAPH_BBASE0 0x00400658
310 #define NV04_PGRAPH_BBASE1 0x0040065C
311 #define NV04_PGRAPH_BBASE2 0x00400660
312 #define NV04_PGRAPH_BBASE3 0x00400664
313 #define NV04_PGRAPH_BBASE4 0x00400668
314 #define NV04_PGRAPH_BBASE5 0x0040066C
315 #define NV04_PGRAPH_BPITCH0 0x00400670
316 #define NV04_PGRAPH_BPITCH1 0x00400674
317 #define NV04_PGRAPH_BPITCH2 0x00400678
318 #define NV04_PGRAPH_BPITCH3 0x0040067C
319 #define NV04_PGRAPH_BPITCH4 0x00400680
320 #define NV04_PGRAPH_BLIMIT0 0x00400684
321 #define NV04_PGRAPH_BLIMIT1 0x00400688
322 #define NV04_PGRAPH_BLIMIT2 0x0040068C
323 #define NV04_PGRAPH_BLIMIT3 0x00400690
324 #define NV04_PGRAPH_BLIMIT4 0x00400694
325 #define NV04_PGRAPH_BLIMIT5 0x00400698
326 #define NV04_PGRAPH_BSWIZZLE2 0x0040069C
327 #define NV04_PGRAPH_BSWIZZLE5 0x004006A0
328 #define NV03_PGRAPH_STATUS 0x004006B0
329 #define NV04_PGRAPH_STATUS 0x00400700
330 # define NV40_PGRAPH_STATUS_SYNC_STALL 0x00004000
331 #define NV04_PGRAPH_TRAPPED_ADDR 0x00400704
332 #define NV04_PGRAPH_TRAPPED_DATA 0x00400708
333 #define NV04_PGRAPH_SURFACE 0x0040070C
334 #define NV10_PGRAPH_TRAPPED_DATA_HIGH 0x0040070C
335 #define NV04_PGRAPH_STATE 0x00400710
336 #define NV10_PGRAPH_SURFACE 0x00400710
337 #define NV04_PGRAPH_NOTIFY 0x00400714
338 #define NV10_PGRAPH_STATE 0x00400714
339 #define NV10_PGRAPH_NOTIFY 0x00400718
341 #define NV04_PGRAPH_FIFO 0x00400720
343 #define NV04_PGRAPH_BPIXEL 0x00400724
344 #define NV10_PGRAPH_RDI_INDEX 0x00400750
345 #define NV04_PGRAPH_FFINTFC_ST2 0x00400754
346 #define NV10_PGRAPH_RDI_DATA 0x00400754
347 #define NV04_PGRAPH_DMA_PITCH 0x00400760
348 #define NV10_PGRAPH_FFINTFC_FIFO_PTR 0x00400760
349 #define NV04_PGRAPH_DVD_COLORFMT 0x00400764
350 #define NV10_PGRAPH_FFINTFC_ST2 0x00400764
351 #define NV04_PGRAPH_SCALED_FORMAT 0x00400768
352 #define NV10_PGRAPH_FFINTFC_ST2_DL 0x00400768
353 #define NV10_PGRAPH_FFINTFC_ST2_DH 0x0040076c
354 #define NV10_PGRAPH_DMA_PITCH 0x00400770
355 #define NV10_PGRAPH_DVD_COLORFMT 0x00400774
356 #define NV10_PGRAPH_SCALED_FORMAT 0x00400778
357 #define NV20_PGRAPH_CHANNEL_CTX_TABLE 0x00400780
358 #define NV20_PGRAPH_CHANNEL_CTX_POINTER 0x00400784
359 #define NV20_PGRAPH_CHANNEL_CTX_XFER 0x00400788
360 #define NV20_PGRAPH_CHANNEL_CTX_XFER_LOAD 0x00000001
361 #define NV20_PGRAPH_CHANNEL_CTX_XFER_SAVE 0x00000002
362 #define NV04_PGRAPH_PATT_COLOR0 0x00400800
363 #define NV04_PGRAPH_PATT_COLOR1 0x00400804
364 #define NV04_PGRAPH_PATTERN 0x00400808
365 #define NV04_PGRAPH_PATTERN_SHAPE 0x00400810
366 #define NV04_PGRAPH_CHROMA 0x00400814
367 #define NV04_PGRAPH_CONTROL0 0x00400818
368 #define NV04_PGRAPH_CONTROL1 0x0040081C
369 #define NV04_PGRAPH_CONTROL2 0x00400820
370 #define NV04_PGRAPH_BLEND 0x00400824
371 #define NV04_PGRAPH_STORED_FMT 0x00400830
372 #define NV04_PGRAPH_PATT_COLORRAM 0x00400900
373 #define NV20_PGRAPH_TILE(i) (0x00400900 + (i*16))
374 #define NV20_PGRAPH_TLIMIT(i) (0x00400904 + (i*16))
375 #define NV20_PGRAPH_TSIZE(i) (0x00400908 + (i*16))
376 #define NV20_PGRAPH_TSTATUS(i) (0x0040090C + (i*16))
377 #define NV20_PGRAPH_ZCOMP(i) (0x00400980 + 4*(i))
378 #define NV10_PGRAPH_TILE(i) (0x00400B00 + (i*16))
379 #define NV10_PGRAPH_TLIMIT(i) (0x00400B04 + (i*16))
380 #define NV10_PGRAPH_TSIZE(i) (0x00400B08 + (i*16))
381 #define NV10_PGRAPH_TSTATUS(i) (0x00400B0C + (i*16))
382 #define NV04_PGRAPH_U_RAM 0x00400D00
383 #define NV47_PGRAPH_TILE(i) (0x00400D00 + (i*16))
384 #define NV47_PGRAPH_TLIMIT(i) (0x00400D04 + (i*16))
385 #define NV47_PGRAPH_TSIZE(i) (0x00400D08 + (i*16))
386 #define NV47_PGRAPH_TSTATUS(i) (0x00400D0C + (i*16))
387 #define NV04_PGRAPH_V_RAM 0x00400D40
388 #define NV04_PGRAPH_W_RAM 0x00400D80
389 #define NV10_PGRAPH_COMBINER0_IN_ALPHA 0x00400E40
390 #define NV10_PGRAPH_COMBINER1_IN_ALPHA 0x00400E44
391 #define NV10_PGRAPH_COMBINER0_IN_RGB 0x00400E48
392 #define NV10_PGRAPH_COMBINER1_IN_RGB 0x00400E4C
393 #define NV10_PGRAPH_COMBINER_COLOR0 0x00400E50
394 #define NV10_PGRAPH_COMBINER_COLOR1 0x00400E54
395 #define NV10_PGRAPH_COMBINER0_OUT_ALPHA 0x00400E58
396 #define NV10_PGRAPH_COMBINER1_OUT_ALPHA 0x00400E5C
397 #define NV10_PGRAPH_COMBINER0_OUT_RGB 0x00400E60
398 #define NV10_PGRAPH_COMBINER1_OUT_RGB 0x00400E64
399 #define NV10_PGRAPH_COMBINER_FINAL0 0x00400E68
400 #define NV10_PGRAPH_COMBINER_FINAL1 0x00400E6C
401 #define NV10_PGRAPH_WINDOWCLIP_HORIZONTAL 0x00400F00
402 #define NV10_PGRAPH_WINDOWCLIP_VERTICAL 0x00400F20
403 #define NV10_PGRAPH_XFMODE0 0x00400F40
404 #define NV10_PGRAPH_XFMODE1 0x00400F44
405 #define NV10_PGRAPH_GLOBALSTATE0 0x00400F48
406 #define NV10_PGRAPH_GLOBALSTATE1 0x00400F4C
407 #define NV10_PGRAPH_PIPE_ADDRESS 0x00400F50
408 #define NV10_PGRAPH_PIPE_DATA 0x00400F54
409 #define NV04_PGRAPH_DMA_START_0 0x00401000
410 #define NV04_PGRAPH_DMA_START_1 0x00401004
411 #define NV04_PGRAPH_DMA_LENGTH 0x00401008
412 #define NV04_PGRAPH_DMA_MISC 0x0040100C
413 #define NV04_PGRAPH_DMA_DATA_0 0x00401020
414 #define NV04_PGRAPH_DMA_DATA_1 0x00401024
415 #define NV04_PGRAPH_DMA_RM 0x00401030
416 #define NV04_PGRAPH_DMA_A_XLATE_INST 0x00401040
417 #define NV04_PGRAPH_DMA_A_CONTROL 0x00401044
418 #define NV04_PGRAPH_DMA_A_LIMIT 0x00401048
419 #define NV04_PGRAPH_DMA_A_TLB_PTE 0x0040104C
420 #define NV04_PGRAPH_DMA_A_TLB_TAG 0x00401050
421 #define NV04_PGRAPH_DMA_A_ADJ_OFFSET 0x00401054
422 #define NV04_PGRAPH_DMA_A_OFFSET 0x00401058
423 #define NV04_PGRAPH_DMA_A_SIZE 0x0040105C
424 #define NV04_PGRAPH_DMA_A_Y_SIZE 0x00401060
425 #define NV04_PGRAPH_DMA_B_XLATE_INST 0x00401080
426 #define NV04_PGRAPH_DMA_B_CONTROL 0x00401084
427 #define NV04_PGRAPH_DMA_B_LIMIT 0x00401088
428 #define NV04_PGRAPH_DMA_B_TLB_PTE 0x0040108C
429 #define NV04_PGRAPH_DMA_B_TLB_TAG 0x00401090
430 #define NV04_PGRAPH_DMA_B_ADJ_OFFSET 0x00401094
431 #define NV04_PGRAPH_DMA_B_OFFSET 0x00401098
432 #define NV04_PGRAPH_DMA_B_SIZE 0x0040109C
433 #define NV04_PGRAPH_DMA_B_Y_SIZE 0x004010A0
434 #define NV40_PGRAPH_TILE1(i) (0x00406900 + (i*16))
435 #define NV40_PGRAPH_TLIMIT1(i) (0x00406904 + (i*16))
436 #define NV40_PGRAPH_TSIZE1(i) (0x00406908 + (i*16))
437 #define NV40_PGRAPH_TSTATUS1(i) (0x0040690C + (i*16))
440 /* It's a guess that this works on NV03. Confirmed on NV04, though */
441 #define NV04_PFIFO_DELAY_0 0x00002040
442 #define NV04_PFIFO_DMA_TIMESLICE 0x00002044
443 #define NV04_PFIFO_NEXT_CHANNEL 0x00002050
444 #define NV03_PFIFO_INTR_0 0x00002100
445 #define NV03_PFIFO_INTR_EN_0 0x00002140
446 # define NV_PFIFO_INTR_CACHE_ERROR (1<<0)
447 # define NV_PFIFO_INTR_RUNOUT (1<<4)
448 # define NV_PFIFO_INTR_RUNOUT_OVERFLOW (1<<8)
449 # define NV_PFIFO_INTR_DMA_PUSHER (1<<12)
450 # define NV_PFIFO_INTR_DMA_PT (1<<16)
451 # define NV_PFIFO_INTR_SEMAPHORE (1<<20)
452 # define NV_PFIFO_INTR_ACQUIRE_TIMEOUT (1<<24)
453 #define NV03_PFIFO_RAMHT 0x00002210
454 #define NV03_PFIFO_RAMFC 0x00002214
455 #define NV03_PFIFO_RAMRO 0x00002218
456 #define NV40_PFIFO_RAMFC 0x00002220
457 #define NV03_PFIFO_CACHES 0x00002500
458 #define NV04_PFIFO_MODE 0x00002504
459 #define NV04_PFIFO_DMA 0x00002508
460 #define NV04_PFIFO_SIZE 0x0000250c
461 #define NV50_PFIFO_CTX_TABLE(c) (0x2600+(c)*4)
462 #define NV50_PFIFO_CTX_TABLE__SIZE 128
463 #define NV50_PFIFO_CTX_TABLE_CHANNEL_ENABLED (1<<31)
464 #define NV50_PFIFO_CTX_TABLE_UNK30_BAD (1<<30)
465 #define NV50_PFIFO_CTX_TABLE_INSTANCE_MASK_G80 0x0FFFFFFF
466 #define NV50_PFIFO_CTX_TABLE_INSTANCE_MASK_G84 0x00FFFFFF
467 #define NV03_PFIFO_CACHE0_PUSH0 0x00003000
468 #define NV03_PFIFO_CACHE0_PULL0 0x00003040
469 #define NV04_PFIFO_CACHE0_PULL0 0x00003050
470 #define NV04_PFIFO_CACHE0_PULL1 0x00003054
471 #define NV03_PFIFO_CACHE1_PUSH0 0x00003200
472 #define NV03_PFIFO_CACHE1_PUSH1 0x00003204
473 #define NV03_PFIFO_CACHE1_PUSH1_DMA (1<<8)
474 #define NV40_PFIFO_CACHE1_PUSH1_DMA (1<<16)
475 #define NV03_PFIFO_CACHE1_PUSH1_CHID_MASK 0x0000000f
476 #define NV10_PFIFO_CACHE1_PUSH1_CHID_MASK 0x0000001f
477 #define NV50_PFIFO_CACHE1_PUSH1_CHID_MASK 0x0000007f
478 #define NV03_PFIFO_CACHE1_PUT 0x00003210
479 #define NV04_PFIFO_CACHE1_DMA_PUSH 0x00003220
480 #define NV04_PFIFO_CACHE1_DMA_FETCH 0x00003224
481 # define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_8_BYTES 0x00000000
482 # define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_16_BYTES 0x00000008
483 # define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_24_BYTES 0x00000010
484 # define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_32_BYTES 0x00000018
485 # define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_40_BYTES 0x00000020
486 # define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_48_BYTES 0x00000028
487 # define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_56_BYTES 0x00000030
488 # define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_64_BYTES 0x00000038
489 # define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_72_BYTES 0x00000040
490 # define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_80_BYTES 0x00000048
491 # define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_88_BYTES 0x00000050
492 # define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_96_BYTES 0x00000058
493 # define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_104_BYTES 0x00000060
494 # define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_112_BYTES 0x00000068
495 # define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_120_BYTES 0x00000070
496 # define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_128_BYTES 0x00000078
497 # define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_136_BYTES 0x00000080
498 # define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_144_BYTES 0x00000088
499 # define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_152_BYTES 0x00000090
500 # define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_160_BYTES 0x00000098
501 # define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_168_BYTES 0x000000A0
502 # define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_176_BYTES 0x000000A8
503 # define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_184_BYTES 0x000000B0
504 # define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_192_BYTES 0x000000B8
505 # define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_200_BYTES 0x000000C0
506 # define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_208_BYTES 0x000000C8
507 # define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_216_BYTES 0x000000D0
508 # define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_224_BYTES 0x000000D8
509 # define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_232_BYTES 0x000000E0
510 # define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_240_BYTES 0x000000E8
511 # define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_248_BYTES 0x000000F0
512 # define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_256_BYTES 0x000000F8
513 # define NV_PFIFO_CACHE1_DMA_FETCH_SIZE 0x0000E000
514 # define NV_PFIFO_CACHE1_DMA_FETCH_SIZE_32_BYTES 0x00000000
515 # define NV_PFIFO_CACHE1_DMA_FETCH_SIZE_64_BYTES 0x00002000
516 # define NV_PFIFO_CACHE1_DMA_FETCH_SIZE_96_BYTES 0x00004000
517 # define NV_PFIFO_CACHE1_DMA_FETCH_SIZE_128_BYTES 0x00006000
518 # define NV_PFIFO_CACHE1_DMA_FETCH_SIZE_160_BYTES 0x00008000
519 # define NV_PFIFO_CACHE1_DMA_FETCH_SIZE_192_BYTES 0x0000A000
520 # define NV_PFIFO_CACHE1_DMA_FETCH_SIZE_224_BYTES 0x0000C000
521 # define NV_PFIFO_CACHE1_DMA_FETCH_SIZE_256_BYTES 0x0000E000
522 # define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS 0x001F0000
523 # define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_0 0x00000000
524 # define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_1 0x00010000
525 # define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_2 0x00020000
526 # define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_3 0x00030000
527 # define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_4 0x00040000
528 # define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_5 0x00050000
529 # define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_6 0x00060000
530 # define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_7 0x00070000
531 # define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_8 0x00080000
532 # define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_9 0x00090000
533 # define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_10 0x000A0000
534 # define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_11 0x000B0000
535 # define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_12 0x000C0000
536 # define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_13 0x000D0000
537 # define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_14 0x000E0000
538 # define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_15 0x000F0000
539 # define NV_PFIFO_CACHE1_ENDIAN 0x80000000
540 # define NV_PFIFO_CACHE1_LITTLE_ENDIAN 0x7FFFFFFF
541 # define NV_PFIFO_CACHE1_BIG_ENDIAN 0x80000000
542 #define NV04_PFIFO_CACHE1_DMA_STATE 0x00003228
543 #define NV04_PFIFO_CACHE1_DMA_INSTANCE 0x0000322c
544 #define NV04_PFIFO_CACHE1_DMA_CTL 0x00003230
545 #define NV04_PFIFO_CACHE1_DMA_PUT 0x00003240
546 #define NV04_PFIFO_CACHE1_DMA_GET 0x00003244
547 #define NV10_PFIFO_CACHE1_REF_CNT 0x00003248
548 #define NV10_PFIFO_CACHE1_DMA_SUBROUTINE 0x0000324C
549 #define NV03_PFIFO_CACHE1_PULL0 0x00003240
550 #define NV04_PFIFO_CACHE1_PULL0 0x00003250
551 # define NV04_PFIFO_CACHE1_PULL0_HASH_FAILED 0x00000010
552 # define NV04_PFIFO_CACHE1_PULL0_HASH_BUSY 0x00001000
553 #define NV03_PFIFO_CACHE1_PULL1 0x00003250
554 #define NV04_PFIFO_CACHE1_PULL1 0x00003254
555 #define NV04_PFIFO_CACHE1_HASH 0x00003258
556 #define NV10_PFIFO_CACHE1_ACQUIRE_TIMEOUT 0x00003260
557 #define NV10_PFIFO_CACHE1_ACQUIRE_TIMESTAMP 0x00003264
558 #define NV10_PFIFO_CACHE1_ACQUIRE_VALUE 0x00003268
559 #define NV10_PFIFO_CACHE1_SEMAPHORE 0x0000326C
560 #define NV03_PFIFO_CACHE1_GET 0x00003270
561 #define NV04_PFIFO_CACHE1_ENGINE 0x00003280
562 #define NV04_PFIFO_CACHE1_DMA_DCOUNT 0x000032A0
563 #define NV40_PFIFO_GRCTX_INSTANCE 0x000032E0
564 #define NV40_PFIFO_UNK32E4 0x000032E4
565 #define NV04_PFIFO_CACHE1_METHOD(i) (0x00003800+(i*8))
566 #define NV04_PFIFO_CACHE1_DATA(i) (0x00003804+(i*8))
567 #define NV40_PFIFO_CACHE1_METHOD(i) (0x00090000+(i*8))
568 #define NV40_PFIFO_CACHE1_DATA(i) (0x00090004+(i*8))
570 #define NV_CRTC0_INTSTAT 0x00600100
571 #define NV_CRTC0_INTEN 0x00600140
572 #define NV_CRTC1_INTSTAT 0x00602100
573 #define NV_CRTC1_INTEN 0x00602140
574 # define NV_CRTC_INTR_VBLANK (1<<0)
576 #define NV04_PRAMIN 0x00700000
578 /* Fifo commands. These are not regs, neither masks */
579 #define NV03_FIFO_CMD_JUMP 0x20000000
580 #define NV03_FIFO_CMD_JUMP_OFFSET_MASK 0x1ffffffc
581 #define NV03_FIFO_CMD_REWIND (NV03_FIFO_CMD_JUMP | (0 & NV03_FIFO_CMD_JUMP_OFFSET_MASK))
583 /* This is a partial import from rules-ng, a few things may be duplicated.
584 * Eventually we should completely import everything from rules-ng.
585 * For the moment check rules-ng for docs.
588 #define NV50_PMC 0x00000000
589 #define NV50_PMC__LEN 0x1
590 #define NV50_PMC__ESIZE 0x2000
591 # define NV50_PMC_BOOT_0 0x00000000
592 # define NV50_PMC_BOOT_0_REVISION 0x000000ff
593 # define NV50_PMC_BOOT_0_REVISION__SHIFT 0
594 # define NV50_PMC_BOOT_0_ARCH 0x0ff00000
595 # define NV50_PMC_BOOT_0_ARCH__SHIFT 20
596 # define NV50_PMC_INTR_0 0x00000100
597 # define NV50_PMC_INTR_0_PFIFO (1<<8)
598 # define NV50_PMC_INTR_0_PGRAPH (1<<12)
599 # define NV50_PMC_INTR_0_PTIMER (1<<20)
600 # define NV50_PMC_INTR_0_HOTPLUG (1<<21)
601 # define NV50_PMC_INTR_0_DISPLAY (1<<26)
602 # define NV50_PMC_INTR_EN_0 0x00000140
603 # define NV50_PMC_INTR_EN_0_MASTER (1<<0)
604 # define NV50_PMC_INTR_EN_0_MASTER_DISABLED (0<<0)
605 # define NV50_PMC_INTR_EN_0_MASTER_ENABLED (1<<0)
606 # define NV50_PMC_ENABLE 0x00000200
607 # define NV50_PMC_ENABLE_PFIFO (1<<8)
608 # define NV50_PMC_ENABLE_PGRAPH (1<<12)
610 #define NV50_PCONNECTOR 0x0000e000
611 #define NV50_PCONNECTOR__LEN 0x1
612 #define NV50_PCONNECTOR__ESIZE 0x1000
613 # define NV50_PCONNECTOR_HOTPLUG_INTR 0x0000e050
614 # define NV50_PCONNECTOR_HOTPLUG_INTR_PLUG_I2C0 (1<<0)
615 # define NV50_PCONNECTOR_HOTPLUG_INTR_PLUG_I2C1 (1<<1)
616 # define NV50_PCONNECTOR_HOTPLUG_INTR_PLUG_I2C2 (1<<2)
617 # define NV50_PCONNECTOR_HOTPLUG_INTR_PLUG_I2C3 (1<<3)
618 # define NV50_PCONNECTOR_HOTPLUG_INTR_UNPLUG_I2C0 (1<<16)
619 # define NV50_PCONNECTOR_HOTPLUG_INTR_UNPLUG_I2C1 (1<<17)
620 # define NV50_PCONNECTOR_HOTPLUG_INTR_UNPLUG_I2C2 (1<<18)
621 # define NV50_PCONNECTOR_HOTPLUG_INTR_UNPLUG_I2C3 (1<<19)
622 # define NV50_PCONNECTOR_HOTPLUG_CTRL 0x0000e054
623 # define NV50_PCONNECTOR_HOTPLUG_CTRL_PLUG_I2C0 (1<<0)
624 # define NV50_PCONNECTOR_HOTPLUG_CTRL_PLUG_I2C1 (1<<1)
625 # define NV50_PCONNECTOR_HOTPLUG_CTRL_PLUG_I2C2 (1<<2)
626 # define NV50_PCONNECTOR_HOTPLUG_CTRL_PLUG_I2C3 (1<<3)
627 # define NV50_PCONNECTOR_HOTPLUG_CTRL_UNPLUG_I2C0 (1<<16)
628 # define NV50_PCONNECTOR_HOTPLUG_CTRL_UNPLUG_I2C1 (1<<17)
629 # define NV50_PCONNECTOR_HOTPLUG_CTRL_UNPLUG_I2C2 (1<<18)
630 # define NV50_PCONNECTOR_HOTPLUG_CTRL_UNPLUG_I2C3 (1<<19)
631 # define NV50_PCONNECTOR_HOTPLUG_STATE 0x0000e104
632 # define NV50_PCONNECTOR_HOTPLUG_STATE_PIN_CONNECTED_I2C0 (1<<2)
633 # define NV50_PCONNECTOR_HOTPLUG_STATE_PIN_CONNECTED_I2C1 (1<<6)
634 # define NV50_PCONNECTOR_HOTPLUG_STATE_PIN_CONNECTED_I2C2 (1<<10)
635 # define NV50_PCONNECTOR_HOTPLUG_STATE_PIN_CONNECTED_I2C3 (1<<14)
636 # define NV50_PCONNECTOR_I2C_PORT_0 0x0000e138
637 # define NV50_PCONNECTOR_I2C_PORT_1 0x0000e150
638 # define NV50_PCONNECTOR_I2C_PORT_2 0x0000e168
639 # define NV50_PCONNECTOR_I2C_PORT_3 0x0000e180
640 # define NV50_PCONNECTOR_I2C_PORT_4 0x0000e240
641 # define NV50_PCONNECTOR_I2C_PORT_5 0x0000e258
643 #define NV50_AUXCH_DATA_OUT(i, n) ((n) * 4 + (i) * 0x50 + 0x0000e4c0)
644 #define NV50_AUXCH_DATA_OUT__SIZE 4
645 #define NV50_AUXCH_DATA_IN(i, n) ((n) * 4 + (i) * 0x50 + 0x0000e4d0)
646 #define NV50_AUXCH_DATA_IN__SIZE 4
647 #define NV50_AUXCH_ADDR(i) ((i) * 0x50 + 0x0000e4e0)
648 #define NV50_AUXCH_CTRL(i) ((i) * 0x50 + 0x0000e4e4)
649 #define NV50_AUXCH_CTRL_LINKSTAT 0x01000000
650 #define NV50_AUXCH_CTRL_LINKSTAT_NOT_READY 0x00000000
651 #define NV50_AUXCH_CTRL_LINKSTAT_READY 0x01000000
652 #define NV50_AUXCH_CTRL_LINKEN 0x00100000
653 #define NV50_AUXCH_CTRL_LINKEN_DISABLED 0x00000000
654 #define NV50_AUXCH_CTRL_LINKEN_ENABLED 0x00100000
655 #define NV50_AUXCH_CTRL_EXEC 0x00010000
656 #define NV50_AUXCH_CTRL_EXEC_COMPLETE 0x00000000
657 #define NV50_AUXCH_CTRL_EXEC_IN_PROCESS 0x00010000
658 #define NV50_AUXCH_CTRL_CMD 0x0000f000
659 #define NV50_AUXCH_CTRL_CMD_SHIFT 12
660 #define NV50_AUXCH_CTRL_LEN 0x0000000f
661 #define NV50_AUXCH_CTRL_LEN_SHIFT 0
662 #define NV50_AUXCH_STAT(i) ((i) * 0x50 + 0x0000e4e8)
663 #define NV50_AUXCH_STAT_STATE 0x10000000
664 #define NV50_AUXCH_STAT_STATE_NOT_READY 0x00000000
665 #define NV50_AUXCH_STAT_STATE_READY 0x10000000
666 #define NV50_AUXCH_STAT_REPLY 0x000f0000
667 #define NV50_AUXCH_STAT_REPLY_AUX 0x00030000
668 #define NV50_AUXCH_STAT_REPLY_AUX_ACK 0x00000000
669 #define NV50_AUXCH_STAT_REPLY_AUX_NACK 0x00010000
670 #define NV50_AUXCH_STAT_REPLY_AUX_DEFER 0x00020000
671 #define NV50_AUXCH_STAT_REPLY_I2C 0x000c0000
672 #define NV50_AUXCH_STAT_REPLY_I2C_ACK 0x00000000
673 #define NV50_AUXCH_STAT_REPLY_I2C_NACK 0x00040000
674 #define NV50_AUXCH_STAT_REPLY_I2C_DEFER 0x00080000
675 #define NV50_AUXCH_STAT_COUNT 0x0000001f
677 #define NV50_PBUS 0x00088000
678 #define NV50_PBUS__LEN 0x1
679 #define NV50_PBUS__ESIZE 0x1000
680 # define NV50_PBUS_PCI_ID 0x00088000
681 # define NV50_PBUS_PCI_ID_VENDOR_ID 0x0000ffff
682 # define NV50_PBUS_PCI_ID_VENDOR_ID__SHIFT 0
683 # define NV50_PBUS_PCI_ID_DEVICE_ID 0xffff0000
684 # define NV50_PBUS_PCI_ID_DEVICE_ID__SHIFT 16
686 #define NV50_PFB 0x00100000
687 #define NV50_PFB__LEN 0x1
688 #define NV50_PFB__ESIZE 0x1000
690 #define NV50_PEXTDEV 0x00101000
691 #define NV50_PEXTDEV__LEN 0x1
692 #define NV50_PEXTDEV__ESIZE 0x1000
694 #define NV50_PROM 0x00300000
695 #define NV50_PROM__LEN 0x1
696 #define NV50_PROM__ESIZE 0x10000
698 #define NV50_PGRAPH 0x00400000
699 #define NV50_PGRAPH__LEN 0x1
700 #define NV50_PGRAPH__ESIZE 0x10000
702 #define NV50_PDISPLAY 0x00610000
703 #define NV50_PDISPLAY_OBJECTS 0x00610010
704 #define NV50_PDISPLAY_INTR_0 0x00610020
705 #define NV50_PDISPLAY_INTR_1 0x00610024
706 #define NV50_PDISPLAY_INTR_1_VBLANK_CRTC 0x0000000c
707 #define NV50_PDISPLAY_INTR_1_VBLANK_CRTC_SHIFT 2
708 #define NV50_PDISPLAY_INTR_1_VBLANK_CRTC_(n) (1 << ((n) + 2))
709 #define NV50_PDISPLAY_INTR_1_VBLANK_CRTC_0 0x00000004
710 #define NV50_PDISPLAY_INTR_1_VBLANK_CRTC_1 0x00000008
711 #define NV50_PDISPLAY_INTR_1_CLK_UNK10 0x00000010
712 #define NV50_PDISPLAY_INTR_1_CLK_UNK20 0x00000020
713 #define NV50_PDISPLAY_INTR_1_CLK_UNK40 0x00000040
714 #define NV50_PDISPLAY_INTR_EN_0 0x00610028
715 #define NV50_PDISPLAY_INTR_EN_1 0x0061002c
716 #define NV50_PDISPLAY_INTR_EN_1_VBLANK_CRTC 0x0000000c
717 #define NV50_PDISPLAY_INTR_EN_1_VBLANK_CRTC_(n) (1 << ((n) + 2))
718 #define NV50_PDISPLAY_INTR_EN_1_VBLANK_CRTC_0 0x00000004
719 #define NV50_PDISPLAY_INTR_EN_1_VBLANK_CRTC_1 0x00000008
720 #define NV50_PDISPLAY_INTR_EN_1_CLK_UNK10 0x00000010
721 #define NV50_PDISPLAY_INTR_EN_1_CLK_UNK20 0x00000020
722 #define NV50_PDISPLAY_INTR_EN_1_CLK_UNK40 0x00000040
723 #define NV50_PDISPLAY_UNK30_CTRL 0x00610030
724 #define NV50_PDISPLAY_UNK30_CTRL_UPDATE_VCLK0 0x00000200
725 #define NV50_PDISPLAY_UNK30_CTRL_UPDATE_VCLK1 0x00000400
726 #define NV50_PDISPLAY_UNK30_CTRL_PENDING 0x80000000
727 #define NV50_PDISPLAY_TRAPPED_ADDR(i) ((i) * 0x08 + 0x00610080)
728 #define NV50_PDISPLAY_TRAPPED_DATA(i) ((i) * 0x08 + 0x00610084)
729 #define NV50_PDISPLAY_EVO_CTRL(i) ((i) * 0x10 + 0x00610200)
730 #define NV50_PDISPLAY_EVO_CTRL_DMA 0x00000010
731 #define NV50_PDISPLAY_EVO_CTRL_DMA_DISABLED 0x00000000
732 #define NV50_PDISPLAY_EVO_CTRL_DMA_ENABLED 0x00000010
733 #define NV50_PDISPLAY_EVO_DMA_CB(i) ((i) * 0x10 + 0x00610204)
734 #define NV50_PDISPLAY_EVO_DMA_CB_LOCATION 0x00000002
735 #define NV50_PDISPLAY_EVO_DMA_CB_LOCATION_VRAM 0x00000000
736 #define NV50_PDISPLAY_EVO_DMA_CB_LOCATION_SYSTEM 0x00000002
737 #define NV50_PDISPLAY_EVO_DMA_CB_VALID 0x00000001
738 #define NV50_PDISPLAY_EVO_UNK2(i) ((i) * 0x10 + 0x00610208)
739 #define NV50_PDISPLAY_EVO_HASH_TAG(i) ((i) * 0x10 + 0x0061020c)
741 #define NV50_PDISPLAY_CURSOR 0x00610270
742 #define NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i) ((i) * 0x10 + 0x00610270)
743 #define NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_ON 0x00000001
744 #define NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS 0x00030000
745 #define NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS_ACTIVE 0x00010000
747 #define NV50_PDISPLAY_PIO_CTRL 0x00610300
748 #define NV50_PDISPLAY_PIO_CTRL_PENDING 0x80000000
749 #define NV50_PDISPLAY_PIO_CTRL_MTHD 0x00001ffc
750 #define NV50_PDISPLAY_PIO_CTRL_ENABLED 0x00000001
751 #define NV50_PDISPLAY_PIO_DATA 0x00610304
753 #define NV50_PDISPLAY_CRTC_P(i, r) ((i) * 0x540 + NV50_PDISPLAY_CRTC_##r)
754 #define NV50_PDISPLAY_CRTC_C(i, r) (4 + (i) * 0x540 + NV50_PDISPLAY_CRTC_##r)
755 #define NV50_PDISPLAY_CRTC_UNK_0A18 /* mthd 0x0900 */ 0x00610a18
756 #define NV50_PDISPLAY_CRTC_CLUT_MODE 0x00610a24
757 #define NV50_PDISPLAY_CRTC_INTERLACE 0x00610a48
758 #define NV50_PDISPLAY_CRTC_SCALE_CTRL 0x00610a50
759 #define NV50_PDISPLAY_CRTC_CURSOR_CTRL 0x00610a58
760 #define NV50_PDISPLAY_CRTC_UNK0A78 /* mthd 0x0904 */ 0x00610a78
761 #define NV50_PDISPLAY_CRTC_UNK0AB8 0x00610ab8
762 #define NV50_PDISPLAY_CRTC_DEPTH 0x00610ac8
763 #define NV50_PDISPLAY_CRTC_CLOCK 0x00610ad0
764 #define NV50_PDISPLAY_CRTC_COLOR_CTRL 0x00610ae0
765 #define NV50_PDISPLAY_CRTC_SYNC_START_TO_BLANK_END 0x00610ae8
766 #define NV50_PDISPLAY_CRTC_MODE_UNK1 0x00610af0
767 #define NV50_PDISPLAY_CRTC_DISPLAY_TOTAL 0x00610af8
768 #define NV50_PDISPLAY_CRTC_SYNC_DURATION 0x00610b00
769 #define NV50_PDISPLAY_CRTC_MODE_UNK2 0x00610b08
770 #define NV50_PDISPLAY_CRTC_UNK_0B10 /* mthd 0x0828 */ 0x00610b10
771 #define NV50_PDISPLAY_CRTC_FB_SIZE 0x00610b18
772 #define NV50_PDISPLAY_CRTC_FB_PITCH 0x00610b20
773 #define NV50_PDISPLAY_CRTC_FB_PITCH_LINEAR 0x00100000
774 #define NV50_PDISPLAY_CRTC_FB_POS 0x00610b28
775 #define NV50_PDISPLAY_CRTC_SCALE_CENTER_OFFSET 0x00610b38
776 #define NV50_PDISPLAY_CRTC_REAL_RES 0x00610b40
777 #define NV50_PDISPLAY_CRTC_SCALE_RES1 0x00610b48
778 #define NV50_PDISPLAY_CRTC_SCALE_RES2 0x00610b50
780 #define NV50_PDISPLAY_DAC_MODE_CTRL_P(i) (0x00610b58 + (i) * 0x8)
781 #define NV50_PDISPLAY_DAC_MODE_CTRL_C(i) (0x00610b5c + (i) * 0x8)
782 #define NV50_PDISPLAY_SOR_MODE_CTRL_P(i) (0x00610b70 + (i) * 0x8)
783 #define NV50_PDISPLAY_SOR_MODE_CTRL_C(i) (0x00610b74 + (i) * 0x8)
784 #define NV50_PDISPLAY_EXT_MODE_CTRL_P(i) (0x00610b80 + (i) * 0x8)
785 #define NV50_PDISPLAY_EXT_MODE_CTRL_C(i) (0x00610b84 + (i) * 0x8)
786 #define NV50_PDISPLAY_DAC_MODE_CTRL2_P(i) (0x00610bdc + (i) * 0x8)
787 #define NV50_PDISPLAY_DAC_MODE_CTRL2_C(i) (0x00610be0 + (i) * 0x8)
788 #define NV90_PDISPLAY_SOR_MODE_CTRL_P(i) (0x00610794 + (i) * 0x8)
789 #define NV90_PDISPLAY_SOR_MODE_CTRL_C(i) (0x00610798 + (i) * 0x8)
791 #define NV50_PDISPLAY_CRTC_CLK 0x00614000
792 #define NV50_PDISPLAY_CRTC_CLK_CTRL1(i) ((i) * 0x800 + 0x614100)
793 #define NV50_PDISPLAY_CRTC_CLK_CTRL1_CONNECTED 0x00000600
794 #define NV50_PDISPLAY_CRTC_CLK_VPLL_A(i) ((i) * 0x800 + 0x614104)
795 #define NV50_PDISPLAY_CRTC_CLK_VPLL_B(i) ((i) * 0x800 + 0x614108)
796 #define NV50_PDISPLAY_CRTC_CLK_CTRL2(i) ((i) * 0x800 + 0x614200)
798 #define NV50_PDISPLAY_DAC_CLK 0x00614000
799 #define NV50_PDISPLAY_DAC_CLK_CTRL2(i) ((i) * 0x800 + 0x614280)
801 #define NV50_PDISPLAY_SOR_CLK 0x00614000
802 #define NV50_PDISPLAY_SOR_CLK_CTRL2(i) ((i) * 0x800 + 0x614300)
804 #define NV50_PDISPLAY_VGACRTC(r) ((r) + 0x619400)
806 #define NV50_PDISPLAY_DAC 0x0061a000
807 #define NV50_PDISPLAY_DAC_DPMS_CTRL(i) (0x0061a004 + (i) * 0x800)
808 #define NV50_PDISPLAY_DAC_DPMS_CTRL_HSYNC_OFF 0x00000001
809 #define NV50_PDISPLAY_DAC_DPMS_CTRL_VSYNC_OFF 0x00000004
810 #define NV50_PDISPLAY_DAC_DPMS_CTRL_BLANKED 0x00000010
811 #define NV50_PDISPLAY_DAC_DPMS_CTRL_OFF 0x00000040
812 #define NV50_PDISPLAY_DAC_DPMS_CTRL_PENDING 0x80000000
813 #define NV50_PDISPLAY_DAC_LOAD_CTRL(i) (0x0061a00c + (i) * 0x800)
814 #define NV50_PDISPLAY_DAC_LOAD_CTRL_ACTIVE 0x00100000
815 #define NV50_PDISPLAY_DAC_LOAD_CTRL_PRESENT 0x38000000
816 #define NV50_PDISPLAY_DAC_LOAD_CTRL_DONE 0x80000000
817 #define NV50_PDISPLAY_DAC_CLK_CTRL1(i) (0x0061a010 + (i) * 0x800)
818 #define NV50_PDISPLAY_DAC_CLK_CTRL1_CONNECTED 0x00000600
820 #define NV50_PDISPLAY_SOR 0x0061c000
821 #define NV50_PDISPLAY_SOR_DPMS_CTRL(i) (0x0061c004 + (i) * 0x800)
822 #define NV50_PDISPLAY_SOR_DPMS_CTRL_PENDING 0x80000000
823 #define NV50_PDISPLAY_SOR_DPMS_CTRL_ON 0x00000001
824 #define NV50_PDISPLAY_SOR_CLK_CTRL1(i) (0x0061c008 + (i) * 0x800)
825 #define NV50_PDISPLAY_SOR_CLK_CTRL1_CONNECTED 0x00000600
826 #define NV50_PDISPLAY_SOR_DPMS_STATE(i) (0x0061c030 + (i) * 0x800)
827 #define NV50_PDISPLAY_SOR_DPMS_STATE_ACTIVE 0x00030000
828 #define NV50_PDISPLAY_SOR_DPMS_STATE_BLANKED 0x00080000
829 #define NV50_PDISPLAY_SOR_DPMS_STATE_WAIT 0x10000000
830 #define NV50_PDISP_SOR_PWM_DIV(i) (0x0061c080 + (i) * 0x800)
831 #define NV50_PDISP_SOR_PWM_CTL(i) (0x0061c084 + (i) * 0x800)
832 #define NV50_PDISP_SOR_PWM_CTL_NEW 0x80000000
833 #define NVA3_PDISP_SOR_PWM_CTL_UNK 0x40000000
834 #define NV50_PDISP_SOR_PWM_CTL_VAL 0x000007ff
835 #define NVA3_PDISP_SOR_PWM_CTL_VAL 0x00ffffff
836 #define NV50_SOR_DP_CTRL(i, l) (0x0061c10c + (i) * 0x800 + (l) * 0x80)
837 #define NV50_SOR_DP_CTRL_ENABLED 0x00000001
838 #define NV50_SOR_DP_CTRL_ENHANCED_FRAME_ENABLED 0x00004000
839 #define NV50_SOR_DP_CTRL_LANE_MASK 0x001f0000
840 #define NV50_SOR_DP_CTRL_LANE_0_ENABLED 0x00010000
841 #define NV50_SOR_DP_CTRL_LANE_1_ENABLED 0x00020000
842 #define NV50_SOR_DP_CTRL_LANE_2_ENABLED 0x00040000
843 #define NV50_SOR_DP_CTRL_LANE_3_ENABLED 0x00080000
844 #define NV50_SOR_DP_CTRL_TRAINING_PATTERN 0x0f000000
845 #define NV50_SOR_DP_CTRL_TRAINING_PATTERN_DISABLED 0x00000000
846 #define NV50_SOR_DP_CTRL_TRAINING_PATTERN_1 0x01000000
847 #define NV50_SOR_DP_CTRL_TRAINING_PATTERN_2 0x02000000
848 #define NV50_SOR_DP_UNK118(i, l) (0x0061c118 + (i) * 0x800 + (l) * 0x80)
849 #define NV50_SOR_DP_UNK120(i, l) (0x0061c120 + (i) * 0x800 + (l) * 0x80)
850 #define NV50_SOR_DP_SCFG(i, l) (0x0061c128 + (i) * 0x800 + (l) * 0x80)
851 #define NV50_SOR_DP_UNK130(i, l) (0x0061c130 + (i) * 0x800 + (l) * 0x80)
853 #define NV50_PDISPLAY_USER(i) ((i) * 0x1000 + 0x00640000)
854 #define NV50_PDISPLAY_USER_PUT(i) ((i) * 0x1000 + 0x00640000)
855 #define NV50_PDISPLAY_USER_GET(i) ((i) * 0x1000 + 0x00640004)
857 #define NV50_PDISPLAY_CURSOR_USER 0x00647000
858 #define NV50_PDISPLAY_CURSOR_USER_POS_CTRL(i) ((i) * 0x1000 + 0x00647080)
859 #define NV50_PDISPLAY_CURSOR_USER_POS(i) ((i) * 0x1000 + 0x00647084)