2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
29 #include "radeon_reg.h"
33 #include <linux/slab.h>
34 #include <linux/acpi.h>
39 /* If you boot an IGP board with a discrete card as the primary,
40 * the IGP rom is not accessible via the rom bar as the IGP rom is
41 * part of the system bios. On boot, the system bios puts a
42 * copy of the igp rom at the start of vram if a discrete card is
45 static bool igp_read_bios_from_vram(struct radeon_device
*rdev
)
47 uint8_t __iomem
*bios
;
48 resource_size_t vram_base
;
49 resource_size_t size
= 256 * 1024; /* ??? */
51 if (!(rdev
->flags
& RADEON_IS_IGP
))
52 if (!radeon_card_posted(rdev
))
56 vram_base
= pci_resource_start(rdev
->pdev
, 0);
57 bios
= ioremap(vram_base
, size
);
62 if (size
== 0 || bios
[0] != 0x55 || bios
[1] != 0xaa) {
66 rdev
->bios
= kmalloc(size
, GFP_KERNEL
);
67 if (rdev
->bios
== NULL
) {
71 memcpy_fromio(rdev
->bios
, bios
, size
);
76 static bool radeon_read_bios(struct radeon_device
*rdev
)
78 uint8_t __iomem
*bios
, val1
, val2
;
82 /* XXX: some cards may return 0 for rom size? ddx has a workaround */
83 bios
= pci_map_rom(rdev
->pdev
, &size
);
88 val1
= readb(&bios
[0]);
89 val2
= readb(&bios
[1]);
91 if (size
== 0 || val1
!= 0x55 || val2
!= 0xaa) {
92 pci_unmap_rom(rdev
->pdev
, bios
);
95 rdev
->bios
= kzalloc(size
, GFP_KERNEL
);
96 if (rdev
->bios
== NULL
) {
97 pci_unmap_rom(rdev
->pdev
, bios
);
100 memcpy_fromio(rdev
->bios
, bios
, size
);
101 pci_unmap_rom(rdev
->pdev
, bios
);
105 static bool radeon_read_platform_bios(struct radeon_device
*rdev
)
107 uint8_t __iomem
*bios
;
112 bios
= pci_platform_rom(rdev
->pdev
, &size
);
117 if (size
== 0 || bios
[0] != 0x55 || bios
[1] != 0xaa) {
120 rdev
->bios
= kmemdup(bios
, size
, GFP_KERNEL
);
121 if (rdev
->bios
== NULL
) {
129 /* ATRM is used to get the BIOS on the discrete cards in
132 /* retrieve the ROM in 4k blocks */
133 #define ATRM_BIOS_PAGE 4096
135 * radeon_atrm_call - fetch a chunk of the vbios
137 * @atrm_handle: acpi ATRM handle
138 * @bios: vbios image pointer
139 * @offset: offset of vbios image data to fetch
140 * @len: length of vbios image data to fetch
142 * Executes ATRM to fetch a chunk of the discrete
143 * vbios image on PX systems (all asics).
144 * Returns the length of the buffer fetched.
146 static int radeon_atrm_call(acpi_handle atrm_handle
, uint8_t *bios
,
150 union acpi_object atrm_arg_elements
[2], *obj
;
151 struct acpi_object_list atrm_arg
;
152 struct acpi_buffer buffer
= { ACPI_ALLOCATE_BUFFER
, NULL
};
155 atrm_arg
.pointer
= &atrm_arg_elements
[0];
157 atrm_arg_elements
[0].type
= ACPI_TYPE_INTEGER
;
158 atrm_arg_elements
[0].integer
.value
= offset
;
160 atrm_arg_elements
[1].type
= ACPI_TYPE_INTEGER
;
161 atrm_arg_elements
[1].integer
.value
= len
;
163 status
= acpi_evaluate_object(atrm_handle
, NULL
, &atrm_arg
, &buffer
);
164 if (ACPI_FAILURE(status
)) {
165 printk("failed to evaluate ATRM got %s\n", acpi_format_exception(status
));
169 obj
= (union acpi_object
*)buffer
.pointer
;
170 memcpy(bios
+offset
, obj
->buffer
.pointer
, obj
->buffer
.length
);
171 len
= obj
->buffer
.length
;
172 kfree(buffer
.pointer
);
176 static bool radeon_atrm_get_bios(struct radeon_device
*rdev
)
179 int size
= 256 * 1024;
181 struct pci_dev
*pdev
= NULL
;
182 acpi_handle dhandle
, atrm_handle
;
186 /* ATRM is for the discrete card only */
187 if (rdev
->flags
& RADEON_IS_IGP
)
190 while ((pdev
= pci_get_class(PCI_CLASS_DISPLAY_VGA
<< 8, pdev
)) != NULL
) {
191 dhandle
= ACPI_HANDLE(&pdev
->dev
);
195 status
= acpi_get_handle(dhandle
, "ATRM", &atrm_handle
);
196 if (!ACPI_FAILURE(status
)) {
203 while ((pdev
= pci_get_class(PCI_CLASS_DISPLAY_OTHER
<< 8, pdev
)) != NULL
) {
204 dhandle
= ACPI_HANDLE(&pdev
->dev
);
208 status
= acpi_get_handle(dhandle
, "ATRM", &atrm_handle
);
209 if (!ACPI_FAILURE(status
)) {
219 rdev
->bios
= kmalloc(size
, GFP_KERNEL
);
221 DRM_ERROR("Unable to allocate bios\n");
225 for (i
= 0; i
< size
/ ATRM_BIOS_PAGE
; i
++) {
226 ret
= radeon_atrm_call(atrm_handle
,
228 (i
* ATRM_BIOS_PAGE
),
230 if (ret
< ATRM_BIOS_PAGE
)
234 if (i
== 0 || rdev
->bios
[0] != 0x55 || rdev
->bios
[1] != 0xaa) {
241 static inline bool radeon_atrm_get_bios(struct radeon_device
*rdev
)
247 static bool ni_read_disabled_bios(struct radeon_device
*rdev
)
252 u32 vga_render_control
;
256 bus_cntl
= RREG32(R600_BUS_CNTL
);
257 d1vga_control
= RREG32(AVIVO_D1VGA_CONTROL
);
258 d2vga_control
= RREG32(AVIVO_D2VGA_CONTROL
);
259 vga_render_control
= RREG32(AVIVO_VGA_RENDER_CONTROL
);
260 rom_cntl
= RREG32(R600_ROM_CNTL
);
263 WREG32(R600_BUS_CNTL
, (bus_cntl
& ~R600_BIOS_ROM_DIS
));
264 if (!ASIC_IS_NODCE(rdev
)) {
265 /* Disable VGA mode */
266 WREG32(AVIVO_D1VGA_CONTROL
,
267 (d1vga_control
& ~(AVIVO_DVGA_CONTROL_MODE_ENABLE
|
268 AVIVO_DVGA_CONTROL_TIMING_SELECT
)));
269 WREG32(AVIVO_D2VGA_CONTROL
,
270 (d2vga_control
& ~(AVIVO_DVGA_CONTROL_MODE_ENABLE
|
271 AVIVO_DVGA_CONTROL_TIMING_SELECT
)));
272 WREG32(AVIVO_VGA_RENDER_CONTROL
,
273 (vga_render_control
& ~AVIVO_VGA_VSTATUS_CNTL_MASK
));
275 WREG32(R600_ROM_CNTL
, rom_cntl
| R600_SCK_OVERWRITE
);
277 r
= radeon_read_bios(rdev
);
280 WREG32(R600_BUS_CNTL
, bus_cntl
);
281 if (!ASIC_IS_NODCE(rdev
)) {
282 WREG32(AVIVO_D1VGA_CONTROL
, d1vga_control
);
283 WREG32(AVIVO_D2VGA_CONTROL
, d2vga_control
);
284 WREG32(AVIVO_VGA_RENDER_CONTROL
, vga_render_control
);
286 WREG32(R600_ROM_CNTL
, rom_cntl
);
290 static bool r700_read_disabled_bios(struct radeon_device
*rdev
)
292 uint32_t viph_control
;
294 uint32_t d1vga_control
;
295 uint32_t d2vga_control
;
296 uint32_t vga_render_control
;
298 uint32_t cg_spll_func_cntl
= 0;
299 uint32_t cg_spll_status
;
302 viph_control
= RREG32(RADEON_VIPH_CONTROL
);
303 bus_cntl
= RREG32(R600_BUS_CNTL
);
304 d1vga_control
= RREG32(AVIVO_D1VGA_CONTROL
);
305 d2vga_control
= RREG32(AVIVO_D2VGA_CONTROL
);
306 vga_render_control
= RREG32(AVIVO_VGA_RENDER_CONTROL
);
307 rom_cntl
= RREG32(R600_ROM_CNTL
);
310 WREG32(RADEON_VIPH_CONTROL
, (viph_control
& ~RADEON_VIPH_EN
));
312 WREG32(R600_BUS_CNTL
, (bus_cntl
& ~R600_BIOS_ROM_DIS
));
313 /* Disable VGA mode */
314 WREG32(AVIVO_D1VGA_CONTROL
,
315 (d1vga_control
& ~(AVIVO_DVGA_CONTROL_MODE_ENABLE
|
316 AVIVO_DVGA_CONTROL_TIMING_SELECT
)));
317 WREG32(AVIVO_D2VGA_CONTROL
,
318 (d2vga_control
& ~(AVIVO_DVGA_CONTROL_MODE_ENABLE
|
319 AVIVO_DVGA_CONTROL_TIMING_SELECT
)));
320 WREG32(AVIVO_VGA_RENDER_CONTROL
,
321 (vga_render_control
& ~AVIVO_VGA_VSTATUS_CNTL_MASK
));
323 if (rdev
->family
== CHIP_RV730
) {
324 cg_spll_func_cntl
= RREG32(R600_CG_SPLL_FUNC_CNTL
);
326 /* enable bypass mode */
327 WREG32(R600_CG_SPLL_FUNC_CNTL
, (cg_spll_func_cntl
|
328 R600_SPLL_BYPASS_EN
));
330 /* wait for SPLL_CHG_STATUS to change to 1 */
332 while (!(cg_spll_status
& R600_SPLL_CHG_STATUS
))
333 cg_spll_status
= RREG32(R600_CG_SPLL_STATUS
);
335 WREG32(R600_ROM_CNTL
, (rom_cntl
& ~R600_SCK_OVERWRITE
));
337 WREG32(R600_ROM_CNTL
, (rom_cntl
| R600_SCK_OVERWRITE
));
339 r
= radeon_read_bios(rdev
);
342 if (rdev
->family
== CHIP_RV730
) {
343 WREG32(R600_CG_SPLL_FUNC_CNTL
, cg_spll_func_cntl
);
345 /* wait for SPLL_CHG_STATUS to change to 1 */
347 while (!(cg_spll_status
& R600_SPLL_CHG_STATUS
))
348 cg_spll_status
= RREG32(R600_CG_SPLL_STATUS
);
350 WREG32(RADEON_VIPH_CONTROL
, viph_control
);
351 WREG32(R600_BUS_CNTL
, bus_cntl
);
352 WREG32(AVIVO_D1VGA_CONTROL
, d1vga_control
);
353 WREG32(AVIVO_D2VGA_CONTROL
, d2vga_control
);
354 WREG32(AVIVO_VGA_RENDER_CONTROL
, vga_render_control
);
355 WREG32(R600_ROM_CNTL
, rom_cntl
);
359 static bool r600_read_disabled_bios(struct radeon_device
*rdev
)
361 uint32_t viph_control
;
363 uint32_t d1vga_control
;
364 uint32_t d2vga_control
;
365 uint32_t vga_render_control
;
367 uint32_t general_pwrmgt
;
368 uint32_t low_vid_lower_gpio_cntl
;
369 uint32_t medium_vid_lower_gpio_cntl
;
370 uint32_t high_vid_lower_gpio_cntl
;
371 uint32_t ctxsw_vid_lower_gpio_cntl
;
372 uint32_t lower_gpio_enable
;
375 viph_control
= RREG32(RADEON_VIPH_CONTROL
);
376 bus_cntl
= RREG32(R600_BUS_CNTL
);
377 d1vga_control
= RREG32(AVIVO_D1VGA_CONTROL
);
378 d2vga_control
= RREG32(AVIVO_D2VGA_CONTROL
);
379 vga_render_control
= RREG32(AVIVO_VGA_RENDER_CONTROL
);
380 rom_cntl
= RREG32(R600_ROM_CNTL
);
381 general_pwrmgt
= RREG32(R600_GENERAL_PWRMGT
);
382 low_vid_lower_gpio_cntl
= RREG32(R600_LOW_VID_LOWER_GPIO_CNTL
);
383 medium_vid_lower_gpio_cntl
= RREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL
);
384 high_vid_lower_gpio_cntl
= RREG32(R600_HIGH_VID_LOWER_GPIO_CNTL
);
385 ctxsw_vid_lower_gpio_cntl
= RREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL
);
386 lower_gpio_enable
= RREG32(R600_LOWER_GPIO_ENABLE
);
389 WREG32(RADEON_VIPH_CONTROL
, (viph_control
& ~RADEON_VIPH_EN
));
391 WREG32(R600_BUS_CNTL
, (bus_cntl
& ~R600_BIOS_ROM_DIS
));
392 /* Disable VGA mode */
393 WREG32(AVIVO_D1VGA_CONTROL
,
394 (d1vga_control
& ~(AVIVO_DVGA_CONTROL_MODE_ENABLE
|
395 AVIVO_DVGA_CONTROL_TIMING_SELECT
)));
396 WREG32(AVIVO_D2VGA_CONTROL
,
397 (d2vga_control
& ~(AVIVO_DVGA_CONTROL_MODE_ENABLE
|
398 AVIVO_DVGA_CONTROL_TIMING_SELECT
)));
399 WREG32(AVIVO_VGA_RENDER_CONTROL
,
400 (vga_render_control
& ~AVIVO_VGA_VSTATUS_CNTL_MASK
));
402 WREG32(R600_ROM_CNTL
,
403 ((rom_cntl
& ~R600_SCK_PRESCALE_CRYSTAL_CLK_MASK
) |
404 (1 << R600_SCK_PRESCALE_CRYSTAL_CLK_SHIFT
) |
405 R600_SCK_OVERWRITE
));
407 WREG32(R600_GENERAL_PWRMGT
, (general_pwrmgt
& ~R600_OPEN_DRAIN_PADS
));
408 WREG32(R600_LOW_VID_LOWER_GPIO_CNTL
,
409 (low_vid_lower_gpio_cntl
& ~0x400));
410 WREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL
,
411 (medium_vid_lower_gpio_cntl
& ~0x400));
412 WREG32(R600_HIGH_VID_LOWER_GPIO_CNTL
,
413 (high_vid_lower_gpio_cntl
& ~0x400));
414 WREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL
,
415 (ctxsw_vid_lower_gpio_cntl
& ~0x400));
416 WREG32(R600_LOWER_GPIO_ENABLE
, (lower_gpio_enable
| 0x400));
418 r
= radeon_read_bios(rdev
);
421 WREG32(RADEON_VIPH_CONTROL
, viph_control
);
422 WREG32(R600_BUS_CNTL
, bus_cntl
);
423 WREG32(AVIVO_D1VGA_CONTROL
, d1vga_control
);
424 WREG32(AVIVO_D2VGA_CONTROL
, d2vga_control
);
425 WREG32(AVIVO_VGA_RENDER_CONTROL
, vga_render_control
);
426 WREG32(R600_ROM_CNTL
, rom_cntl
);
427 WREG32(R600_GENERAL_PWRMGT
, general_pwrmgt
);
428 WREG32(R600_LOW_VID_LOWER_GPIO_CNTL
, low_vid_lower_gpio_cntl
);
429 WREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL
, medium_vid_lower_gpio_cntl
);
430 WREG32(R600_HIGH_VID_LOWER_GPIO_CNTL
, high_vid_lower_gpio_cntl
);
431 WREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL
, ctxsw_vid_lower_gpio_cntl
);
432 WREG32(R600_LOWER_GPIO_ENABLE
, lower_gpio_enable
);
436 static bool avivo_read_disabled_bios(struct radeon_device
*rdev
)
438 uint32_t seprom_cntl1
;
439 uint32_t viph_control
;
441 uint32_t d1vga_control
;
442 uint32_t d2vga_control
;
443 uint32_t vga_render_control
;
446 uint32_t gpiopad_mask
;
449 seprom_cntl1
= RREG32(RADEON_SEPROM_CNTL1
);
450 viph_control
= RREG32(RADEON_VIPH_CONTROL
);
451 bus_cntl
= RREG32(RV370_BUS_CNTL
);
452 d1vga_control
= RREG32(AVIVO_D1VGA_CONTROL
);
453 d2vga_control
= RREG32(AVIVO_D2VGA_CONTROL
);
454 vga_render_control
= RREG32(AVIVO_VGA_RENDER_CONTROL
);
455 gpiopad_a
= RREG32(RADEON_GPIOPAD_A
);
456 gpiopad_en
= RREG32(RADEON_GPIOPAD_EN
);
457 gpiopad_mask
= RREG32(RADEON_GPIOPAD_MASK
);
459 WREG32(RADEON_SEPROM_CNTL1
,
460 ((seprom_cntl1
& ~RADEON_SCK_PRESCALE_MASK
) |
461 (0xc << RADEON_SCK_PRESCALE_SHIFT
)));
462 WREG32(RADEON_GPIOPAD_A
, 0);
463 WREG32(RADEON_GPIOPAD_EN
, 0);
464 WREG32(RADEON_GPIOPAD_MASK
, 0);
467 WREG32(RADEON_VIPH_CONTROL
, (viph_control
& ~RADEON_VIPH_EN
));
470 WREG32(RV370_BUS_CNTL
, (bus_cntl
& ~RV370_BUS_BIOS_DIS_ROM
));
472 /* Disable VGA mode */
473 WREG32(AVIVO_D1VGA_CONTROL
,
474 (d1vga_control
& ~(AVIVO_DVGA_CONTROL_MODE_ENABLE
|
475 AVIVO_DVGA_CONTROL_TIMING_SELECT
)));
476 WREG32(AVIVO_D2VGA_CONTROL
,
477 (d2vga_control
& ~(AVIVO_DVGA_CONTROL_MODE_ENABLE
|
478 AVIVO_DVGA_CONTROL_TIMING_SELECT
)));
479 WREG32(AVIVO_VGA_RENDER_CONTROL
,
480 (vga_render_control
& ~AVIVO_VGA_VSTATUS_CNTL_MASK
));
482 r
= radeon_read_bios(rdev
);
485 WREG32(RADEON_SEPROM_CNTL1
, seprom_cntl1
);
486 WREG32(RADEON_VIPH_CONTROL
, viph_control
);
487 WREG32(RV370_BUS_CNTL
, bus_cntl
);
488 WREG32(AVIVO_D1VGA_CONTROL
, d1vga_control
);
489 WREG32(AVIVO_D2VGA_CONTROL
, d2vga_control
);
490 WREG32(AVIVO_VGA_RENDER_CONTROL
, vga_render_control
);
491 WREG32(RADEON_GPIOPAD_A
, gpiopad_a
);
492 WREG32(RADEON_GPIOPAD_EN
, gpiopad_en
);
493 WREG32(RADEON_GPIOPAD_MASK
, gpiopad_mask
);
497 static bool legacy_read_disabled_bios(struct radeon_device
*rdev
)
499 uint32_t seprom_cntl1
;
500 uint32_t viph_control
;
502 uint32_t crtc_gen_cntl
;
503 uint32_t crtc2_gen_cntl
;
504 uint32_t crtc_ext_cntl
;
505 uint32_t fp2_gen_cntl
;
508 seprom_cntl1
= RREG32(RADEON_SEPROM_CNTL1
);
509 viph_control
= RREG32(RADEON_VIPH_CONTROL
);
510 if (rdev
->flags
& RADEON_IS_PCIE
)
511 bus_cntl
= RREG32(RV370_BUS_CNTL
);
513 bus_cntl
= RREG32(RADEON_BUS_CNTL
);
514 crtc_gen_cntl
= RREG32(RADEON_CRTC_GEN_CNTL
);
516 crtc_ext_cntl
= RREG32(RADEON_CRTC_EXT_CNTL
);
519 if (rdev
->ddev
->pdev
->device
== PCI_DEVICE_ID_ATI_RADEON_QY
) {
520 fp2_gen_cntl
= RREG32(RADEON_FP2_GEN_CNTL
);
523 if (!(rdev
->flags
& RADEON_SINGLE_CRTC
)) {
524 crtc2_gen_cntl
= RREG32(RADEON_CRTC2_GEN_CNTL
);
527 WREG32(RADEON_SEPROM_CNTL1
,
528 ((seprom_cntl1
& ~RADEON_SCK_PRESCALE_MASK
) |
529 (0xc << RADEON_SCK_PRESCALE_SHIFT
)));
532 WREG32(RADEON_VIPH_CONTROL
, (viph_control
& ~RADEON_VIPH_EN
));
535 if (rdev
->flags
& RADEON_IS_PCIE
)
536 WREG32(RV370_BUS_CNTL
, (bus_cntl
& ~RV370_BUS_BIOS_DIS_ROM
));
538 WREG32(RADEON_BUS_CNTL
, (bus_cntl
& ~RADEON_BUS_BIOS_DIS_ROM
));
540 /* Turn off mem requests and CRTC for both controllers */
541 WREG32(RADEON_CRTC_GEN_CNTL
,
542 ((crtc_gen_cntl
& ~RADEON_CRTC_EN
) |
543 (RADEON_CRTC_DISP_REQ_EN_B
|
544 RADEON_CRTC_EXT_DISP_EN
)));
545 if (!(rdev
->flags
& RADEON_SINGLE_CRTC
)) {
546 WREG32(RADEON_CRTC2_GEN_CNTL
,
547 ((crtc2_gen_cntl
& ~RADEON_CRTC2_EN
) |
548 RADEON_CRTC2_DISP_REQ_EN_B
));
551 WREG32(RADEON_CRTC_EXT_CNTL
,
552 ((crtc_ext_cntl
& ~RADEON_CRTC_CRT_ON
) |
553 (RADEON_CRTC_SYNC_TRISTAT
|
554 RADEON_CRTC_DISPLAY_DIS
)));
556 if (rdev
->ddev
->pdev
->device
== PCI_DEVICE_ID_ATI_RADEON_QY
) {
557 WREG32(RADEON_FP2_GEN_CNTL
, (fp2_gen_cntl
& ~RADEON_FP2_ON
));
560 r
= radeon_read_bios(rdev
);
563 WREG32(RADEON_SEPROM_CNTL1
, seprom_cntl1
);
564 WREG32(RADEON_VIPH_CONTROL
, viph_control
);
565 if (rdev
->flags
& RADEON_IS_PCIE
)
566 WREG32(RV370_BUS_CNTL
, bus_cntl
);
568 WREG32(RADEON_BUS_CNTL
, bus_cntl
);
569 WREG32(RADEON_CRTC_GEN_CNTL
, crtc_gen_cntl
);
570 if (!(rdev
->flags
& RADEON_SINGLE_CRTC
)) {
571 WREG32(RADEON_CRTC2_GEN_CNTL
, crtc2_gen_cntl
);
573 WREG32(RADEON_CRTC_EXT_CNTL
, crtc_ext_cntl
);
574 if (rdev
->ddev
->pdev
->device
== PCI_DEVICE_ID_ATI_RADEON_QY
) {
575 WREG32(RADEON_FP2_GEN_CNTL
, fp2_gen_cntl
);
580 static bool radeon_read_disabled_bios(struct radeon_device
*rdev
)
582 if (rdev
->flags
& RADEON_IS_IGP
)
583 return igp_read_bios_from_vram(rdev
);
584 else if (rdev
->family
>= CHIP_BARTS
)
585 return ni_read_disabled_bios(rdev
);
586 else if (rdev
->family
>= CHIP_RV770
)
587 return r700_read_disabled_bios(rdev
);
588 else if (rdev
->family
>= CHIP_R600
)
589 return r600_read_disabled_bios(rdev
);
590 else if (rdev
->family
>= CHIP_RS600
)
591 return avivo_read_disabled_bios(rdev
);
593 return legacy_read_disabled_bios(rdev
);
597 static bool radeon_acpi_vfct_bios(struct radeon_device
*rdev
)
599 struct acpi_table_header
*hdr
;
601 UEFI_ACPI_VFCT
*vfct
;
604 if (!ACPI_SUCCESS(acpi_get_table("VFCT", 1, &hdr
)))
606 tbl_size
= hdr
->length
;
607 if (tbl_size
< sizeof(UEFI_ACPI_VFCT
)) {
608 DRM_ERROR("ACPI VFCT table present but broken (too short #1)\n");
612 vfct
= (UEFI_ACPI_VFCT
*)hdr
;
613 offset
= vfct
->VBIOSImageOffset
;
615 while (offset
< tbl_size
) {
616 GOP_VBIOS_CONTENT
*vbios
= (GOP_VBIOS_CONTENT
*)((char *)hdr
+ offset
);
617 VFCT_IMAGE_HEADER
*vhdr
= &vbios
->VbiosHeader
;
619 offset
+= sizeof(VFCT_IMAGE_HEADER
);
620 if (offset
> tbl_size
) {
621 DRM_ERROR("ACPI VFCT image header truncated\n");
625 offset
+= vhdr
->ImageLength
;
626 if (offset
> tbl_size
) {
627 DRM_ERROR("ACPI VFCT image truncated\n");
631 if (vhdr
->ImageLength
&&
632 vhdr
->PCIBus
== rdev
->pdev
->bus
->number
&&
633 vhdr
->PCIDevice
== PCI_SLOT(rdev
->pdev
->devfn
) &&
634 vhdr
->PCIFunction
== PCI_FUNC(rdev
->pdev
->devfn
) &&
635 vhdr
->VendorID
== rdev
->pdev
->vendor
&&
636 vhdr
->DeviceID
== rdev
->pdev
->device
) {
637 rdev
->bios
= kmemdup(&vbios
->VbiosContent
,
647 DRM_ERROR("ACPI VFCT table present but broken (too short #2)\n");
651 static inline bool radeon_acpi_vfct_bios(struct radeon_device
*rdev
)
657 bool radeon_get_bios(struct radeon_device
*rdev
)
662 r
= radeon_atrm_get_bios(rdev
);
664 r
= radeon_acpi_vfct_bios(rdev
);
666 r
= igp_read_bios_from_vram(rdev
);
668 r
= radeon_read_bios(rdev
);
670 r
= radeon_read_disabled_bios(rdev
);
672 r
= radeon_read_platform_bios(rdev
);
673 if (r
== false || rdev
->bios
== NULL
) {
674 DRM_ERROR("Unable to locate a BIOS ROM\n");
678 if (rdev
->bios
[0] != 0x55 || rdev
->bios
[1] != 0xaa) {
679 printk("BIOS signature incorrect %x %x\n", rdev
->bios
[0], rdev
->bios
[1]);
684 if (RBIOS8(tmp
+ 0x14) != 0x0) {
685 DRM_INFO("Not an x86 BIOS ROM, not using.\n");
689 rdev
->bios_header_start
= RBIOS16(0x48);
690 if (!rdev
->bios_header_start
) {
693 tmp
= rdev
->bios_header_start
+ 4;
694 if (!memcmp(rdev
->bios
+ tmp
, "ATOM", 4) ||
695 !memcmp(rdev
->bios
+ tmp
, "MOTA", 4)) {
696 rdev
->is_atom_bios
= true;
698 rdev
->is_atom_bios
= false;
701 DRM_DEBUG("%sBIOS detected\n", rdev
->is_atom_bios
? "ATOM" : "COM");