Merge tag 'for_linus' of git://git.kernel.org/pub/scm/linux/kernel/git/mst/vhost
[cris-mirror.git] / drivers / gpu / drm / radeon / radeon_device.c
blob7828a5e1062999b1bae507440b6dd8847095546b
1 /*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
28 #include <linux/console.h>
29 #include <linux/slab.h>
30 #include <drm/drmP.h>
31 #include <drm/drm_crtc_helper.h>
32 #include <drm/radeon_drm.h>
33 #include <linux/pm_runtime.h>
34 #include <linux/vgaarb.h>
35 #include <linux/vga_switcheroo.h>
36 #include <linux/efi.h>
37 #include "radeon_reg.h"
38 #include "radeon.h"
39 #include "atom.h"
41 static const char radeon_family_name[][16] = {
42 "R100",
43 "RV100",
44 "RS100",
45 "RV200",
46 "RS200",
47 "R200",
48 "RV250",
49 "RS300",
50 "RV280",
51 "R300",
52 "R350",
53 "RV350",
54 "RV380",
55 "R420",
56 "R423",
57 "RV410",
58 "RS400",
59 "RS480",
60 "RS600",
61 "RS690",
62 "RS740",
63 "RV515",
64 "R520",
65 "RV530",
66 "RV560",
67 "RV570",
68 "R580",
69 "R600",
70 "RV610",
71 "RV630",
72 "RV670",
73 "RV620",
74 "RV635",
75 "RS780",
76 "RS880",
77 "RV770",
78 "RV730",
79 "RV710",
80 "RV740",
81 "CEDAR",
82 "REDWOOD",
83 "JUNIPER",
84 "CYPRESS",
85 "HEMLOCK",
86 "PALM",
87 "SUMO",
88 "SUMO2",
89 "BARTS",
90 "TURKS",
91 "CAICOS",
92 "CAYMAN",
93 "ARUBA",
94 "TAHITI",
95 "PITCAIRN",
96 "VERDE",
97 "OLAND",
98 "HAINAN",
99 "BONAIRE",
100 "KAVERI",
101 "KABINI",
102 "HAWAII",
103 "MULLINS",
104 "LAST",
107 #if defined(CONFIG_VGA_SWITCHEROO)
108 bool radeon_has_atpx_dgpu_power_cntl(void);
109 bool radeon_is_atpx_hybrid(void);
110 #else
111 static inline bool radeon_has_atpx_dgpu_power_cntl(void) { return false; }
112 static inline bool radeon_is_atpx_hybrid(void) { return false; }
113 #endif
115 #define RADEON_PX_QUIRK_DISABLE_PX (1 << 0)
117 struct radeon_px_quirk {
118 u32 chip_vendor;
119 u32 chip_device;
120 u32 subsys_vendor;
121 u32 subsys_device;
122 u32 px_quirk_flags;
125 static struct radeon_px_quirk radeon_px_quirk_list[] = {
126 /* Acer aspire 5560g (CPU: AMD A4-3305M; GPU: AMD Radeon HD 6480g + 7470m)
127 * https://bugzilla.kernel.org/show_bug.cgi?id=74551
129 { PCI_VENDOR_ID_ATI, 0x6760, 0x1025, 0x0672, RADEON_PX_QUIRK_DISABLE_PX },
130 /* Asus K73TA laptop with AMD A6-3400M APU and Radeon 6550 GPU
131 * https://bugzilla.kernel.org/show_bug.cgi?id=51381
133 { PCI_VENDOR_ID_ATI, 0x6741, 0x1043, 0x108c, RADEON_PX_QUIRK_DISABLE_PX },
134 /* Asus K53TK laptop with AMD A6-3420M APU and Radeon 7670m GPU
135 * https://bugzilla.kernel.org/show_bug.cgi?id=51381
137 { PCI_VENDOR_ID_ATI, 0x6840, 0x1043, 0x2122, RADEON_PX_QUIRK_DISABLE_PX },
138 /* Asus K53TK laptop with AMD A6-3420M APU and Radeon 7670m GPU
139 * https://bugs.freedesktop.org/show_bug.cgi?id=101491
141 { PCI_VENDOR_ID_ATI, 0x6741, 0x1043, 0x2122, RADEON_PX_QUIRK_DISABLE_PX },
142 { 0, 0, 0, 0, 0 },
145 bool radeon_is_px(struct drm_device *dev)
147 struct radeon_device *rdev = dev->dev_private;
149 if (rdev->flags & RADEON_IS_PX)
150 return true;
151 return false;
154 static void radeon_device_handle_px_quirks(struct radeon_device *rdev)
156 struct radeon_px_quirk *p = radeon_px_quirk_list;
158 /* Apply PX quirks */
159 while (p && p->chip_device != 0) {
160 if (rdev->pdev->vendor == p->chip_vendor &&
161 rdev->pdev->device == p->chip_device &&
162 rdev->pdev->subsystem_vendor == p->subsys_vendor &&
163 rdev->pdev->subsystem_device == p->subsys_device) {
164 rdev->px_quirk_flags = p->px_quirk_flags;
165 break;
167 ++p;
170 if (rdev->px_quirk_flags & RADEON_PX_QUIRK_DISABLE_PX)
171 rdev->flags &= ~RADEON_IS_PX;
173 /* disable PX is the system doesn't support dGPU power control or hybrid gfx */
174 if (!radeon_is_atpx_hybrid() &&
175 !radeon_has_atpx_dgpu_power_cntl())
176 rdev->flags &= ~RADEON_IS_PX;
180 * radeon_program_register_sequence - program an array of registers.
182 * @rdev: radeon_device pointer
183 * @registers: pointer to the register array
184 * @array_size: size of the register array
186 * Programs an array or registers with and and or masks.
187 * This is a helper for setting golden registers.
189 void radeon_program_register_sequence(struct radeon_device *rdev,
190 const u32 *registers,
191 const u32 array_size)
193 u32 tmp, reg, and_mask, or_mask;
194 int i;
196 if (array_size % 3)
197 return;
199 for (i = 0; i < array_size; i +=3) {
200 reg = registers[i + 0];
201 and_mask = registers[i + 1];
202 or_mask = registers[i + 2];
204 if (and_mask == 0xffffffff) {
205 tmp = or_mask;
206 } else {
207 tmp = RREG32(reg);
208 tmp &= ~and_mask;
209 tmp |= or_mask;
211 WREG32(reg, tmp);
215 void radeon_pci_config_reset(struct radeon_device *rdev)
217 pci_write_config_dword(rdev->pdev, 0x7c, RADEON_ASIC_RESET_DATA);
221 * radeon_surface_init - Clear GPU surface registers.
223 * @rdev: radeon_device pointer
225 * Clear GPU surface registers (r1xx-r5xx).
227 void radeon_surface_init(struct radeon_device *rdev)
229 /* FIXME: check this out */
230 if (rdev->family < CHIP_R600) {
231 int i;
233 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
234 if (rdev->surface_regs[i].bo)
235 radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
236 else
237 radeon_clear_surface_reg(rdev, i);
239 /* enable surfaces */
240 WREG32(RADEON_SURFACE_CNTL, 0);
245 * GPU scratch registers helpers function.
248 * radeon_scratch_init - Init scratch register driver information.
250 * @rdev: radeon_device pointer
252 * Init CP scratch register driver information (r1xx-r5xx)
254 void radeon_scratch_init(struct radeon_device *rdev)
256 int i;
258 /* FIXME: check this out */
259 if (rdev->family < CHIP_R300) {
260 rdev->scratch.num_reg = 5;
261 } else {
262 rdev->scratch.num_reg = 7;
264 rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
265 for (i = 0; i < rdev->scratch.num_reg; i++) {
266 rdev->scratch.free[i] = true;
267 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
272 * radeon_scratch_get - Allocate a scratch register
274 * @rdev: radeon_device pointer
275 * @reg: scratch register mmio offset
277 * Allocate a CP scratch register for use by the driver (all asics).
278 * Returns 0 on success or -EINVAL on failure.
280 int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
282 int i;
284 for (i = 0; i < rdev->scratch.num_reg; i++) {
285 if (rdev->scratch.free[i]) {
286 rdev->scratch.free[i] = false;
287 *reg = rdev->scratch.reg[i];
288 return 0;
291 return -EINVAL;
295 * radeon_scratch_free - Free a scratch register
297 * @rdev: radeon_device pointer
298 * @reg: scratch register mmio offset
300 * Free a CP scratch register allocated for use by the driver (all asics)
302 void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
304 int i;
306 for (i = 0; i < rdev->scratch.num_reg; i++) {
307 if (rdev->scratch.reg[i] == reg) {
308 rdev->scratch.free[i] = true;
309 return;
315 * GPU doorbell aperture helpers function.
318 * radeon_doorbell_init - Init doorbell driver information.
320 * @rdev: radeon_device pointer
322 * Init doorbell driver information (CIK)
323 * Returns 0 on success, error on failure.
325 static int radeon_doorbell_init(struct radeon_device *rdev)
327 /* doorbell bar mapping */
328 rdev->doorbell.base = pci_resource_start(rdev->pdev, 2);
329 rdev->doorbell.size = pci_resource_len(rdev->pdev, 2);
331 rdev->doorbell.num_doorbells = min_t(u32, rdev->doorbell.size / sizeof(u32), RADEON_MAX_DOORBELLS);
332 if (rdev->doorbell.num_doorbells == 0)
333 return -EINVAL;
335 rdev->doorbell.ptr = ioremap(rdev->doorbell.base, rdev->doorbell.num_doorbells * sizeof(u32));
336 if (rdev->doorbell.ptr == NULL) {
337 return -ENOMEM;
339 DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)rdev->doorbell.base);
340 DRM_INFO("doorbell mmio size: %u\n", (unsigned)rdev->doorbell.size);
342 memset(&rdev->doorbell.used, 0, sizeof(rdev->doorbell.used));
344 return 0;
348 * radeon_doorbell_fini - Tear down doorbell driver information.
350 * @rdev: radeon_device pointer
352 * Tear down doorbell driver information (CIK)
354 static void radeon_doorbell_fini(struct radeon_device *rdev)
356 iounmap(rdev->doorbell.ptr);
357 rdev->doorbell.ptr = NULL;
361 * radeon_doorbell_get - Allocate a doorbell entry
363 * @rdev: radeon_device pointer
364 * @doorbell: doorbell index
366 * Allocate a doorbell for use by the driver (all asics).
367 * Returns 0 on success or -EINVAL on failure.
369 int radeon_doorbell_get(struct radeon_device *rdev, u32 *doorbell)
371 unsigned long offset = find_first_zero_bit(rdev->doorbell.used, rdev->doorbell.num_doorbells);
372 if (offset < rdev->doorbell.num_doorbells) {
373 __set_bit(offset, rdev->doorbell.used);
374 *doorbell = offset;
375 return 0;
376 } else {
377 return -EINVAL;
382 * radeon_doorbell_free - Free a doorbell entry
384 * @rdev: radeon_device pointer
385 * @doorbell: doorbell index
387 * Free a doorbell allocated for use by the driver (all asics)
389 void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell)
391 if (doorbell < rdev->doorbell.num_doorbells)
392 __clear_bit(doorbell, rdev->doorbell.used);
396 * radeon_wb_*()
397 * Writeback is the the method by which the the GPU updates special pages
398 * in memory with the status of certain GPU events (fences, ring pointers,
399 * etc.).
403 * radeon_wb_disable - Disable Writeback
405 * @rdev: radeon_device pointer
407 * Disables Writeback (all asics). Used for suspend.
409 void radeon_wb_disable(struct radeon_device *rdev)
411 rdev->wb.enabled = false;
415 * radeon_wb_fini - Disable Writeback and free memory
417 * @rdev: radeon_device pointer
419 * Disables Writeback and frees the Writeback memory (all asics).
420 * Used at driver shutdown.
422 void radeon_wb_fini(struct radeon_device *rdev)
424 radeon_wb_disable(rdev);
425 if (rdev->wb.wb_obj) {
426 if (!radeon_bo_reserve(rdev->wb.wb_obj, false)) {
427 radeon_bo_kunmap(rdev->wb.wb_obj);
428 radeon_bo_unpin(rdev->wb.wb_obj);
429 radeon_bo_unreserve(rdev->wb.wb_obj);
431 radeon_bo_unref(&rdev->wb.wb_obj);
432 rdev->wb.wb = NULL;
433 rdev->wb.wb_obj = NULL;
438 * radeon_wb_init- Init Writeback driver info and allocate memory
440 * @rdev: radeon_device pointer
442 * Disables Writeback and frees the Writeback memory (all asics).
443 * Used at driver startup.
444 * Returns 0 on success or an -error on failure.
446 int radeon_wb_init(struct radeon_device *rdev)
448 int r;
450 if (rdev->wb.wb_obj == NULL) {
451 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
452 RADEON_GEM_DOMAIN_GTT, 0, NULL, NULL,
453 &rdev->wb.wb_obj);
454 if (r) {
455 dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
456 return r;
458 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
459 if (unlikely(r != 0)) {
460 radeon_wb_fini(rdev);
461 return r;
463 r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
464 &rdev->wb.gpu_addr);
465 if (r) {
466 radeon_bo_unreserve(rdev->wb.wb_obj);
467 dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
468 radeon_wb_fini(rdev);
469 return r;
471 r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
472 radeon_bo_unreserve(rdev->wb.wb_obj);
473 if (r) {
474 dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
475 radeon_wb_fini(rdev);
476 return r;
480 /* clear wb memory */
481 memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
482 /* disable event_write fences */
483 rdev->wb.use_event = false;
484 /* disabled via module param */
485 if (radeon_no_wb == 1) {
486 rdev->wb.enabled = false;
487 } else {
488 if (rdev->flags & RADEON_IS_AGP) {
489 /* often unreliable on AGP */
490 rdev->wb.enabled = false;
491 } else if (rdev->family < CHIP_R300) {
492 /* often unreliable on pre-r300 */
493 rdev->wb.enabled = false;
494 } else {
495 rdev->wb.enabled = true;
496 /* event_write fences are only available on r600+ */
497 if (rdev->family >= CHIP_R600) {
498 rdev->wb.use_event = true;
502 /* always use writeback/events on NI, APUs */
503 if (rdev->family >= CHIP_PALM) {
504 rdev->wb.enabled = true;
505 rdev->wb.use_event = true;
508 dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
510 return 0;
514 * radeon_vram_location - try to find VRAM location
515 * @rdev: radeon device structure holding all necessary informations
516 * @mc: memory controller structure holding memory informations
517 * @base: base address at which to put VRAM
519 * Function will place try to place VRAM at base address provided
520 * as parameter (which is so far either PCI aperture address or
521 * for IGP TOM base address).
523 * If there is not enough space to fit the unvisible VRAM in the 32bits
524 * address space then we limit the VRAM size to the aperture.
526 * If we are using AGP and if the AGP aperture doesn't allow us to have
527 * room for all the VRAM than we restrict the VRAM to the PCI aperture
528 * size and print a warning.
530 * This function will never fails, worst case are limiting VRAM.
532 * Note: GTT start, end, size should be initialized before calling this
533 * function on AGP platform.
535 * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
536 * this shouldn't be a problem as we are using the PCI aperture as a reference.
537 * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
538 * not IGP.
540 * Note: we use mc_vram_size as on some board we need to program the mc to
541 * cover the whole aperture even if VRAM size is inferior to aperture size
542 * Novell bug 204882 + along with lots of ubuntu ones
544 * Note: when limiting vram it's safe to overwritte real_vram_size because
545 * we are not in case where real_vram_size is inferior to mc_vram_size (ie
546 * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
547 * ones)
549 * Note: IGP TOM addr should be the same as the aperture addr, we don't
550 * explicitly check for that thought.
552 * FIXME: when reducing VRAM size align new size on power of 2.
554 void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
556 uint64_t limit = (uint64_t)radeon_vram_limit << 20;
558 mc->vram_start = base;
559 if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) {
560 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
561 mc->real_vram_size = mc->aper_size;
562 mc->mc_vram_size = mc->aper_size;
564 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
565 if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
566 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
567 mc->real_vram_size = mc->aper_size;
568 mc->mc_vram_size = mc->aper_size;
570 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
571 if (limit && limit < mc->real_vram_size)
572 mc->real_vram_size = limit;
573 dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
574 mc->mc_vram_size >> 20, mc->vram_start,
575 mc->vram_end, mc->real_vram_size >> 20);
579 * radeon_gtt_location - try to find GTT location
580 * @rdev: radeon device structure holding all necessary informations
581 * @mc: memory controller structure holding memory informations
583 * Function will place try to place GTT before or after VRAM.
585 * If GTT size is bigger than space left then we ajust GTT size.
586 * Thus function will never fails.
588 * FIXME: when reducing GTT size align new size on power of 2.
590 void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
592 u64 size_af, size_bf;
594 size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
595 size_bf = mc->vram_start & ~mc->gtt_base_align;
596 if (size_bf > size_af) {
597 if (mc->gtt_size > size_bf) {
598 dev_warn(rdev->dev, "limiting GTT\n");
599 mc->gtt_size = size_bf;
601 mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
602 } else {
603 if (mc->gtt_size > size_af) {
604 dev_warn(rdev->dev, "limiting GTT\n");
605 mc->gtt_size = size_af;
607 mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
609 mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
610 dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
611 mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
615 * GPU helpers function.
619 * radeon_device_is_virtual - check if we are running is a virtual environment
621 * Check if the asic has been passed through to a VM (all asics).
622 * Used at driver startup.
623 * Returns true if virtual or false if not.
625 bool radeon_device_is_virtual(void)
627 #ifdef CONFIG_X86
628 return boot_cpu_has(X86_FEATURE_HYPERVISOR);
629 #else
630 return false;
631 #endif
635 * radeon_card_posted - check if the hw has already been initialized
637 * @rdev: radeon_device pointer
639 * Check if the asic has been initialized (all asics).
640 * Used at driver startup.
641 * Returns true if initialized or false if not.
643 bool radeon_card_posted(struct radeon_device *rdev)
645 uint32_t reg;
647 /* for pass through, always force asic_init for CI */
648 if (rdev->family >= CHIP_BONAIRE &&
649 radeon_device_is_virtual())
650 return false;
652 /* required for EFI mode on macbook2,1 which uses an r5xx asic */
653 if (efi_enabled(EFI_BOOT) &&
654 (rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
655 (rdev->family < CHIP_R600))
656 return false;
658 if (ASIC_IS_NODCE(rdev))
659 goto check_memsize;
661 /* first check CRTCs */
662 if (ASIC_IS_DCE4(rdev)) {
663 reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
664 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
665 if (rdev->num_crtc >= 4) {
666 reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
667 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
669 if (rdev->num_crtc >= 6) {
670 reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
671 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
673 if (reg & EVERGREEN_CRTC_MASTER_EN)
674 return true;
675 } else if (ASIC_IS_AVIVO(rdev)) {
676 reg = RREG32(AVIVO_D1CRTC_CONTROL) |
677 RREG32(AVIVO_D2CRTC_CONTROL);
678 if (reg & AVIVO_CRTC_EN) {
679 return true;
681 } else {
682 reg = RREG32(RADEON_CRTC_GEN_CNTL) |
683 RREG32(RADEON_CRTC2_GEN_CNTL);
684 if (reg & RADEON_CRTC_EN) {
685 return true;
689 check_memsize:
690 /* then check MEM_SIZE, in case the crtcs are off */
691 if (rdev->family >= CHIP_R600)
692 reg = RREG32(R600_CONFIG_MEMSIZE);
693 else
694 reg = RREG32(RADEON_CONFIG_MEMSIZE);
696 if (reg)
697 return true;
699 return false;
704 * radeon_update_bandwidth_info - update display bandwidth params
706 * @rdev: radeon_device pointer
708 * Used when sclk/mclk are switched or display modes are set.
709 * params are used to calculate display watermarks (all asics)
711 void radeon_update_bandwidth_info(struct radeon_device *rdev)
713 fixed20_12 a;
714 u32 sclk = rdev->pm.current_sclk;
715 u32 mclk = rdev->pm.current_mclk;
717 /* sclk/mclk in Mhz */
718 a.full = dfixed_const(100);
719 rdev->pm.sclk.full = dfixed_const(sclk);
720 rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
721 rdev->pm.mclk.full = dfixed_const(mclk);
722 rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
724 if (rdev->flags & RADEON_IS_IGP) {
725 a.full = dfixed_const(16);
726 /* core_bandwidth = sclk(Mhz) * 16 */
727 rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
732 * radeon_boot_test_post_card - check and possibly initialize the hw
734 * @rdev: radeon_device pointer
736 * Check if the asic is initialized and if not, attempt to initialize
737 * it (all asics).
738 * Returns true if initialized or false if not.
740 bool radeon_boot_test_post_card(struct radeon_device *rdev)
742 if (radeon_card_posted(rdev))
743 return true;
745 if (rdev->bios) {
746 DRM_INFO("GPU not posted. posting now...\n");
747 if (rdev->is_atom_bios)
748 atom_asic_init(rdev->mode_info.atom_context);
749 else
750 radeon_combios_asic_init(rdev->ddev);
751 return true;
752 } else {
753 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
754 return false;
759 * radeon_dummy_page_init - init dummy page used by the driver
761 * @rdev: radeon_device pointer
763 * Allocate the dummy page used by the driver (all asics).
764 * This dummy page is used by the driver as a filler for gart entries
765 * when pages are taken out of the GART
766 * Returns 0 on sucess, -ENOMEM on failure.
768 int radeon_dummy_page_init(struct radeon_device *rdev)
770 if (rdev->dummy_page.page)
771 return 0;
772 rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
773 if (rdev->dummy_page.page == NULL)
774 return -ENOMEM;
775 rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
776 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
777 if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
778 dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
779 __free_page(rdev->dummy_page.page);
780 rdev->dummy_page.page = NULL;
781 return -ENOMEM;
783 rdev->dummy_page.entry = radeon_gart_get_page_entry(rdev->dummy_page.addr,
784 RADEON_GART_PAGE_DUMMY);
785 return 0;
789 * radeon_dummy_page_fini - free dummy page used by the driver
791 * @rdev: radeon_device pointer
793 * Frees the dummy page used by the driver (all asics).
795 void radeon_dummy_page_fini(struct radeon_device *rdev)
797 if (rdev->dummy_page.page == NULL)
798 return;
799 pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
800 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
801 __free_page(rdev->dummy_page.page);
802 rdev->dummy_page.page = NULL;
806 /* ATOM accessor methods */
808 * ATOM is an interpreted byte code stored in tables in the vbios. The
809 * driver registers callbacks to access registers and the interpreter
810 * in the driver parses the tables and executes then to program specific
811 * actions (set display modes, asic init, etc.). See radeon_atombios.c,
812 * atombios.h, and atom.c
816 * cail_pll_read - read PLL register
818 * @info: atom card_info pointer
819 * @reg: PLL register offset
821 * Provides a PLL register accessor for the atom interpreter (r4xx+).
822 * Returns the value of the PLL register.
824 static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
826 struct radeon_device *rdev = info->dev->dev_private;
827 uint32_t r;
829 r = rdev->pll_rreg(rdev, reg);
830 return r;
834 * cail_pll_write - write PLL register
836 * @info: atom card_info pointer
837 * @reg: PLL register offset
838 * @val: value to write to the pll register
840 * Provides a PLL register accessor for the atom interpreter (r4xx+).
842 static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
844 struct radeon_device *rdev = info->dev->dev_private;
846 rdev->pll_wreg(rdev, reg, val);
850 * cail_mc_read - read MC (Memory Controller) register
852 * @info: atom card_info pointer
853 * @reg: MC register offset
855 * Provides an MC register accessor for the atom interpreter (r4xx+).
856 * Returns the value of the MC register.
858 static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
860 struct radeon_device *rdev = info->dev->dev_private;
861 uint32_t r;
863 r = rdev->mc_rreg(rdev, reg);
864 return r;
868 * cail_mc_write - write MC (Memory Controller) register
870 * @info: atom card_info pointer
871 * @reg: MC register offset
872 * @val: value to write to the pll register
874 * Provides a MC register accessor for the atom interpreter (r4xx+).
876 static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
878 struct radeon_device *rdev = info->dev->dev_private;
880 rdev->mc_wreg(rdev, reg, val);
884 * cail_reg_write - write MMIO register
886 * @info: atom card_info pointer
887 * @reg: MMIO register offset
888 * @val: value to write to the pll register
890 * Provides a MMIO register accessor for the atom interpreter (r4xx+).
892 static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
894 struct radeon_device *rdev = info->dev->dev_private;
896 WREG32(reg*4, val);
900 * cail_reg_read - read MMIO register
902 * @info: atom card_info pointer
903 * @reg: MMIO register offset
905 * Provides an MMIO register accessor for the atom interpreter (r4xx+).
906 * Returns the value of the MMIO register.
908 static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
910 struct radeon_device *rdev = info->dev->dev_private;
911 uint32_t r;
913 r = RREG32(reg*4);
914 return r;
918 * cail_ioreg_write - write IO register
920 * @info: atom card_info pointer
921 * @reg: IO register offset
922 * @val: value to write to the pll register
924 * Provides a IO register accessor for the atom interpreter (r4xx+).
926 static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
928 struct radeon_device *rdev = info->dev->dev_private;
930 WREG32_IO(reg*4, val);
934 * cail_ioreg_read - read IO register
936 * @info: atom card_info pointer
937 * @reg: IO register offset
939 * Provides an IO register accessor for the atom interpreter (r4xx+).
940 * Returns the value of the IO register.
942 static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
944 struct radeon_device *rdev = info->dev->dev_private;
945 uint32_t r;
947 r = RREG32_IO(reg*4);
948 return r;
952 * radeon_atombios_init - init the driver info and callbacks for atombios
954 * @rdev: radeon_device pointer
956 * Initializes the driver info and register access callbacks for the
957 * ATOM interpreter (r4xx+).
958 * Returns 0 on sucess, -ENOMEM on failure.
959 * Called at driver startup.
961 int radeon_atombios_init(struct radeon_device *rdev)
963 struct card_info *atom_card_info =
964 kzalloc(sizeof(struct card_info), GFP_KERNEL);
966 if (!atom_card_info)
967 return -ENOMEM;
969 rdev->mode_info.atom_card_info = atom_card_info;
970 atom_card_info->dev = rdev->ddev;
971 atom_card_info->reg_read = cail_reg_read;
972 atom_card_info->reg_write = cail_reg_write;
973 /* needed for iio ops */
974 if (rdev->rio_mem) {
975 atom_card_info->ioreg_read = cail_ioreg_read;
976 atom_card_info->ioreg_write = cail_ioreg_write;
977 } else {
978 DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
979 atom_card_info->ioreg_read = cail_reg_read;
980 atom_card_info->ioreg_write = cail_reg_write;
982 atom_card_info->mc_read = cail_mc_read;
983 atom_card_info->mc_write = cail_mc_write;
984 atom_card_info->pll_read = cail_pll_read;
985 atom_card_info->pll_write = cail_pll_write;
987 rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
988 if (!rdev->mode_info.atom_context) {
989 radeon_atombios_fini(rdev);
990 return -ENOMEM;
993 mutex_init(&rdev->mode_info.atom_context->mutex);
994 mutex_init(&rdev->mode_info.atom_context->scratch_mutex);
995 radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
996 atom_allocate_fb_scratch(rdev->mode_info.atom_context);
997 return 0;
1001 * radeon_atombios_fini - free the driver info and callbacks for atombios
1003 * @rdev: radeon_device pointer
1005 * Frees the driver info and register access callbacks for the ATOM
1006 * interpreter (r4xx+).
1007 * Called at driver shutdown.
1009 void radeon_atombios_fini(struct radeon_device *rdev)
1011 if (rdev->mode_info.atom_context) {
1012 kfree(rdev->mode_info.atom_context->scratch);
1014 kfree(rdev->mode_info.atom_context);
1015 rdev->mode_info.atom_context = NULL;
1016 kfree(rdev->mode_info.atom_card_info);
1017 rdev->mode_info.atom_card_info = NULL;
1020 /* COMBIOS */
1022 * COMBIOS is the bios format prior to ATOM. It provides
1023 * command tables similar to ATOM, but doesn't have a unified
1024 * parser. See radeon_combios.c
1028 * radeon_combios_init - init the driver info for combios
1030 * @rdev: radeon_device pointer
1032 * Initializes the driver info for combios (r1xx-r3xx).
1033 * Returns 0 on sucess.
1034 * Called at driver startup.
1036 int radeon_combios_init(struct radeon_device *rdev)
1038 radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
1039 return 0;
1043 * radeon_combios_fini - free the driver info for combios
1045 * @rdev: radeon_device pointer
1047 * Frees the driver info for combios (r1xx-r3xx).
1048 * Called at driver shutdown.
1050 void radeon_combios_fini(struct radeon_device *rdev)
1054 /* if we get transitioned to only one device, take VGA back */
1056 * radeon_vga_set_decode - enable/disable vga decode
1058 * @cookie: radeon_device pointer
1059 * @state: enable/disable vga decode
1061 * Enable/disable vga decode (all asics).
1062 * Returns VGA resource flags.
1064 static unsigned int radeon_vga_set_decode(void *cookie, bool state)
1066 struct radeon_device *rdev = cookie;
1067 radeon_vga_set_state(rdev, state);
1068 if (state)
1069 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1070 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1071 else
1072 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1076 * radeon_check_pot_argument - check that argument is a power of two
1078 * @arg: value to check
1080 * Validates that a certain argument is a power of two (all asics).
1081 * Returns true if argument is valid.
1083 static bool radeon_check_pot_argument(int arg)
1085 return (arg & (arg - 1)) == 0;
1089 * Determine a sensible default GART size according to ASIC family.
1091 * @family ASIC family name
1093 static int radeon_gart_size_auto(enum radeon_family family)
1095 /* default to a larger gart size on newer asics */
1096 if (family >= CHIP_TAHITI)
1097 return 2048;
1098 else if (family >= CHIP_RV770)
1099 return 1024;
1100 else
1101 return 512;
1105 * radeon_check_arguments - validate module params
1107 * @rdev: radeon_device pointer
1109 * Validates certain module parameters and updates
1110 * the associated values used by the driver (all asics).
1112 static void radeon_check_arguments(struct radeon_device *rdev)
1114 /* vramlimit must be a power of two */
1115 if (!radeon_check_pot_argument(radeon_vram_limit)) {
1116 dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
1117 radeon_vram_limit);
1118 radeon_vram_limit = 0;
1121 if (radeon_gart_size == -1) {
1122 radeon_gart_size = radeon_gart_size_auto(rdev->family);
1124 /* gtt size must be power of two and greater or equal to 32M */
1125 if (radeon_gart_size < 32) {
1126 dev_warn(rdev->dev, "gart size (%d) too small\n",
1127 radeon_gart_size);
1128 radeon_gart_size = radeon_gart_size_auto(rdev->family);
1129 } else if (!radeon_check_pot_argument(radeon_gart_size)) {
1130 dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
1131 radeon_gart_size);
1132 radeon_gart_size = radeon_gart_size_auto(rdev->family);
1134 rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20;
1136 /* AGP mode can only be -1, 1, 2, 4, 8 */
1137 switch (radeon_agpmode) {
1138 case -1:
1139 case 0:
1140 case 1:
1141 case 2:
1142 case 4:
1143 case 8:
1144 break;
1145 default:
1146 dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
1147 "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
1148 radeon_agpmode = 0;
1149 break;
1152 if (!radeon_check_pot_argument(radeon_vm_size)) {
1153 dev_warn(rdev->dev, "VM size (%d) must be a power of 2\n",
1154 radeon_vm_size);
1155 radeon_vm_size = 4;
1158 if (radeon_vm_size < 1) {
1159 dev_warn(rdev->dev, "VM size (%d) too small, min is 1GB\n",
1160 radeon_vm_size);
1161 radeon_vm_size = 4;
1165 * Max GPUVM size for Cayman, SI and CI are 40 bits.
1167 if (radeon_vm_size > 1024) {
1168 dev_warn(rdev->dev, "VM size (%d) too large, max is 1TB\n",
1169 radeon_vm_size);
1170 radeon_vm_size = 4;
1173 /* defines number of bits in page table versus page directory,
1174 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1175 * page table and the remaining bits are in the page directory */
1176 if (radeon_vm_block_size == -1) {
1178 /* Total bits covered by PD + PTs */
1179 unsigned bits = ilog2(radeon_vm_size) + 18;
1181 /* Make sure the PD is 4K in size up to 8GB address space.
1182 Above that split equal between PD and PTs */
1183 if (radeon_vm_size <= 8)
1184 radeon_vm_block_size = bits - 9;
1185 else
1186 radeon_vm_block_size = (bits + 3) / 2;
1188 } else if (radeon_vm_block_size < 9) {
1189 dev_warn(rdev->dev, "VM page table size (%d) too small\n",
1190 radeon_vm_block_size);
1191 radeon_vm_block_size = 9;
1194 if (radeon_vm_block_size > 24 ||
1195 (radeon_vm_size * 1024) < (1ull << radeon_vm_block_size)) {
1196 dev_warn(rdev->dev, "VM page table size (%d) too large\n",
1197 radeon_vm_block_size);
1198 radeon_vm_block_size = 9;
1203 * radeon_switcheroo_set_state - set switcheroo state
1205 * @pdev: pci dev pointer
1206 * @state: vga_switcheroo state
1208 * Callback for the switcheroo driver. Suspends or resumes the
1209 * the asics before or after it is powered up using ACPI methods.
1211 static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1213 struct drm_device *dev = pci_get_drvdata(pdev);
1215 if (radeon_is_px(dev) && state == VGA_SWITCHEROO_OFF)
1216 return;
1218 if (state == VGA_SWITCHEROO_ON) {
1219 pr_info("radeon: switched on\n");
1220 /* don't suspend or resume card normally */
1221 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1223 radeon_resume_kms(dev, true, true);
1225 dev->switch_power_state = DRM_SWITCH_POWER_ON;
1226 drm_kms_helper_poll_enable(dev);
1227 } else {
1228 pr_info("radeon: switched off\n");
1229 drm_kms_helper_poll_disable(dev);
1230 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1231 radeon_suspend_kms(dev, true, true, false);
1232 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1237 * radeon_switcheroo_can_switch - see if switcheroo state can change
1239 * @pdev: pci dev pointer
1241 * Callback for the switcheroo driver. Check of the switcheroo
1242 * state can be changed.
1243 * Returns true if the state can be changed, false if not.
1245 static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
1247 struct drm_device *dev = pci_get_drvdata(pdev);
1250 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1251 * locking inversion with the driver load path. And the access here is
1252 * completely racy anyway. So don't bother with locking for now.
1254 return dev->open_count == 0;
1257 static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = {
1258 .set_gpu_state = radeon_switcheroo_set_state,
1259 .reprobe = NULL,
1260 .can_switch = radeon_switcheroo_can_switch,
1264 * radeon_device_init - initialize the driver
1266 * @rdev: radeon_device pointer
1267 * @pdev: drm dev pointer
1268 * @pdev: pci dev pointer
1269 * @flags: driver flags
1271 * Initializes the driver info and hw (all asics).
1272 * Returns 0 for success or an error on failure.
1273 * Called at driver startup.
1275 int radeon_device_init(struct radeon_device *rdev,
1276 struct drm_device *ddev,
1277 struct pci_dev *pdev,
1278 uint32_t flags)
1280 int r, i;
1281 int dma_bits;
1282 bool runtime = false;
1284 rdev->shutdown = false;
1285 rdev->dev = &pdev->dev;
1286 rdev->ddev = ddev;
1287 rdev->pdev = pdev;
1288 rdev->flags = flags;
1289 rdev->family = flags & RADEON_FAMILY_MASK;
1290 rdev->is_atom_bios = false;
1291 rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
1292 rdev->mc.gtt_size = 512 * 1024 * 1024;
1293 rdev->accel_working = false;
1294 /* set up ring ids */
1295 for (i = 0; i < RADEON_NUM_RINGS; i++) {
1296 rdev->ring[i].idx = i;
1298 rdev->fence_context = dma_fence_context_alloc(RADEON_NUM_RINGS);
1300 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
1301 radeon_family_name[rdev->family], pdev->vendor, pdev->device,
1302 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
1304 /* mutex initialization are all done here so we
1305 * can recall function without having locking issues */
1306 mutex_init(&rdev->ring_lock);
1307 mutex_init(&rdev->dc_hw_i2c_mutex);
1308 atomic_set(&rdev->ih.lock, 0);
1309 mutex_init(&rdev->gem.mutex);
1310 mutex_init(&rdev->pm.mutex);
1311 mutex_init(&rdev->gpu_clock_mutex);
1312 mutex_init(&rdev->srbm_mutex);
1313 init_rwsem(&rdev->pm.mclk_lock);
1314 init_rwsem(&rdev->exclusive_lock);
1315 init_waitqueue_head(&rdev->irq.vblank_queue);
1316 mutex_init(&rdev->mn_lock);
1317 hash_init(rdev->mn_hash);
1318 r = radeon_gem_init(rdev);
1319 if (r)
1320 return r;
1322 radeon_check_arguments(rdev);
1323 /* Adjust VM size here.
1324 * Max GPUVM size for cayman+ is 40 bits.
1326 rdev->vm_manager.max_pfn = radeon_vm_size << 18;
1328 /* Set asic functions */
1329 r = radeon_asic_init(rdev);
1330 if (r)
1331 return r;
1333 /* all of the newer IGP chips have an internal gart
1334 * However some rs4xx report as AGP, so remove that here.
1336 if ((rdev->family >= CHIP_RS400) &&
1337 (rdev->flags & RADEON_IS_IGP)) {
1338 rdev->flags &= ~RADEON_IS_AGP;
1341 if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
1342 radeon_agp_disable(rdev);
1345 /* Set the internal MC address mask
1346 * This is the max address of the GPU's
1347 * internal address space.
1349 if (rdev->family >= CHIP_CAYMAN)
1350 rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
1351 else if (rdev->family >= CHIP_CEDAR)
1352 rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */
1353 else
1354 rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */
1356 /* set DMA mask + need_dma32 flags.
1357 * PCIE - can handle 40-bits.
1358 * IGP - can handle 40-bits
1359 * AGP - generally dma32 is safest
1360 * PCI - dma32 for legacy pci gart, 40 bits on newer asics
1362 rdev->need_dma32 = false;
1363 if (rdev->flags & RADEON_IS_AGP)
1364 rdev->need_dma32 = true;
1365 if ((rdev->flags & RADEON_IS_PCI) &&
1366 (rdev->family <= CHIP_RS740))
1367 rdev->need_dma32 = true;
1368 #ifdef CONFIG_PPC64
1369 if (rdev->family == CHIP_CEDAR)
1370 rdev->need_dma32 = true;
1371 #endif
1373 dma_bits = rdev->need_dma32 ? 32 : 40;
1374 r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
1375 if (r) {
1376 rdev->need_dma32 = true;
1377 dma_bits = 32;
1378 pr_warn("radeon: No suitable DMA available\n");
1380 r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
1381 if (r) {
1382 pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
1383 pr_warn("radeon: No coherent DMA available\n");
1386 /* Registers mapping */
1387 /* TODO: block userspace mapping of io register */
1388 spin_lock_init(&rdev->mmio_idx_lock);
1389 spin_lock_init(&rdev->smc_idx_lock);
1390 spin_lock_init(&rdev->pll_idx_lock);
1391 spin_lock_init(&rdev->mc_idx_lock);
1392 spin_lock_init(&rdev->pcie_idx_lock);
1393 spin_lock_init(&rdev->pciep_idx_lock);
1394 spin_lock_init(&rdev->pif_idx_lock);
1395 spin_lock_init(&rdev->cg_idx_lock);
1396 spin_lock_init(&rdev->uvd_idx_lock);
1397 spin_lock_init(&rdev->rcu_idx_lock);
1398 spin_lock_init(&rdev->didt_idx_lock);
1399 spin_lock_init(&rdev->end_idx_lock);
1400 if (rdev->family >= CHIP_BONAIRE) {
1401 rdev->rmmio_base = pci_resource_start(rdev->pdev, 5);
1402 rdev->rmmio_size = pci_resource_len(rdev->pdev, 5);
1403 } else {
1404 rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
1405 rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
1407 rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
1408 if (rdev->rmmio == NULL)
1409 return -ENOMEM;
1411 /* doorbell bar mapping */
1412 if (rdev->family >= CHIP_BONAIRE)
1413 radeon_doorbell_init(rdev);
1415 /* io port mapping */
1416 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1417 if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
1418 rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
1419 rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
1420 break;
1423 if (rdev->rio_mem == NULL)
1424 DRM_ERROR("Unable to find PCI I/O BAR\n");
1426 if (rdev->flags & RADEON_IS_PX)
1427 radeon_device_handle_px_quirks(rdev);
1429 /* if we have > 1 VGA cards, then disable the radeon VGA resources */
1430 /* this will fail for cards that aren't VGA class devices, just
1431 * ignore it */
1432 vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
1434 if (rdev->flags & RADEON_IS_PX)
1435 runtime = true;
1436 if (!pci_is_thunderbolt_attached(rdev->pdev))
1437 vga_switcheroo_register_client(rdev->pdev,
1438 &radeon_switcheroo_ops, runtime);
1439 if (runtime)
1440 vga_switcheroo_init_domain_pm_ops(rdev->dev, &rdev->vga_pm_domain);
1442 r = radeon_init(rdev);
1443 if (r)
1444 goto failed;
1446 r = radeon_gem_debugfs_init(rdev);
1447 if (r) {
1448 DRM_ERROR("registering gem debugfs failed (%d).\n", r);
1451 r = radeon_mst_debugfs_init(rdev);
1452 if (r) {
1453 DRM_ERROR("registering mst debugfs failed (%d).\n", r);
1456 if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
1457 /* Acceleration not working on AGP card try again
1458 * with fallback to PCI or PCIE GART
1460 radeon_asic_reset(rdev);
1461 radeon_fini(rdev);
1462 radeon_agp_disable(rdev);
1463 r = radeon_init(rdev);
1464 if (r)
1465 goto failed;
1468 r = radeon_ib_ring_tests(rdev);
1469 if (r)
1470 DRM_ERROR("ib ring test failed (%d).\n", r);
1473 * Turks/Thames GPU will freeze whole laptop if DPM is not restarted
1474 * after the CP ring have chew one packet at least. Hence here we stop
1475 * and restart DPM after the radeon_ib_ring_tests().
1477 if (rdev->pm.dpm_enabled &&
1478 (rdev->pm.pm_method == PM_METHOD_DPM) &&
1479 (rdev->family == CHIP_TURKS) &&
1480 (rdev->flags & RADEON_IS_MOBILITY)) {
1481 mutex_lock(&rdev->pm.mutex);
1482 radeon_dpm_disable(rdev);
1483 radeon_dpm_enable(rdev);
1484 mutex_unlock(&rdev->pm.mutex);
1487 if ((radeon_testing & 1)) {
1488 if (rdev->accel_working)
1489 radeon_test_moves(rdev);
1490 else
1491 DRM_INFO("radeon: acceleration disabled, skipping move tests\n");
1493 if ((radeon_testing & 2)) {
1494 if (rdev->accel_working)
1495 radeon_test_syncing(rdev);
1496 else
1497 DRM_INFO("radeon: acceleration disabled, skipping sync tests\n");
1499 if (radeon_benchmarking) {
1500 if (rdev->accel_working)
1501 radeon_benchmark(rdev, radeon_benchmarking);
1502 else
1503 DRM_INFO("radeon: acceleration disabled, skipping benchmarks\n");
1505 return 0;
1507 failed:
1508 /* balance pm_runtime_get_sync() in radeon_driver_unload_kms() */
1509 if (radeon_is_px(ddev))
1510 pm_runtime_put_noidle(ddev->dev);
1511 if (runtime)
1512 vga_switcheroo_fini_domain_pm_ops(rdev->dev);
1513 return r;
1517 * radeon_device_fini - tear down the driver
1519 * @rdev: radeon_device pointer
1521 * Tear down the driver info (all asics).
1522 * Called at driver shutdown.
1524 void radeon_device_fini(struct radeon_device *rdev)
1526 DRM_INFO("radeon: finishing device.\n");
1527 rdev->shutdown = true;
1528 /* evict vram memory */
1529 radeon_bo_evict_vram(rdev);
1530 radeon_fini(rdev);
1531 if (!pci_is_thunderbolt_attached(rdev->pdev))
1532 vga_switcheroo_unregister_client(rdev->pdev);
1533 if (rdev->flags & RADEON_IS_PX)
1534 vga_switcheroo_fini_domain_pm_ops(rdev->dev);
1535 vga_client_register(rdev->pdev, NULL, NULL, NULL);
1536 if (rdev->rio_mem)
1537 pci_iounmap(rdev->pdev, rdev->rio_mem);
1538 rdev->rio_mem = NULL;
1539 iounmap(rdev->rmmio);
1540 rdev->rmmio = NULL;
1541 if (rdev->family >= CHIP_BONAIRE)
1542 radeon_doorbell_fini(rdev);
1547 * Suspend & resume.
1550 * radeon_suspend_kms - initiate device suspend
1552 * @pdev: drm dev pointer
1553 * @state: suspend state
1555 * Puts the hw in the suspend state (all asics).
1556 * Returns 0 for success or an error on failure.
1557 * Called at driver suspend.
1559 int radeon_suspend_kms(struct drm_device *dev, bool suspend,
1560 bool fbcon, bool freeze)
1562 struct radeon_device *rdev;
1563 struct drm_crtc *crtc;
1564 struct drm_connector *connector;
1565 int i, r;
1567 if (dev == NULL || dev->dev_private == NULL) {
1568 return -ENODEV;
1571 rdev = dev->dev_private;
1573 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1574 return 0;
1576 drm_kms_helper_poll_disable(dev);
1578 drm_modeset_lock_all(dev);
1579 /* turn off display hw */
1580 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1581 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
1583 drm_modeset_unlock_all(dev);
1585 /* unpin the front buffers and cursors */
1586 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1587 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1588 struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->primary->fb);
1589 struct radeon_bo *robj;
1591 if (radeon_crtc->cursor_bo) {
1592 struct radeon_bo *robj = gem_to_radeon_bo(radeon_crtc->cursor_bo);
1593 r = radeon_bo_reserve(robj, false);
1594 if (r == 0) {
1595 radeon_bo_unpin(robj);
1596 radeon_bo_unreserve(robj);
1600 if (rfb == NULL || rfb->obj == NULL) {
1601 continue;
1603 robj = gem_to_radeon_bo(rfb->obj);
1604 /* don't unpin kernel fb objects */
1605 if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
1606 r = radeon_bo_reserve(robj, false);
1607 if (r == 0) {
1608 radeon_bo_unpin(robj);
1609 radeon_bo_unreserve(robj);
1613 /* evict vram memory */
1614 radeon_bo_evict_vram(rdev);
1616 /* wait for gpu to finish processing current batch */
1617 for (i = 0; i < RADEON_NUM_RINGS; i++) {
1618 r = radeon_fence_wait_empty(rdev, i);
1619 if (r) {
1620 /* delay GPU reset to resume */
1621 radeon_fence_driver_force_completion(rdev, i);
1625 radeon_save_bios_scratch_regs(rdev);
1627 radeon_suspend(rdev);
1628 radeon_hpd_fini(rdev);
1629 /* evict remaining vram memory
1630 * This second call to evict vram is to evict the gart page table
1631 * using the CPU.
1633 radeon_bo_evict_vram(rdev);
1635 radeon_agp_suspend(rdev);
1637 pci_save_state(dev->pdev);
1638 if (freeze && rdev->family >= CHIP_CEDAR && !(rdev->flags & RADEON_IS_IGP)) {
1639 rdev->asic->asic_reset(rdev, true);
1640 pci_restore_state(dev->pdev);
1641 } else if (suspend) {
1642 /* Shut down the device */
1643 pci_disable_device(dev->pdev);
1644 pci_set_power_state(dev->pdev, PCI_D3hot);
1647 if (fbcon) {
1648 console_lock();
1649 radeon_fbdev_set_suspend(rdev, 1);
1650 console_unlock();
1652 return 0;
1656 * radeon_resume_kms - initiate device resume
1658 * @pdev: drm dev pointer
1660 * Bring the hw back to operating state (all asics).
1661 * Returns 0 for success or an error on failure.
1662 * Called at driver resume.
1664 int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon)
1666 struct drm_connector *connector;
1667 struct radeon_device *rdev = dev->dev_private;
1668 struct drm_crtc *crtc;
1669 int r;
1671 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1672 return 0;
1674 if (fbcon) {
1675 console_lock();
1677 if (resume) {
1678 pci_set_power_state(dev->pdev, PCI_D0);
1679 pci_restore_state(dev->pdev);
1680 if (pci_enable_device(dev->pdev)) {
1681 if (fbcon)
1682 console_unlock();
1683 return -1;
1686 /* resume AGP if in use */
1687 radeon_agp_resume(rdev);
1688 radeon_resume(rdev);
1690 r = radeon_ib_ring_tests(rdev);
1691 if (r)
1692 DRM_ERROR("ib ring test failed (%d).\n", r);
1694 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
1695 /* do dpm late init */
1696 r = radeon_pm_late_init(rdev);
1697 if (r) {
1698 rdev->pm.dpm_enabled = false;
1699 DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
1701 } else {
1702 /* resume old pm late */
1703 radeon_pm_resume(rdev);
1706 radeon_restore_bios_scratch_regs(rdev);
1708 /* pin cursors */
1709 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1710 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1712 if (radeon_crtc->cursor_bo) {
1713 struct radeon_bo *robj = gem_to_radeon_bo(radeon_crtc->cursor_bo);
1714 r = radeon_bo_reserve(robj, false);
1715 if (r == 0) {
1716 /* Only 27 bit offset for legacy cursor */
1717 r = radeon_bo_pin_restricted(robj,
1718 RADEON_GEM_DOMAIN_VRAM,
1719 ASIC_IS_AVIVO(rdev) ?
1720 0 : 1 << 27,
1721 &radeon_crtc->cursor_addr);
1722 if (r != 0)
1723 DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
1724 radeon_bo_unreserve(robj);
1729 /* init dig PHYs, disp eng pll */
1730 if (rdev->is_atom_bios) {
1731 radeon_atom_encoder_init(rdev);
1732 radeon_atom_disp_eng_pll_init(rdev);
1733 /* turn on the BL */
1734 if (rdev->mode_info.bl_encoder) {
1735 u8 bl_level = radeon_get_backlight_level(rdev,
1736 rdev->mode_info.bl_encoder);
1737 radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
1738 bl_level);
1741 /* reset hpd state */
1742 radeon_hpd_init(rdev);
1743 /* blat the mode back in */
1744 if (fbcon) {
1745 drm_helper_resume_force_mode(dev);
1746 /* turn on display hw */
1747 drm_modeset_lock_all(dev);
1748 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1749 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
1751 drm_modeset_unlock_all(dev);
1754 drm_kms_helper_poll_enable(dev);
1756 /* set the power state here in case we are a PX system or headless */
1757 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled)
1758 radeon_pm_compute_clocks(rdev);
1760 if (fbcon) {
1761 radeon_fbdev_set_suspend(rdev, 0);
1762 console_unlock();
1765 return 0;
1769 * radeon_gpu_reset - reset the asic
1771 * @rdev: radeon device pointer
1773 * Attempt the reset the GPU if it has hung (all asics).
1774 * Returns 0 for success or an error on failure.
1776 int radeon_gpu_reset(struct radeon_device *rdev)
1778 unsigned ring_sizes[RADEON_NUM_RINGS];
1779 uint32_t *ring_data[RADEON_NUM_RINGS];
1781 bool saved = false;
1783 int i, r;
1784 int resched;
1786 down_write(&rdev->exclusive_lock);
1788 if (!rdev->needs_reset) {
1789 up_write(&rdev->exclusive_lock);
1790 return 0;
1793 atomic_inc(&rdev->gpu_reset_counter);
1795 radeon_save_bios_scratch_regs(rdev);
1796 /* block TTM */
1797 resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
1798 radeon_suspend(rdev);
1799 radeon_hpd_fini(rdev);
1801 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1802 ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i],
1803 &ring_data[i]);
1804 if (ring_sizes[i]) {
1805 saved = true;
1806 dev_info(rdev->dev, "Saved %d dwords of commands "
1807 "on ring %d.\n", ring_sizes[i], i);
1811 r = radeon_asic_reset(rdev);
1812 if (!r) {
1813 dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n");
1814 radeon_resume(rdev);
1817 radeon_restore_bios_scratch_regs(rdev);
1819 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1820 if (!r && ring_data[i]) {
1821 radeon_ring_restore(rdev, &rdev->ring[i],
1822 ring_sizes[i], ring_data[i]);
1823 } else {
1824 radeon_fence_driver_force_completion(rdev, i);
1825 kfree(ring_data[i]);
1829 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
1830 /* do dpm late init */
1831 r = radeon_pm_late_init(rdev);
1832 if (r) {
1833 rdev->pm.dpm_enabled = false;
1834 DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
1836 } else {
1837 /* resume old pm late */
1838 radeon_pm_resume(rdev);
1841 /* init dig PHYs, disp eng pll */
1842 if (rdev->is_atom_bios) {
1843 radeon_atom_encoder_init(rdev);
1844 radeon_atom_disp_eng_pll_init(rdev);
1845 /* turn on the BL */
1846 if (rdev->mode_info.bl_encoder) {
1847 u8 bl_level = radeon_get_backlight_level(rdev,
1848 rdev->mode_info.bl_encoder);
1849 radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
1850 bl_level);
1853 /* reset hpd state */
1854 radeon_hpd_init(rdev);
1856 ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
1858 rdev->in_reset = true;
1859 rdev->needs_reset = false;
1861 downgrade_write(&rdev->exclusive_lock);
1863 drm_helper_resume_force_mode(rdev->ddev);
1865 /* set the power state here in case we are a PX system or headless */
1866 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled)
1867 radeon_pm_compute_clocks(rdev);
1869 if (!r) {
1870 r = radeon_ib_ring_tests(rdev);
1871 if (r && saved)
1872 r = -EAGAIN;
1873 } else {
1874 /* bad news, how to tell it to userspace ? */
1875 dev_info(rdev->dev, "GPU reset failed\n");
1878 rdev->needs_reset = r == -EAGAIN;
1879 rdev->in_reset = false;
1881 up_read(&rdev->exclusive_lock);
1882 return r;
1887 * Debugfs
1889 int radeon_debugfs_add_files(struct radeon_device *rdev,
1890 struct drm_info_list *files,
1891 unsigned nfiles)
1893 unsigned i;
1895 for (i = 0; i < rdev->debugfs_count; i++) {
1896 if (rdev->debugfs[i].files == files) {
1897 /* Already registered */
1898 return 0;
1902 i = rdev->debugfs_count + 1;
1903 if (i > RADEON_DEBUGFS_MAX_COMPONENTS) {
1904 DRM_ERROR("Reached maximum number of debugfs components.\n");
1905 DRM_ERROR("Report so we increase "
1906 "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
1907 return -EINVAL;
1909 rdev->debugfs[rdev->debugfs_count].files = files;
1910 rdev->debugfs[rdev->debugfs_count].num_files = nfiles;
1911 rdev->debugfs_count = i;
1912 #if defined(CONFIG_DEBUG_FS)
1913 drm_debugfs_create_files(files, nfiles,
1914 rdev->ddev->primary->debugfs_root,
1915 rdev->ddev->primary);
1916 #endif
1917 return 0;