2 * Linux network driver for QLogic BR-series Converged Network Adapter.
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License (GPL) Version 2 as
6 * published by the Free Software Foundation
8 * This program is distributed in the hope that it will be useful, but
9 * WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
11 * General Public License for more details.
14 * Copyright (c) 2005-2014 Brocade Communications Systems, Inc.
15 * Copyright (c) 2014-2015 QLogic Corporation
22 #include <linux/rtnetlink.h>
23 #include <linux/workqueue.h>
24 #include <linux/ipv6.h>
25 #include <linux/etherdevice.h>
26 #include <linux/mutex.h>
27 #include <linux/firmware.h>
28 #include <linux/if_vlan.h>
31 #include <asm/checksum.h>
32 #include <net/ip6_checksum.h>
39 #define BNAD_TXQ_DEPTH 2048
40 #define BNAD_RXQ_DEPTH 2048
43 #define BNAD_MAX_TXQ_PER_TX 8 /* 8 priority queues */
44 #define BNAD_TXQ_NUM 1
47 #define BNAD_MAX_RXP_PER_RX 16
48 #define BNAD_MAX_RXQ_PER_RXP 2
51 * Control structure pointed to ccb->ctrl, which
52 * determines the NAPI / LRO behavior CCB
53 * There is 1:1 corres. between ccb & ctrl
59 struct napi_struct napi
;
67 #define BNAD_RXMODE_PROMISC_DEFAULT BNA_RXMODE_PROMISC
70 * GLOBAL #defines (CONSTANTS)
72 #define BNAD_NAME "bna"
73 #define BNAD_NAME_LEN 64
75 #define BNAD_VERSION "3.2.25.1"
77 #define BNAD_MAILBOX_MSIX_INDEX 0
78 #define BNAD_MAILBOX_MSIX_VECTORS 1
79 #define BNAD_INTX_TX_IB_BITMASK 0x1
80 #define BNAD_INTX_RX_IB_BITMASK 0x2
82 #define BNAD_STATS_TIMER_FREQ 1000 /* in msecs */
83 #define BNAD_DIM_TIMER_FREQ 1000 /* in msecs */
85 #define BNAD_IOCETH_TIMEOUT 10000
87 #define BNAD_MIN_Q_DEPTH 512
88 #define BNAD_MAX_RXQ_DEPTH 16384
89 #define BNAD_MAX_TXQ_DEPTH 2048
91 #define BNAD_JUMBO_MTU 9000
93 #define BNAD_NETIF_WAKE_THRESHOLD 8
95 #define BNAD_RXQ_REFILL_THRESHOLD_SHIFT 3
97 /* Bit positions for tcb->flags */
98 #define BNAD_TXQ_FREE_SENT 0
99 #define BNAD_TXQ_TX_STARTED 1
101 /* Bit positions for rcb->flags */
102 #define BNAD_RXQ_STARTED 0
103 #define BNAD_RXQ_POST_OK 1
105 /* Resource limits */
106 #define BNAD_NUM_TXQ (bnad->num_tx * bnad->num_txq_per_tx)
107 #define BNAD_NUM_RXP (bnad->num_rx * bnad->num_rxp_per_rx)
109 #define BNAD_FRAME_SIZE(_mtu) \
110 (ETH_HLEN + VLAN_HLEN + (_mtu) + ETH_FCS_LEN)
117 enum bnad_intr_source
{
122 enum bnad_link_state
{
127 struct bnad_iocmd_comp
{
129 struct completion comp
;
133 struct bnad_completion
{
134 struct completion ioc_comp
;
135 struct completion ucast_comp
;
136 struct completion mcast_comp
;
137 struct completion tx_comp
;
138 struct completion rx_comp
;
139 struct completion stats_comp
;
140 struct completion enet_comp
;
141 struct completion mtu_comp
;
144 u8 ucast_comp_status
;
145 u8 mcast_comp_status
;
148 u8 stats_comp_status
;
153 /* Tx Rx Control Stats */
154 struct bnad_drv_stats
{
155 u64 netif_queue_stop
;
156 u64 netif_queue_wakeup
;
157 u64 netif_queue_stopped
;
164 u64 tx_skb_too_short
;
166 u64 tx_skb_max_vectors
;
167 u64 tx_skb_mss_too_long
;
168 u64 tx_skb_tso_too_short
;
169 u64 tx_skb_tso_prepare
;
170 u64 tx_skb_non_tso_too_long
;
174 u64 tx_skb_headlen_too_long
;
175 u64 tx_skb_headlen_zero
;
176 u64 tx_skb_frag_zero
;
177 u64 tx_skb_len_mismatch
;
178 u64 tx_skb_map_failed
;
180 u64 hw_stats_updates
;
181 u64 netif_rx_dropped
;
186 u64 rxp_info_alloc_failed
;
187 u64 mbox_intr_disabled
;
188 u64 mbox_intr_enabled
;
189 u64 tx_unmap_q_alloc_failed
;
190 u64 rx_unmap_q_alloc_failed
;
192 u64 rxbuf_alloc_failed
;
193 u64 rxbuf_map_failed
;
196 /* Complete driver stats */
198 struct bnad_drv_stats drv_stats
;
199 struct bna_stats
*bna_stats
;
202 /* Tx / Rx Resources */
203 struct bnad_tx_res_info
{
204 struct bna_res_info res_info
[BNA_TX_RES_T_MAX
];
207 struct bnad_rx_res_info
{
208 struct bna_res_info res_info
[BNA_RX_RES_T_MAX
];
211 struct bnad_tx_info
{
212 struct bna_tx
*tx
; /* 1:1 between tx_info & tx */
213 struct bna_tcb
*tcb
[BNAD_MAX_TXQ_PER_TX
];
215 struct delayed_work tx_cleanup_work
;
216 } ____cacheline_aligned
;
218 struct bnad_rx_info
{
219 struct bna_rx
*rx
; /* 1:1 between rx_info & rx */
221 struct bnad_rx_ctrl rx_ctrl
[BNAD_MAX_RXP_PER_RX
];
223 struct work_struct rx_cleanup_work
;
224 } ____cacheline_aligned
;
226 struct bnad_tx_vector
{
227 DEFINE_DMA_UNMAP_ADDR(dma_addr
);
228 DEFINE_DMA_UNMAP_LEN(dma_len
);
231 struct bnad_tx_unmap
{
234 struct bnad_tx_vector vectors
[BFI_TX_MAX_VECTORS_PER_WI
];
237 struct bnad_rx_vector
{
238 DEFINE_DMA_UNMAP_ADDR(dma_addr
);
242 struct bnad_rx_unmap
{
245 struct bnad_rx_vector vector
;
249 enum bnad_rxbuf_type
{
251 BNAD_RXBUF_SK_BUFF
= 1,
253 BNAD_RXBUF_MULTI_BUFF
= 3
256 #define BNAD_RXBUF_IS_SK_BUFF(_type) ((_type) == BNAD_RXBUF_SK_BUFF)
257 #define BNAD_RXBUF_IS_MULTI_BUFF(_type) ((_type) == BNAD_RXBUF_MULTI_BUFF)
259 struct bnad_rx_unmap_q
{
263 enum bnad_rxbuf_type type
;
264 struct bnad_rx_unmap unmap
[0] ____cacheline_aligned
;
267 #define BNAD_PCI_DEV_IS_CAT2(_bnad) \
268 ((_bnad)->pcidev->device == BFA_PCI_DEVICE_ID_CT2)
270 /* Bit mask values for bnad->cfg_flags */
271 #define BNAD_CF_DIM_ENABLED 0x01 /* DIM */
272 #define BNAD_CF_PROMISC 0x02
273 #define BNAD_CF_ALLMULTI 0x04
274 #define BNAD_CF_DEFAULT 0x08
275 #define BNAD_CF_MSIX 0x10 /* If in MSIx mode */
277 /* Defines for run_flags bit-mask */
278 /* Set, tested & cleared using xxx_bit() functions */
279 /* Values indicated bit positions */
280 #define BNAD_RF_CEE_RUNNING 0
281 #define BNAD_RF_MTU_SET 1
282 #define BNAD_RF_MBOX_IRQ_DISABLED 2
283 #define BNAD_RF_NETDEV_REGISTERED 3
284 #define BNAD_RF_DIM_TIMER_RUNNING 4
285 #define BNAD_RF_STATS_TIMER_RUNNING 5
286 #define BNAD_RF_TX_PRIO_SET 6
289 struct net_device
*netdev
;
293 struct bnad_tx_info tx_info
[BNAD_MAX_TX
];
294 struct bnad_rx_info rx_info
[BNAD_MAX_RX
];
296 unsigned long active_vlans
[BITS_TO_LONGS(VLAN_N_VID
)];
298 * These q numbers are global only because
299 * they are used to calculate MSIx vectors.
300 * Actually the exact # of queues are per Tx/Rx
311 u8 tx_coalescing_timeo
;
312 u8 rx_coalescing_timeo
;
314 struct bna_rx_config rx_config
[BNAD_MAX_RX
] ____cacheline_aligned
;
315 struct bna_tx_config tx_config
[BNAD_MAX_TX
] ____cacheline_aligned
;
317 void __iomem
*bar0
; /* BAR0 address */
322 unsigned long run_flags
;
324 struct pci_dev
*pcidev
;
329 struct msix_entry
*msix_table
;
331 struct mutex conf_mutex
;
332 spinlock_t bna_lock ____cacheline_aligned
;
335 struct timer_list ioc_timer
;
336 struct timer_list dim_timer
;
337 struct timer_list stats_timer
;
339 /* Control path resources, memory & irq */
340 struct bna_res_info res_info
[BNA_RES_T_MAX
];
341 struct bna_res_info mod_res_info
[BNA_MOD_RES_T_MAX
];
342 struct bnad_tx_res_info tx_res_info
[BNAD_MAX_TX
];
343 struct bnad_rx_res_info rx_res_info
[BNAD_MAX_RX
];
345 struct bnad_completion bnad_completions
;
347 /* Burnt in MAC address */
348 u8 perm_addr
[ETH_ALEN
];
350 struct workqueue_struct
*work_q
;
353 struct bnad_stats stats
;
355 struct bnad_diag
*diag
;
357 char adapter_name
[BNAD_NAME_LEN
];
358 char port_name
[BNAD_NAME_LEN
];
359 char mbox_irq_name
[BNAD_NAME_LEN
];
360 char wq_name
[BNAD_NAME_LEN
];
362 /* debugfs specific data */
365 struct dentry
*bnad_dentry_files
[5];
366 struct dentry
*port_debugfs_root
;
369 struct bnad_drvinfo
{
370 struct bfa_ioc_attr ioc_attr
;
371 struct bfa_cee_attr cee_attr
;
372 struct bfa_flash_attr flash_attr
;
380 extern const struct firmware
*bfi_fw
;
385 u32
*cna_get_firmware_buf(struct pci_dev
*pdev
);
386 /* Netdev entry point prototypes */
387 void bnad_set_rx_mode(struct net_device
*netdev
);
388 struct net_device_stats
*bnad_get_netdev_stats(struct net_device
*netdev
);
389 int bnad_mac_addr_set_locked(struct bnad
*bnad
, const u8
*mac_addr
);
390 int bnad_enable_default_bcast(struct bnad
*bnad
);
391 void bnad_restore_vlans(struct bnad
*bnad
, u32 rx_id
);
392 void bnad_set_ethtool_ops(struct net_device
*netdev
);
393 void bnad_cb_completion(void *arg
, enum bfa_status status
);
395 /* Configuration & setup */
396 void bnad_tx_coalescing_timeo_set(struct bnad
*bnad
);
397 void bnad_rx_coalescing_timeo_set(struct bnad
*bnad
);
399 int bnad_setup_rx(struct bnad
*bnad
, u32 rx_id
);
400 int bnad_setup_tx(struct bnad
*bnad
, u32 tx_id
);
401 void bnad_destroy_tx(struct bnad
*bnad
, u32 tx_id
);
402 void bnad_destroy_rx(struct bnad
*bnad
, u32 rx_id
);
404 /* Timer start/stop protos */
405 void bnad_dim_timer_start(struct bnad
*bnad
);
408 void bnad_netdev_qstats_fill(struct bnad
*bnad
,
409 struct rtnl_link_stats64
*stats
);
410 void bnad_netdev_hwstats_fill(struct bnad
*bnad
,
411 struct rtnl_link_stats64
*stats
);
414 void bnad_debugfs_init(struct bnad
*bnad
);
415 void bnad_debugfs_uninit(struct bnad
*bnad
);
418 /* To set & get the stats counters */
419 #define BNAD_UPDATE_CTR(_bnad, _ctr) \
420 (((_bnad)->stats.drv_stats._ctr)++)
422 #define BNAD_GET_CTR(_bnad, _ctr) ((_bnad)->stats.drv_stats._ctr)
424 #define bnad_enable_rx_irq_unsafe(_ccb) \
426 if (likely(test_bit(BNAD_RXQ_STARTED, &(_ccb)->rcb[0]->flags))) {\
427 bna_ib_coalescing_timer_set((_ccb)->i_dbell, \
428 (_ccb)->rx_coalescing_timeo); \
429 bna_ib_ack((_ccb)->i_dbell, 0); \
433 #endif /* __BNAD_H__ */