Merge tag 'for_linus' of git://git.kernel.org/pub/scm/linux/kernel/git/mst/vhost
[cris-mirror.git] / drivers / net / phy / micrel.c
blob0f45310300f667bab84655d301d64eb8196ae128
1 /*
2 * drivers/net/phy/micrel.c
4 * Driver for Micrel PHYs
6 * Author: David J. Choi
8 * Copyright (c) 2010-2013 Micrel, Inc.
9 * Copyright (c) 2014 Johan Hovold <johan@kernel.org>
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the
13 * Free Software Foundation; either version 2 of the License, or (at your
14 * option) any later version.
16 * Support : Micrel Phys:
17 * Giga phys: ksz9021, ksz9031
18 * 100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
19 * ksz8021, ksz8031, ksz8051,
20 * ksz8081, ksz8091,
21 * ksz8061,
22 * Switch : ksz8873, ksz886x
23 * ksz9477
26 #include <linux/kernel.h>
27 #include <linux/module.h>
28 #include <linux/phy.h>
29 #include <linux/micrel_phy.h>
30 #include <linux/of.h>
31 #include <linux/clk.h>
33 /* Operation Mode Strap Override */
34 #define MII_KSZPHY_OMSO 0x16
35 #define KSZPHY_OMSO_B_CAST_OFF BIT(9)
36 #define KSZPHY_OMSO_NAND_TREE_ON BIT(5)
37 #define KSZPHY_OMSO_RMII_OVERRIDE BIT(1)
38 #define KSZPHY_OMSO_MII_OVERRIDE BIT(0)
40 /* general Interrupt control/status reg in vendor specific block. */
41 #define MII_KSZPHY_INTCS 0x1B
42 #define KSZPHY_INTCS_JABBER BIT(15)
43 #define KSZPHY_INTCS_RECEIVE_ERR BIT(14)
44 #define KSZPHY_INTCS_PAGE_RECEIVE BIT(13)
45 #define KSZPHY_INTCS_PARELLEL BIT(12)
46 #define KSZPHY_INTCS_LINK_PARTNER_ACK BIT(11)
47 #define KSZPHY_INTCS_LINK_DOWN BIT(10)
48 #define KSZPHY_INTCS_REMOTE_FAULT BIT(9)
49 #define KSZPHY_INTCS_LINK_UP BIT(8)
50 #define KSZPHY_INTCS_ALL (KSZPHY_INTCS_LINK_UP |\
51 KSZPHY_INTCS_LINK_DOWN)
53 /* PHY Control 1 */
54 #define MII_KSZPHY_CTRL_1 0x1e
56 /* PHY Control 2 / PHY Control (if no PHY Control 1) */
57 #define MII_KSZPHY_CTRL_2 0x1f
58 #define MII_KSZPHY_CTRL MII_KSZPHY_CTRL_2
59 /* bitmap of PHY register to set interrupt mode */
60 #define KSZPHY_CTRL_INT_ACTIVE_HIGH BIT(9)
61 #define KSZPHY_RMII_REF_CLK_SEL BIT(7)
63 /* Write/read to/from extended registers */
64 #define MII_KSZPHY_EXTREG 0x0b
65 #define KSZPHY_EXTREG_WRITE 0x8000
67 #define MII_KSZPHY_EXTREG_WRITE 0x0c
68 #define MII_KSZPHY_EXTREG_READ 0x0d
70 /* Extended registers */
71 #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW 0x104
72 #define MII_KSZPHY_RX_DATA_PAD_SKEW 0x105
73 #define MII_KSZPHY_TX_DATA_PAD_SKEW 0x106
75 #define PS_TO_REG 200
77 struct kszphy_hw_stat {
78 const char *string;
79 u8 reg;
80 u8 bits;
83 static struct kszphy_hw_stat kszphy_hw_stats[] = {
84 { "phy_receive_errors", 21, 16},
85 { "phy_idle_errors", 10, 8 },
88 struct kszphy_type {
89 u32 led_mode_reg;
90 u16 interrupt_level_mask;
91 bool has_broadcast_disable;
92 bool has_nand_tree_disable;
93 bool has_rmii_ref_clk_sel;
96 struct kszphy_priv {
97 const struct kszphy_type *type;
98 int led_mode;
99 bool rmii_ref_clk_sel;
100 bool rmii_ref_clk_sel_val;
101 u64 stats[ARRAY_SIZE(kszphy_hw_stats)];
104 static const struct kszphy_type ksz8021_type = {
105 .led_mode_reg = MII_KSZPHY_CTRL_2,
106 .has_broadcast_disable = true,
107 .has_nand_tree_disable = true,
108 .has_rmii_ref_clk_sel = true,
111 static const struct kszphy_type ksz8041_type = {
112 .led_mode_reg = MII_KSZPHY_CTRL_1,
115 static const struct kszphy_type ksz8051_type = {
116 .led_mode_reg = MII_KSZPHY_CTRL_2,
117 .has_nand_tree_disable = true,
120 static const struct kszphy_type ksz8081_type = {
121 .led_mode_reg = MII_KSZPHY_CTRL_2,
122 .has_broadcast_disable = true,
123 .has_nand_tree_disable = true,
124 .has_rmii_ref_clk_sel = true,
127 static const struct kszphy_type ks8737_type = {
128 .interrupt_level_mask = BIT(14),
131 static const struct kszphy_type ksz9021_type = {
132 .interrupt_level_mask = BIT(14),
135 static int kszphy_extended_write(struct phy_device *phydev,
136 u32 regnum, u16 val)
138 phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
139 return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
142 static int kszphy_extended_read(struct phy_device *phydev,
143 u32 regnum)
145 phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
146 return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
149 static int kszphy_ack_interrupt(struct phy_device *phydev)
151 /* bit[7..0] int status, which is a read and clear register. */
152 int rc;
154 rc = phy_read(phydev, MII_KSZPHY_INTCS);
156 return (rc < 0) ? rc : 0;
159 static int kszphy_config_intr(struct phy_device *phydev)
161 const struct kszphy_type *type = phydev->drv->driver_data;
162 int temp;
163 u16 mask;
165 if (type && type->interrupt_level_mask)
166 mask = type->interrupt_level_mask;
167 else
168 mask = KSZPHY_CTRL_INT_ACTIVE_HIGH;
170 /* set the interrupt pin active low */
171 temp = phy_read(phydev, MII_KSZPHY_CTRL);
172 if (temp < 0)
173 return temp;
174 temp &= ~mask;
175 phy_write(phydev, MII_KSZPHY_CTRL, temp);
177 /* enable / disable interrupts */
178 if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
179 temp = KSZPHY_INTCS_ALL;
180 else
181 temp = 0;
183 return phy_write(phydev, MII_KSZPHY_INTCS, temp);
186 static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val)
188 int ctrl;
190 ctrl = phy_read(phydev, MII_KSZPHY_CTRL);
191 if (ctrl < 0)
192 return ctrl;
194 if (val)
195 ctrl |= KSZPHY_RMII_REF_CLK_SEL;
196 else
197 ctrl &= ~KSZPHY_RMII_REF_CLK_SEL;
199 return phy_write(phydev, MII_KSZPHY_CTRL, ctrl);
202 static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val)
204 int rc, temp, shift;
206 switch (reg) {
207 case MII_KSZPHY_CTRL_1:
208 shift = 14;
209 break;
210 case MII_KSZPHY_CTRL_2:
211 shift = 4;
212 break;
213 default:
214 return -EINVAL;
217 temp = phy_read(phydev, reg);
218 if (temp < 0) {
219 rc = temp;
220 goto out;
223 temp &= ~(3 << shift);
224 temp |= val << shift;
225 rc = phy_write(phydev, reg, temp);
226 out:
227 if (rc < 0)
228 phydev_err(phydev, "failed to set led mode\n");
230 return rc;
233 /* Disable PHY address 0 as the broadcast address, so that it can be used as a
234 * unique (non-broadcast) address on a shared bus.
236 static int kszphy_broadcast_disable(struct phy_device *phydev)
238 int ret;
240 ret = phy_read(phydev, MII_KSZPHY_OMSO);
241 if (ret < 0)
242 goto out;
244 ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF);
245 out:
246 if (ret)
247 phydev_err(phydev, "failed to disable broadcast address\n");
249 return ret;
252 static int kszphy_nand_tree_disable(struct phy_device *phydev)
254 int ret;
256 ret = phy_read(phydev, MII_KSZPHY_OMSO);
257 if (ret < 0)
258 goto out;
260 if (!(ret & KSZPHY_OMSO_NAND_TREE_ON))
261 return 0;
263 ret = phy_write(phydev, MII_KSZPHY_OMSO,
264 ret & ~KSZPHY_OMSO_NAND_TREE_ON);
265 out:
266 if (ret)
267 phydev_err(phydev, "failed to disable NAND tree mode\n");
269 return ret;
272 /* Some config bits need to be set again on resume, handle them here. */
273 static int kszphy_config_reset(struct phy_device *phydev)
275 struct kszphy_priv *priv = phydev->priv;
276 int ret;
278 if (priv->rmii_ref_clk_sel) {
279 ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val);
280 if (ret) {
281 phydev_err(phydev,
282 "failed to set rmii reference clock\n");
283 return ret;
287 if (priv->led_mode >= 0)
288 kszphy_setup_led(phydev, priv->type->led_mode_reg, priv->led_mode);
290 return 0;
293 static int kszphy_config_init(struct phy_device *phydev)
295 struct kszphy_priv *priv = phydev->priv;
296 const struct kszphy_type *type;
298 if (!priv)
299 return 0;
301 type = priv->type;
303 if (type->has_broadcast_disable)
304 kszphy_broadcast_disable(phydev);
306 if (type->has_nand_tree_disable)
307 kszphy_nand_tree_disable(phydev);
309 return kszphy_config_reset(phydev);
312 static int ksz8041_config_init(struct phy_device *phydev)
314 struct device_node *of_node = phydev->mdio.dev.of_node;
316 /* Limit supported and advertised modes in fiber mode */
317 if (of_property_read_bool(of_node, "micrel,fiber-mode")) {
318 phydev->dev_flags |= MICREL_PHY_FXEN;
319 phydev->supported &= SUPPORTED_100baseT_Full |
320 SUPPORTED_100baseT_Half;
321 phydev->supported |= SUPPORTED_FIBRE;
322 phydev->advertising &= ADVERTISED_100baseT_Full |
323 ADVERTISED_100baseT_Half;
324 phydev->advertising |= ADVERTISED_FIBRE;
325 phydev->autoneg = AUTONEG_DISABLE;
328 return kszphy_config_init(phydev);
331 static int ksz8041_config_aneg(struct phy_device *phydev)
333 /* Skip auto-negotiation in fiber mode */
334 if (phydev->dev_flags & MICREL_PHY_FXEN) {
335 phydev->speed = SPEED_100;
336 return 0;
339 return genphy_config_aneg(phydev);
342 static int ksz9021_load_values_from_of(struct phy_device *phydev,
343 const struct device_node *of_node,
344 u16 reg,
345 const char *field1, const char *field2,
346 const char *field3, const char *field4)
348 int val1 = -1;
349 int val2 = -2;
350 int val3 = -3;
351 int val4 = -4;
352 int newval;
353 int matches = 0;
355 if (!of_property_read_u32(of_node, field1, &val1))
356 matches++;
358 if (!of_property_read_u32(of_node, field2, &val2))
359 matches++;
361 if (!of_property_read_u32(of_node, field3, &val3))
362 matches++;
364 if (!of_property_read_u32(of_node, field4, &val4))
365 matches++;
367 if (!matches)
368 return 0;
370 if (matches < 4)
371 newval = kszphy_extended_read(phydev, reg);
372 else
373 newval = 0;
375 if (val1 != -1)
376 newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
378 if (val2 != -2)
379 newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
381 if (val3 != -3)
382 newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
384 if (val4 != -4)
385 newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
387 return kszphy_extended_write(phydev, reg, newval);
390 static int ksz9021_config_init(struct phy_device *phydev)
392 const struct device *dev = &phydev->mdio.dev;
393 const struct device_node *of_node = dev->of_node;
394 const struct device *dev_walker;
396 /* The Micrel driver has a deprecated option to place phy OF
397 * properties in the MAC node. Walk up the tree of devices to
398 * find a device with an OF node.
400 dev_walker = &phydev->mdio.dev;
401 do {
402 of_node = dev_walker->of_node;
403 dev_walker = dev_walker->parent;
405 } while (!of_node && dev_walker);
407 if (of_node) {
408 ksz9021_load_values_from_of(phydev, of_node,
409 MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
410 "txen-skew-ps", "txc-skew-ps",
411 "rxdv-skew-ps", "rxc-skew-ps");
412 ksz9021_load_values_from_of(phydev, of_node,
413 MII_KSZPHY_RX_DATA_PAD_SKEW,
414 "rxd0-skew-ps", "rxd1-skew-ps",
415 "rxd2-skew-ps", "rxd3-skew-ps");
416 ksz9021_load_values_from_of(phydev, of_node,
417 MII_KSZPHY_TX_DATA_PAD_SKEW,
418 "txd0-skew-ps", "txd1-skew-ps",
419 "txd2-skew-ps", "txd3-skew-ps");
421 return 0;
424 #define MII_KSZ9031RN_MMD_CTRL_REG 0x0d
425 #define MII_KSZ9031RN_MMD_REGDATA_REG 0x0e
426 #define OP_DATA 1
427 #define KSZ9031_PS_TO_REG 60
429 /* Extended registers */
430 /* MMD Address 0x0 */
431 #define MII_KSZ9031RN_FLP_BURST_TX_LO 3
432 #define MII_KSZ9031RN_FLP_BURST_TX_HI 4
434 /* MMD Address 0x2 */
435 #define MII_KSZ9031RN_CONTROL_PAD_SKEW 4
436 #define MII_KSZ9031RN_RX_DATA_PAD_SKEW 5
437 #define MII_KSZ9031RN_TX_DATA_PAD_SKEW 6
438 #define MII_KSZ9031RN_CLK_PAD_SKEW 8
440 /* MMD Address 0x1C */
441 #define MII_KSZ9031RN_EDPD 0x23
442 #define MII_KSZ9031RN_EDPD_ENABLE BIT(0)
444 static int ksz9031_extended_write(struct phy_device *phydev,
445 u8 mode, u32 dev_addr, u32 regnum, u16 val)
447 phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
448 phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
449 phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
450 return phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, val);
453 static int ksz9031_extended_read(struct phy_device *phydev,
454 u8 mode, u32 dev_addr, u32 regnum)
456 phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
457 phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
458 phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
459 return phy_read(phydev, MII_KSZ9031RN_MMD_REGDATA_REG);
462 static int ksz9031_of_load_skew_values(struct phy_device *phydev,
463 const struct device_node *of_node,
464 u16 reg, size_t field_sz,
465 const char *field[], u8 numfields)
467 int val[4] = {-1, -2, -3, -4};
468 int matches = 0;
469 u16 mask;
470 u16 maxval;
471 u16 newval;
472 int i;
474 for (i = 0; i < numfields; i++)
475 if (!of_property_read_u32(of_node, field[i], val + i))
476 matches++;
478 if (!matches)
479 return 0;
481 if (matches < numfields)
482 newval = ksz9031_extended_read(phydev, OP_DATA, 2, reg);
483 else
484 newval = 0;
486 maxval = (field_sz == 4) ? 0xf : 0x1f;
487 for (i = 0; i < numfields; i++)
488 if (val[i] != -(i + 1)) {
489 mask = 0xffff;
490 mask ^= maxval << (field_sz * i);
491 newval = (newval & mask) |
492 (((val[i] / KSZ9031_PS_TO_REG) & maxval)
493 << (field_sz * i));
496 return ksz9031_extended_write(phydev, OP_DATA, 2, reg, newval);
499 /* Center KSZ9031RNX FLP timing at 16ms. */
500 static int ksz9031_center_flp_timing(struct phy_device *phydev)
502 int result;
504 result = ksz9031_extended_write(phydev, OP_DATA, 0,
505 MII_KSZ9031RN_FLP_BURST_TX_HI, 0x0006);
506 if (result)
507 return result;
509 result = ksz9031_extended_write(phydev, OP_DATA, 0,
510 MII_KSZ9031RN_FLP_BURST_TX_LO, 0x1A80);
511 if (result)
512 return result;
514 return genphy_restart_aneg(phydev);
517 /* Enable energy-detect power-down mode */
518 static int ksz9031_enable_edpd(struct phy_device *phydev)
520 int reg;
522 reg = ksz9031_extended_read(phydev, OP_DATA, 0x1C, MII_KSZ9031RN_EDPD);
523 if (reg < 0)
524 return reg;
525 return ksz9031_extended_write(phydev, OP_DATA, 0x1C, MII_KSZ9031RN_EDPD,
526 reg | MII_KSZ9031RN_EDPD_ENABLE);
529 static int ksz9031_config_init(struct phy_device *phydev)
531 const struct device *dev = &phydev->mdio.dev;
532 const struct device_node *of_node = dev->of_node;
533 static const char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
534 static const char *rx_data_skews[4] = {
535 "rxd0-skew-ps", "rxd1-skew-ps",
536 "rxd2-skew-ps", "rxd3-skew-ps"
538 static const char *tx_data_skews[4] = {
539 "txd0-skew-ps", "txd1-skew-ps",
540 "txd2-skew-ps", "txd3-skew-ps"
542 static const char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
543 const struct device *dev_walker;
544 int result;
546 result = ksz9031_enable_edpd(phydev);
547 if (result < 0)
548 return result;
550 /* The Micrel driver has a deprecated option to place phy OF
551 * properties in the MAC node. Walk up the tree of devices to
552 * find a device with an OF node.
554 dev_walker = &phydev->mdio.dev;
555 do {
556 of_node = dev_walker->of_node;
557 dev_walker = dev_walker->parent;
558 } while (!of_node && dev_walker);
560 if (of_node) {
561 ksz9031_of_load_skew_values(phydev, of_node,
562 MII_KSZ9031RN_CLK_PAD_SKEW, 5,
563 clk_skews, 2);
565 ksz9031_of_load_skew_values(phydev, of_node,
566 MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
567 control_skews, 2);
569 ksz9031_of_load_skew_values(phydev, of_node,
570 MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
571 rx_data_skews, 4);
573 ksz9031_of_load_skew_values(phydev, of_node,
574 MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
575 tx_data_skews, 4);
578 return ksz9031_center_flp_timing(phydev);
581 #define KSZ8873MLL_GLOBAL_CONTROL_4 0x06
582 #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX BIT(6)
583 #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED BIT(4)
584 static int ksz8873mll_read_status(struct phy_device *phydev)
586 int regval;
588 /* dummy read */
589 regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
591 regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
593 if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
594 phydev->duplex = DUPLEX_HALF;
595 else
596 phydev->duplex = DUPLEX_FULL;
598 if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
599 phydev->speed = SPEED_10;
600 else
601 phydev->speed = SPEED_100;
603 phydev->link = 1;
604 phydev->pause = phydev->asym_pause = 0;
606 return 0;
609 static int ksz9031_read_status(struct phy_device *phydev)
611 int err;
612 int regval;
614 err = genphy_read_status(phydev);
615 if (err)
616 return err;
618 /* Make sure the PHY is not broken. Read idle error count,
619 * and reset the PHY if it is maxed out.
621 regval = phy_read(phydev, MII_STAT1000);
622 if ((regval & 0xFF) == 0xFF) {
623 phy_init_hw(phydev);
624 phydev->link = 0;
625 if (phydev->drv->config_intr && phy_interrupt_is_valid(phydev))
626 phydev->drv->config_intr(phydev);
627 return genphy_config_aneg(phydev);
630 return 0;
633 static int ksz8873mll_config_aneg(struct phy_device *phydev)
635 return 0;
638 /* This routine returns -1 as an indication to the caller that the
639 * Micrel ksz9021 10/100/1000 PHY does not support standard IEEE
640 * MMD extended PHY registers.
642 static int
643 ksz9021_rd_mmd_phyreg(struct phy_device *phydev, int devad, u16 regnum)
645 return -1;
648 /* This routine does nothing since the Micrel ksz9021 does not support
649 * standard IEEE MMD extended PHY registers.
651 static int
652 ksz9021_wr_mmd_phyreg(struct phy_device *phydev, int devad, u16 regnum, u16 val)
654 return -1;
657 static int kszphy_get_sset_count(struct phy_device *phydev)
659 return ARRAY_SIZE(kszphy_hw_stats);
662 static void kszphy_get_strings(struct phy_device *phydev, u8 *data)
664 int i;
666 for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) {
667 memcpy(data + i * ETH_GSTRING_LEN,
668 kszphy_hw_stats[i].string, ETH_GSTRING_LEN);
672 #ifndef UINT64_MAX
673 #define UINT64_MAX (u64)(~((u64)0))
674 #endif
675 static u64 kszphy_get_stat(struct phy_device *phydev, int i)
677 struct kszphy_hw_stat stat = kszphy_hw_stats[i];
678 struct kszphy_priv *priv = phydev->priv;
679 int val;
680 u64 ret;
682 val = phy_read(phydev, stat.reg);
683 if (val < 0) {
684 ret = UINT64_MAX;
685 } else {
686 val = val & ((1 << stat.bits) - 1);
687 priv->stats[i] += val;
688 ret = priv->stats[i];
691 return ret;
694 static void kszphy_get_stats(struct phy_device *phydev,
695 struct ethtool_stats *stats, u64 *data)
697 int i;
699 for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++)
700 data[i] = kszphy_get_stat(phydev, i);
703 static int kszphy_suspend(struct phy_device *phydev)
705 /* Disable PHY Interrupts */
706 if (phy_interrupt_is_valid(phydev)) {
707 phydev->interrupts = PHY_INTERRUPT_DISABLED;
708 if (phydev->drv->config_intr)
709 phydev->drv->config_intr(phydev);
712 return genphy_suspend(phydev);
715 static int kszphy_resume(struct phy_device *phydev)
717 int ret;
719 genphy_resume(phydev);
721 ret = kszphy_config_reset(phydev);
722 if (ret)
723 return ret;
725 /* Enable PHY Interrupts */
726 if (phy_interrupt_is_valid(phydev)) {
727 phydev->interrupts = PHY_INTERRUPT_ENABLED;
728 if (phydev->drv->config_intr)
729 phydev->drv->config_intr(phydev);
732 return 0;
735 static int kszphy_probe(struct phy_device *phydev)
737 const struct kszphy_type *type = phydev->drv->driver_data;
738 const struct device_node *np = phydev->mdio.dev.of_node;
739 struct kszphy_priv *priv;
740 struct clk *clk;
741 int ret;
743 priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
744 if (!priv)
745 return -ENOMEM;
747 phydev->priv = priv;
749 priv->type = type;
751 if (type->led_mode_reg) {
752 ret = of_property_read_u32(np, "micrel,led-mode",
753 &priv->led_mode);
754 if (ret)
755 priv->led_mode = -1;
757 if (priv->led_mode > 3) {
758 phydev_err(phydev, "invalid led mode: 0x%02x\n",
759 priv->led_mode);
760 priv->led_mode = -1;
762 } else {
763 priv->led_mode = -1;
766 clk = devm_clk_get(&phydev->mdio.dev, "rmii-ref");
767 /* NOTE: clk may be NULL if building without CONFIG_HAVE_CLK */
768 if (!IS_ERR_OR_NULL(clk)) {
769 unsigned long rate = clk_get_rate(clk);
770 bool rmii_ref_clk_sel_25_mhz;
772 priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel;
773 rmii_ref_clk_sel_25_mhz = of_property_read_bool(np,
774 "micrel,rmii-reference-clock-select-25-mhz");
776 if (rate > 24500000 && rate < 25500000) {
777 priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz;
778 } else if (rate > 49500000 && rate < 50500000) {
779 priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz;
780 } else {
781 phydev_err(phydev, "Clock rate out of range: %ld\n",
782 rate);
783 return -EINVAL;
787 /* Support legacy board-file configuration */
788 if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) {
789 priv->rmii_ref_clk_sel = true;
790 priv->rmii_ref_clk_sel_val = true;
793 return 0;
796 static struct phy_driver ksphy_driver[] = {
798 .phy_id = PHY_ID_KS8737,
799 .phy_id_mask = MICREL_PHY_ID_MASK,
800 .name = "Micrel KS8737",
801 .features = PHY_BASIC_FEATURES,
802 .flags = PHY_HAS_INTERRUPT,
803 .driver_data = &ks8737_type,
804 .config_init = kszphy_config_init,
805 .ack_interrupt = kszphy_ack_interrupt,
806 .config_intr = kszphy_config_intr,
807 .suspend = genphy_suspend,
808 .resume = genphy_resume,
809 }, {
810 .phy_id = PHY_ID_KSZ8021,
811 .phy_id_mask = 0x00ffffff,
812 .name = "Micrel KSZ8021 or KSZ8031",
813 .features = PHY_BASIC_FEATURES,
814 .flags = PHY_HAS_INTERRUPT,
815 .driver_data = &ksz8021_type,
816 .probe = kszphy_probe,
817 .config_init = kszphy_config_init,
818 .ack_interrupt = kszphy_ack_interrupt,
819 .config_intr = kszphy_config_intr,
820 .get_sset_count = kszphy_get_sset_count,
821 .get_strings = kszphy_get_strings,
822 .get_stats = kszphy_get_stats,
823 .suspend = genphy_suspend,
824 .resume = genphy_resume,
825 }, {
826 .phy_id = PHY_ID_KSZ8031,
827 .phy_id_mask = 0x00ffffff,
828 .name = "Micrel KSZ8031",
829 .features = PHY_BASIC_FEATURES,
830 .flags = PHY_HAS_INTERRUPT,
831 .driver_data = &ksz8021_type,
832 .probe = kszphy_probe,
833 .config_init = kszphy_config_init,
834 .ack_interrupt = kszphy_ack_interrupt,
835 .config_intr = kszphy_config_intr,
836 .get_sset_count = kszphy_get_sset_count,
837 .get_strings = kszphy_get_strings,
838 .get_stats = kszphy_get_stats,
839 .suspend = genphy_suspend,
840 .resume = genphy_resume,
841 }, {
842 .phy_id = PHY_ID_KSZ8041,
843 .phy_id_mask = MICREL_PHY_ID_MASK,
844 .name = "Micrel KSZ8041",
845 .features = PHY_BASIC_FEATURES,
846 .flags = PHY_HAS_INTERRUPT,
847 .driver_data = &ksz8041_type,
848 .probe = kszphy_probe,
849 .config_init = ksz8041_config_init,
850 .config_aneg = ksz8041_config_aneg,
851 .ack_interrupt = kszphy_ack_interrupt,
852 .config_intr = kszphy_config_intr,
853 .get_sset_count = kszphy_get_sset_count,
854 .get_strings = kszphy_get_strings,
855 .get_stats = kszphy_get_stats,
856 .suspend = genphy_suspend,
857 .resume = genphy_resume,
858 }, {
859 .phy_id = PHY_ID_KSZ8041RNLI,
860 .phy_id_mask = MICREL_PHY_ID_MASK,
861 .name = "Micrel KSZ8041RNLI",
862 .features = PHY_BASIC_FEATURES,
863 .flags = PHY_HAS_INTERRUPT,
864 .driver_data = &ksz8041_type,
865 .probe = kszphy_probe,
866 .config_init = kszphy_config_init,
867 .ack_interrupt = kszphy_ack_interrupt,
868 .config_intr = kszphy_config_intr,
869 .get_sset_count = kszphy_get_sset_count,
870 .get_strings = kszphy_get_strings,
871 .get_stats = kszphy_get_stats,
872 .suspend = genphy_suspend,
873 .resume = genphy_resume,
874 }, {
875 .phy_id = PHY_ID_KSZ8051,
876 .phy_id_mask = MICREL_PHY_ID_MASK,
877 .name = "Micrel KSZ8051",
878 .features = PHY_BASIC_FEATURES,
879 .flags = PHY_HAS_INTERRUPT,
880 .driver_data = &ksz8051_type,
881 .probe = kszphy_probe,
882 .config_init = kszphy_config_init,
883 .ack_interrupt = kszphy_ack_interrupt,
884 .config_intr = kszphy_config_intr,
885 .get_sset_count = kszphy_get_sset_count,
886 .get_strings = kszphy_get_strings,
887 .get_stats = kszphy_get_stats,
888 .suspend = genphy_suspend,
889 .resume = genphy_resume,
890 }, {
891 .phy_id = PHY_ID_KSZ8001,
892 .name = "Micrel KSZ8001 or KS8721",
893 .phy_id_mask = 0x00fffffc,
894 .features = PHY_BASIC_FEATURES,
895 .flags = PHY_HAS_INTERRUPT,
896 .driver_data = &ksz8041_type,
897 .probe = kszphy_probe,
898 .config_init = kszphy_config_init,
899 .ack_interrupt = kszphy_ack_interrupt,
900 .config_intr = kszphy_config_intr,
901 .get_sset_count = kszphy_get_sset_count,
902 .get_strings = kszphy_get_strings,
903 .get_stats = kszphy_get_stats,
904 .suspend = genphy_suspend,
905 .resume = genphy_resume,
906 }, {
907 .phy_id = PHY_ID_KSZ8081,
908 .name = "Micrel KSZ8081 or KSZ8091",
909 .phy_id_mask = MICREL_PHY_ID_MASK,
910 .features = PHY_BASIC_FEATURES,
911 .flags = PHY_HAS_INTERRUPT,
912 .driver_data = &ksz8081_type,
913 .probe = kszphy_probe,
914 .config_init = kszphy_config_init,
915 .ack_interrupt = kszphy_ack_interrupt,
916 .config_intr = kszphy_config_intr,
917 .get_sset_count = kszphy_get_sset_count,
918 .get_strings = kszphy_get_strings,
919 .get_stats = kszphy_get_stats,
920 .suspend = kszphy_suspend,
921 .resume = kszphy_resume,
922 }, {
923 .phy_id = PHY_ID_KSZ8061,
924 .name = "Micrel KSZ8061",
925 .phy_id_mask = MICREL_PHY_ID_MASK,
926 .features = PHY_BASIC_FEATURES,
927 .flags = PHY_HAS_INTERRUPT,
928 .config_init = kszphy_config_init,
929 .ack_interrupt = kszphy_ack_interrupt,
930 .config_intr = kszphy_config_intr,
931 .suspend = genphy_suspend,
932 .resume = genphy_resume,
933 }, {
934 .phy_id = PHY_ID_KSZ9021,
935 .phy_id_mask = 0x000ffffe,
936 .name = "Micrel KSZ9021 Gigabit PHY",
937 .features = PHY_GBIT_FEATURES,
938 .flags = PHY_HAS_INTERRUPT,
939 .driver_data = &ksz9021_type,
940 .probe = kszphy_probe,
941 .config_init = ksz9021_config_init,
942 .ack_interrupt = kszphy_ack_interrupt,
943 .config_intr = kszphy_config_intr,
944 .get_sset_count = kszphy_get_sset_count,
945 .get_strings = kszphy_get_strings,
946 .get_stats = kszphy_get_stats,
947 .suspend = genphy_suspend,
948 .resume = genphy_resume,
949 .read_mmd = ksz9021_rd_mmd_phyreg,
950 .write_mmd = ksz9021_wr_mmd_phyreg,
951 }, {
952 .phy_id = PHY_ID_KSZ9031,
953 .phy_id_mask = MICREL_PHY_ID_MASK,
954 .name = "Micrel KSZ9031 Gigabit PHY",
955 .features = PHY_GBIT_FEATURES,
956 .flags = PHY_HAS_INTERRUPT,
957 .driver_data = &ksz9021_type,
958 .probe = kszphy_probe,
959 .config_init = ksz9031_config_init,
960 .read_status = ksz9031_read_status,
961 .ack_interrupt = kszphy_ack_interrupt,
962 .config_intr = kszphy_config_intr,
963 .get_sset_count = kszphy_get_sset_count,
964 .get_strings = kszphy_get_strings,
965 .get_stats = kszphy_get_stats,
966 .suspend = genphy_suspend,
967 .resume = kszphy_resume,
968 }, {
969 .phy_id = PHY_ID_KSZ8873MLL,
970 .phy_id_mask = MICREL_PHY_ID_MASK,
971 .name = "Micrel KSZ8873MLL Switch",
972 .config_init = kszphy_config_init,
973 .config_aneg = ksz8873mll_config_aneg,
974 .read_status = ksz8873mll_read_status,
975 .suspend = genphy_suspend,
976 .resume = genphy_resume,
977 }, {
978 .phy_id = PHY_ID_KSZ886X,
979 .phy_id_mask = MICREL_PHY_ID_MASK,
980 .name = "Micrel KSZ886X Switch",
981 .features = PHY_BASIC_FEATURES,
982 .flags = PHY_HAS_INTERRUPT,
983 .config_init = kszphy_config_init,
984 .suspend = genphy_suspend,
985 .resume = genphy_resume,
986 }, {
987 .phy_id = PHY_ID_KSZ8795,
988 .phy_id_mask = MICREL_PHY_ID_MASK,
989 .name = "Micrel KSZ8795",
990 .features = PHY_BASIC_FEATURES,
991 .flags = PHY_HAS_INTERRUPT,
992 .config_init = kszphy_config_init,
993 .config_aneg = ksz8873mll_config_aneg,
994 .read_status = ksz8873mll_read_status,
995 .suspend = genphy_suspend,
996 .resume = genphy_resume,
997 }, {
998 .phy_id = PHY_ID_KSZ9477,
999 .phy_id_mask = MICREL_PHY_ID_MASK,
1000 .name = "Microchip KSZ9477",
1001 .features = PHY_GBIT_FEATURES,
1002 .config_init = kszphy_config_init,
1003 .suspend = genphy_suspend,
1004 .resume = genphy_resume,
1005 } };
1007 module_phy_driver(ksphy_driver);
1009 MODULE_DESCRIPTION("Micrel PHY driver");
1010 MODULE_AUTHOR("David J. Choi");
1011 MODULE_LICENSE("GPL");
1013 static struct mdio_device_id __maybe_unused micrel_tbl[] = {
1014 { PHY_ID_KSZ9021, 0x000ffffe },
1015 { PHY_ID_KSZ9031, MICREL_PHY_ID_MASK },
1016 { PHY_ID_KSZ8001, 0x00fffffc },
1017 { PHY_ID_KS8737, MICREL_PHY_ID_MASK },
1018 { PHY_ID_KSZ8021, 0x00ffffff },
1019 { PHY_ID_KSZ8031, 0x00ffffff },
1020 { PHY_ID_KSZ8041, MICREL_PHY_ID_MASK },
1021 { PHY_ID_KSZ8051, MICREL_PHY_ID_MASK },
1022 { PHY_ID_KSZ8061, MICREL_PHY_ID_MASK },
1023 { PHY_ID_KSZ8081, MICREL_PHY_ID_MASK },
1024 { PHY_ID_KSZ8873MLL, MICREL_PHY_ID_MASK },
1025 { PHY_ID_KSZ886X, MICREL_PHY_ID_MASK },
1029 MODULE_DEVICE_TABLE(mdio, micrel_tbl);