1 // SPDX-License-Identifier: GPL-2.0+
3 * High Speed Serial Ports on NXP LPC32xx SoC
5 * Authors: Kevin Wells <kevin.wells@nxp.com>
6 * Roland Stigge <stigge@antcom.de>
8 * Copyright (C) 2010 NXP Semiconductors
9 * Copyright (C) 2012 Roland Stigge
12 #include <linux/module.h>
13 #include <linux/ioport.h>
14 #include <linux/init.h>
15 #include <linux/console.h>
16 #include <linux/sysrq.h>
17 #include <linux/tty.h>
18 #include <linux/tty_flip.h>
19 #include <linux/serial_core.h>
20 #include <linux/serial.h>
21 #include <linux/platform_device.h>
22 #include <linux/delay.h>
23 #include <linux/nmi.h>
25 #include <linux/irq.h>
26 #include <linux/gpio.h>
28 #include <mach/platform.h>
29 #include <mach/hardware.h>
32 * High Speed UART register offsets
34 #define LPC32XX_HSUART_FIFO(x) ((x) + 0x00)
35 #define LPC32XX_HSUART_LEVEL(x) ((x) + 0x04)
36 #define LPC32XX_HSUART_IIR(x) ((x) + 0x08)
37 #define LPC32XX_HSUART_CTRL(x) ((x) + 0x0C)
38 #define LPC32XX_HSUART_RATE(x) ((x) + 0x10)
40 #define LPC32XX_HSU_BREAK_DATA (1 << 10)
41 #define LPC32XX_HSU_ERROR_DATA (1 << 9)
42 #define LPC32XX_HSU_RX_EMPTY (1 << 8)
44 #define LPC32XX_HSU_TX_LEV(n) (((n) >> 8) & 0xFF)
45 #define LPC32XX_HSU_RX_LEV(n) ((n) & 0xFF)
47 #define LPC32XX_HSU_TX_INT_SET (1 << 6)
48 #define LPC32XX_HSU_RX_OE_INT (1 << 5)
49 #define LPC32XX_HSU_BRK_INT (1 << 4)
50 #define LPC32XX_HSU_FE_INT (1 << 3)
51 #define LPC32XX_HSU_RX_TIMEOUT_INT (1 << 2)
52 #define LPC32XX_HSU_RX_TRIG_INT (1 << 1)
53 #define LPC32XX_HSU_TX_INT (1 << 0)
55 #define LPC32XX_HSU_HRTS_INV (1 << 21)
56 #define LPC32XX_HSU_HRTS_TRIG_8B (0x0 << 19)
57 #define LPC32XX_HSU_HRTS_TRIG_16B (0x1 << 19)
58 #define LPC32XX_HSU_HRTS_TRIG_32B (0x2 << 19)
59 #define LPC32XX_HSU_HRTS_TRIG_48B (0x3 << 19)
60 #define LPC32XX_HSU_HRTS_EN (1 << 18)
61 #define LPC32XX_HSU_TMO_DISABLED (0x0 << 16)
62 #define LPC32XX_HSU_TMO_INACT_4B (0x1 << 16)
63 #define LPC32XX_HSU_TMO_INACT_8B (0x2 << 16)
64 #define LPC32XX_HSU_TMO_INACT_16B (0x3 << 16)
65 #define LPC32XX_HSU_HCTS_INV (1 << 15)
66 #define LPC32XX_HSU_HCTS_EN (1 << 14)
67 #define LPC32XX_HSU_OFFSET(n) ((n) << 9)
68 #define LPC32XX_HSU_BREAK (1 << 8)
69 #define LPC32XX_HSU_ERR_INT_EN (1 << 7)
70 #define LPC32XX_HSU_RX_INT_EN (1 << 6)
71 #define LPC32XX_HSU_TX_INT_EN (1 << 5)
72 #define LPC32XX_HSU_RX_TL1B (0x0 << 2)
73 #define LPC32XX_HSU_RX_TL4B (0x1 << 2)
74 #define LPC32XX_HSU_RX_TL8B (0x2 << 2)
75 #define LPC32XX_HSU_RX_TL16B (0x3 << 2)
76 #define LPC32XX_HSU_RX_TL32B (0x4 << 2)
77 #define LPC32XX_HSU_RX_TL48B (0x5 << 2)
78 #define LPC32XX_HSU_TX_TLEMPTY (0x0 << 0)
79 #define LPC32XX_HSU_TX_TL0B (0x0 << 0)
80 #define LPC32XX_HSU_TX_TL4B (0x1 << 0)
81 #define LPC32XX_HSU_TX_TL8B (0x2 << 0)
82 #define LPC32XX_HSU_TX_TL16B (0x3 << 0)
84 #define MODNAME "lpc32xx_hsuart"
86 struct lpc32xx_hsuart_port
{
87 struct uart_port port
;
90 #define FIFO_READ_LIMIT 128
92 #define LPC32XX_TTY_NAME "ttyTX"
93 static struct lpc32xx_hsuart_port lpc32xx_hs_ports
[MAX_PORTS
];
95 #ifdef CONFIG_SERIAL_HS_LPC32XX_CONSOLE
96 static void wait_for_xmit_empty(struct uart_port
*port
)
98 unsigned int timeout
= 10000;
101 if (LPC32XX_HSU_TX_LEV(readl(LPC32XX_HSUART_LEVEL(
102 port
->membase
))) == 0)
110 static void wait_for_xmit_ready(struct uart_port
*port
)
112 unsigned int timeout
= 10000;
115 if (LPC32XX_HSU_TX_LEV(readl(LPC32XX_HSUART_LEVEL(
116 port
->membase
))) < 32)
124 static void lpc32xx_hsuart_console_putchar(struct uart_port
*port
, int ch
)
126 wait_for_xmit_ready(port
);
127 writel((u32
)ch
, LPC32XX_HSUART_FIFO(port
->membase
));
130 static void lpc32xx_hsuart_console_write(struct console
*co
, const char *s
,
133 struct lpc32xx_hsuart_port
*up
= &lpc32xx_hs_ports
[co
->index
];
137 touch_nmi_watchdog();
138 local_irq_save(flags
);
141 else if (oops_in_progress
)
142 locked
= spin_trylock(&up
->port
.lock
);
144 spin_lock(&up
->port
.lock
);
146 uart_console_write(&up
->port
, s
, count
, lpc32xx_hsuart_console_putchar
);
147 wait_for_xmit_empty(&up
->port
);
150 spin_unlock(&up
->port
.lock
);
151 local_irq_restore(flags
);
154 static int __init
lpc32xx_hsuart_console_setup(struct console
*co
,
157 struct uart_port
*port
;
163 if (co
->index
>= MAX_PORTS
)
166 port
= &lpc32xx_hs_ports
[co
->index
].port
;
171 uart_parse_options(options
, &baud
, &parity
, &bits
, &flow
);
173 return uart_set_options(port
, co
, baud
, parity
, bits
, flow
);
176 static struct uart_driver lpc32xx_hsuart_reg
;
177 static struct console lpc32xx_hsuart_console
= {
178 .name
= LPC32XX_TTY_NAME
,
179 .write
= lpc32xx_hsuart_console_write
,
180 .device
= uart_console_device
,
181 .setup
= lpc32xx_hsuart_console_setup
,
182 .flags
= CON_PRINTBUFFER
,
184 .data
= &lpc32xx_hsuart_reg
,
187 static int __init
lpc32xx_hsuart_console_init(void)
189 register_console(&lpc32xx_hsuart_console
);
192 console_initcall(lpc32xx_hsuart_console_init
);
194 #define LPC32XX_HSUART_CONSOLE (&lpc32xx_hsuart_console)
196 #define LPC32XX_HSUART_CONSOLE NULL
199 static struct uart_driver lpc32xx_hs_reg
= {
200 .owner
= THIS_MODULE
,
201 .driver_name
= MODNAME
,
202 .dev_name
= LPC32XX_TTY_NAME
,
204 .cons
= LPC32XX_HSUART_CONSOLE
,
206 static int uarts_registered
;
208 static unsigned int __serial_get_clock_div(unsigned long uartclk
,
211 u32 div
, goodrate
, hsu_rate
, l_hsu_rate
, comprate
;
214 /* Find the closest divider to get the desired clock rate */
215 div
= uartclk
/ rate
;
216 goodrate
= hsu_rate
= (div
/ 14) - 1;
221 l_hsu_rate
= hsu_rate
+ 3;
222 rate_diff
= 0xFFFFFFFF;
224 while (hsu_rate
< l_hsu_rate
) {
225 comprate
= uartclk
/ ((hsu_rate
+ 1) * 14);
226 if (abs(comprate
- rate
) < rate_diff
) {
228 rate_diff
= abs(comprate
- rate
);
239 static void __serial_uart_flush(struct uart_port
*port
)
244 while ((readl(LPC32XX_HSUART_LEVEL(port
->membase
)) > 0) &&
245 (cnt
++ < FIFO_READ_LIMIT
))
246 tmp
= readl(LPC32XX_HSUART_FIFO(port
->membase
));
249 static void __serial_lpc32xx_rx(struct uart_port
*port
)
251 struct tty_port
*tport
= &port
->state
->port
;
252 unsigned int tmp
, flag
;
254 /* Read data from FIFO and push into terminal */
255 tmp
= readl(LPC32XX_HSUART_FIFO(port
->membase
));
256 while (!(tmp
& LPC32XX_HSU_RX_EMPTY
)) {
260 if (tmp
& LPC32XX_HSU_ERROR_DATA
) {
262 writel(LPC32XX_HSU_FE_INT
,
263 LPC32XX_HSUART_IIR(port
->membase
));
264 port
->icount
.frame
++;
266 tty_insert_flip_char(tport
, 0, TTY_FRAME
);
269 tty_insert_flip_char(tport
, (tmp
& 0xFF), flag
);
271 tmp
= readl(LPC32XX_HSUART_FIFO(port
->membase
));
274 spin_unlock(&port
->lock
);
275 tty_flip_buffer_push(tport
);
276 spin_lock(&port
->lock
);
279 static void __serial_lpc32xx_tx(struct uart_port
*port
)
281 struct circ_buf
*xmit
= &port
->state
->xmit
;
285 writel((u32
)port
->x_char
, LPC32XX_HSUART_FIFO(port
->membase
));
291 if (uart_circ_empty(xmit
) || uart_tx_stopped(port
))
295 while (LPC32XX_HSU_TX_LEV(readl(
296 LPC32XX_HSUART_LEVEL(port
->membase
))) < 64) {
297 writel((u32
) xmit
->buf
[xmit
->tail
],
298 LPC32XX_HSUART_FIFO(port
->membase
));
299 xmit
->tail
= (xmit
->tail
+ 1) & (UART_XMIT_SIZE
- 1);
301 if (uart_circ_empty(xmit
))
305 if (uart_circ_chars_pending(xmit
) < WAKEUP_CHARS
)
306 uart_write_wakeup(port
);
309 if (uart_circ_empty(xmit
)) {
310 tmp
= readl(LPC32XX_HSUART_CTRL(port
->membase
));
311 tmp
&= ~LPC32XX_HSU_TX_INT_EN
;
312 writel(tmp
, LPC32XX_HSUART_CTRL(port
->membase
));
316 static irqreturn_t
serial_lpc32xx_interrupt(int irq
, void *dev_id
)
318 struct uart_port
*port
= dev_id
;
319 struct tty_port
*tport
= &port
->state
->port
;
322 spin_lock(&port
->lock
);
324 /* Read UART status and clear latched interrupts */
325 status
= readl(LPC32XX_HSUART_IIR(port
->membase
));
327 if (status
& LPC32XX_HSU_BRK_INT
) {
329 writel(LPC32XX_HSU_BRK_INT
, LPC32XX_HSUART_IIR(port
->membase
));
331 uart_handle_break(port
);
335 if (status
& LPC32XX_HSU_FE_INT
)
336 writel(LPC32XX_HSU_FE_INT
, LPC32XX_HSUART_IIR(port
->membase
));
338 if (status
& LPC32XX_HSU_RX_OE_INT
) {
339 /* Receive FIFO overrun */
340 writel(LPC32XX_HSU_RX_OE_INT
,
341 LPC32XX_HSUART_IIR(port
->membase
));
342 port
->icount
.overrun
++;
343 tty_insert_flip_char(tport
, 0, TTY_OVERRUN
);
344 tty_schedule_flip(tport
);
348 if (status
& (LPC32XX_HSU_RX_TIMEOUT_INT
| LPC32XX_HSU_RX_TRIG_INT
))
349 __serial_lpc32xx_rx(port
);
351 /* Transmit data request? */
352 if ((status
& LPC32XX_HSU_TX_INT
) && (!uart_tx_stopped(port
))) {
353 writel(LPC32XX_HSU_TX_INT
, LPC32XX_HSUART_IIR(port
->membase
));
354 __serial_lpc32xx_tx(port
);
357 spin_unlock(&port
->lock
);
362 /* port->lock is not held. */
363 static unsigned int serial_lpc32xx_tx_empty(struct uart_port
*port
)
365 unsigned int ret
= 0;
367 if (LPC32XX_HSU_TX_LEV(readl(LPC32XX_HSUART_LEVEL(port
->membase
))) == 0)
373 /* port->lock held by caller. */
374 static void serial_lpc32xx_set_mctrl(struct uart_port
*port
,
377 /* No signals are supported on HS UARTs */
380 /* port->lock is held by caller and interrupts are disabled. */
381 static unsigned int serial_lpc32xx_get_mctrl(struct uart_port
*port
)
383 /* No signals are supported on HS UARTs */
384 return TIOCM_CAR
| TIOCM_DSR
| TIOCM_CTS
;
387 /* port->lock held by caller. */
388 static void serial_lpc32xx_stop_tx(struct uart_port
*port
)
392 tmp
= readl(LPC32XX_HSUART_CTRL(port
->membase
));
393 tmp
&= ~LPC32XX_HSU_TX_INT_EN
;
394 writel(tmp
, LPC32XX_HSUART_CTRL(port
->membase
));
397 /* port->lock held by caller. */
398 static void serial_lpc32xx_start_tx(struct uart_port
*port
)
402 __serial_lpc32xx_tx(port
);
403 tmp
= readl(LPC32XX_HSUART_CTRL(port
->membase
));
404 tmp
|= LPC32XX_HSU_TX_INT_EN
;
405 writel(tmp
, LPC32XX_HSUART_CTRL(port
->membase
));
408 /* port->lock held by caller. */
409 static void serial_lpc32xx_stop_rx(struct uart_port
*port
)
413 tmp
= readl(LPC32XX_HSUART_CTRL(port
->membase
));
414 tmp
&= ~(LPC32XX_HSU_RX_INT_EN
| LPC32XX_HSU_ERR_INT_EN
);
415 writel(tmp
, LPC32XX_HSUART_CTRL(port
->membase
));
417 writel((LPC32XX_HSU_BRK_INT
| LPC32XX_HSU_RX_OE_INT
|
418 LPC32XX_HSU_FE_INT
), LPC32XX_HSUART_IIR(port
->membase
));
421 /* port->lock is not held. */
422 static void serial_lpc32xx_break_ctl(struct uart_port
*port
,
428 spin_lock_irqsave(&port
->lock
, flags
);
429 tmp
= readl(LPC32XX_HSUART_CTRL(port
->membase
));
430 if (break_state
!= 0)
431 tmp
|= LPC32XX_HSU_BREAK
;
433 tmp
&= ~LPC32XX_HSU_BREAK
;
434 writel(tmp
, LPC32XX_HSUART_CTRL(port
->membase
));
435 spin_unlock_irqrestore(&port
->lock
, flags
);
438 /* LPC3250 Errata HSUART.1: Hang workaround via loopback mode on inactivity */
439 static void lpc32xx_loopback_set(resource_size_t mapbase
, int state
)
445 case LPC32XX_HS_UART1_BASE
:
448 case LPC32XX_HS_UART2_BASE
:
451 case LPC32XX_HS_UART7_BASE
:
455 WARN(1, "lpc32xx_hs: Warning: Unknown port at %08x\n", mapbase
);
459 tmp
= readl(LPC32XX_UARTCTL_CLOOP
);
464 writel(tmp
, LPC32XX_UARTCTL_CLOOP
);
467 /* port->lock is not held. */
468 static int serial_lpc32xx_startup(struct uart_port
*port
)
474 spin_lock_irqsave(&port
->lock
, flags
);
476 __serial_uart_flush(port
);
478 writel((LPC32XX_HSU_TX_INT
| LPC32XX_HSU_FE_INT
|
479 LPC32XX_HSU_BRK_INT
| LPC32XX_HSU_RX_OE_INT
),
480 LPC32XX_HSUART_IIR(port
->membase
));
482 writel(0xFF, LPC32XX_HSUART_RATE(port
->membase
));
485 * Set receiver timeout, HSU offset of 20, no break, no interrupts,
486 * and default FIFO trigger levels
488 tmp
= LPC32XX_HSU_TX_TL8B
| LPC32XX_HSU_RX_TL32B
|
489 LPC32XX_HSU_OFFSET(20) | LPC32XX_HSU_TMO_INACT_4B
;
490 writel(tmp
, LPC32XX_HSUART_CTRL(port
->membase
));
492 lpc32xx_loopback_set(port
->mapbase
, 0); /* get out of loopback mode */
494 spin_unlock_irqrestore(&port
->lock
, flags
);
496 retval
= request_irq(port
->irq
, serial_lpc32xx_interrupt
,
499 writel((tmp
| LPC32XX_HSU_RX_INT_EN
| LPC32XX_HSU_ERR_INT_EN
),
500 LPC32XX_HSUART_CTRL(port
->membase
));
505 /* port->lock is not held. */
506 static void serial_lpc32xx_shutdown(struct uart_port
*port
)
511 spin_lock_irqsave(&port
->lock
, flags
);
513 tmp
= LPC32XX_HSU_TX_TL8B
| LPC32XX_HSU_RX_TL32B
|
514 LPC32XX_HSU_OFFSET(20) | LPC32XX_HSU_TMO_INACT_4B
;
515 writel(tmp
, LPC32XX_HSUART_CTRL(port
->membase
));
517 lpc32xx_loopback_set(port
->mapbase
, 1); /* go to loopback mode */
519 spin_unlock_irqrestore(&port
->lock
, flags
);
521 free_irq(port
->irq
, port
);
524 /* port->lock is not held. */
525 static void serial_lpc32xx_set_termios(struct uart_port
*port
,
526 struct ktermios
*termios
,
527 struct ktermios
*old
)
530 unsigned int baud
, quot
;
533 /* Always 8-bit, no parity, 1 stop bit */
534 termios
->c_cflag
&= ~(CSIZE
| CSTOPB
| PARENB
| PARODD
);
535 termios
->c_cflag
|= CS8
;
537 termios
->c_cflag
&= ~(HUPCL
| CMSPAR
| CLOCAL
| CRTSCTS
);
539 baud
= uart_get_baud_rate(port
, termios
, old
, 0,
542 quot
= __serial_get_clock_div(port
->uartclk
, baud
);
544 spin_lock_irqsave(&port
->lock
, flags
);
546 /* Ignore characters? */
547 tmp
= readl(LPC32XX_HSUART_CTRL(port
->membase
));
548 if ((termios
->c_cflag
& CREAD
) == 0)
549 tmp
&= ~(LPC32XX_HSU_RX_INT_EN
| LPC32XX_HSU_ERR_INT_EN
);
551 tmp
|= LPC32XX_HSU_RX_INT_EN
| LPC32XX_HSU_ERR_INT_EN
;
552 writel(tmp
, LPC32XX_HSUART_CTRL(port
->membase
));
554 writel(quot
, LPC32XX_HSUART_RATE(port
->membase
));
556 uart_update_timeout(port
, termios
->c_cflag
, baud
);
558 spin_unlock_irqrestore(&port
->lock
, flags
);
560 /* Don't rewrite B0 */
561 if (tty_termios_baud_rate(termios
))
562 tty_termios_encode_baud_rate(termios
, baud
, baud
);
565 static const char *serial_lpc32xx_type(struct uart_port
*port
)
570 static void serial_lpc32xx_release_port(struct uart_port
*port
)
572 if ((port
->iotype
== UPIO_MEM32
) && (port
->mapbase
)) {
573 if (port
->flags
& UPF_IOREMAP
) {
574 iounmap(port
->membase
);
575 port
->membase
= NULL
;
578 release_mem_region(port
->mapbase
, SZ_4K
);
582 static int serial_lpc32xx_request_port(struct uart_port
*port
)
586 if ((port
->iotype
== UPIO_MEM32
) && (port
->mapbase
)) {
589 if (!request_mem_region(port
->mapbase
, SZ_4K
, MODNAME
))
591 else if (port
->flags
& UPF_IOREMAP
) {
592 port
->membase
= ioremap(port
->mapbase
, SZ_4K
);
593 if (!port
->membase
) {
594 release_mem_region(port
->mapbase
, SZ_4K
);
603 static void serial_lpc32xx_config_port(struct uart_port
*port
, int uflags
)
607 ret
= serial_lpc32xx_request_port(port
);
610 port
->type
= PORT_UART00
;
613 __serial_uart_flush(port
);
615 writel((LPC32XX_HSU_TX_INT
| LPC32XX_HSU_FE_INT
|
616 LPC32XX_HSU_BRK_INT
| LPC32XX_HSU_RX_OE_INT
),
617 LPC32XX_HSUART_IIR(port
->membase
));
619 writel(0xFF, LPC32XX_HSUART_RATE(port
->membase
));
621 /* Set receiver timeout, HSU offset of 20, no break, no interrupts,
622 and default FIFO trigger levels */
623 writel(LPC32XX_HSU_TX_TL8B
| LPC32XX_HSU_RX_TL32B
|
624 LPC32XX_HSU_OFFSET(20) | LPC32XX_HSU_TMO_INACT_4B
,
625 LPC32XX_HSUART_CTRL(port
->membase
));
628 static int serial_lpc32xx_verify_port(struct uart_port
*port
,
629 struct serial_struct
*ser
)
633 if (ser
->type
!= PORT_UART00
)
639 static const struct uart_ops serial_lpc32xx_pops
= {
640 .tx_empty
= serial_lpc32xx_tx_empty
,
641 .set_mctrl
= serial_lpc32xx_set_mctrl
,
642 .get_mctrl
= serial_lpc32xx_get_mctrl
,
643 .stop_tx
= serial_lpc32xx_stop_tx
,
644 .start_tx
= serial_lpc32xx_start_tx
,
645 .stop_rx
= serial_lpc32xx_stop_rx
,
646 .break_ctl
= serial_lpc32xx_break_ctl
,
647 .startup
= serial_lpc32xx_startup
,
648 .shutdown
= serial_lpc32xx_shutdown
,
649 .set_termios
= serial_lpc32xx_set_termios
,
650 .type
= serial_lpc32xx_type
,
651 .release_port
= serial_lpc32xx_release_port
,
652 .request_port
= serial_lpc32xx_request_port
,
653 .config_port
= serial_lpc32xx_config_port
,
654 .verify_port
= serial_lpc32xx_verify_port
,
658 * Register a set of serial devices attached to a platform device
660 static int serial_hs_lpc32xx_probe(struct platform_device
*pdev
)
662 struct lpc32xx_hsuart_port
*p
= &lpc32xx_hs_ports
[uarts_registered
];
664 struct resource
*res
;
666 if (uarts_registered
>= MAX_PORTS
) {
668 "Error: Number of possible ports exceeded (%d)!\n",
669 uarts_registered
+ 1);
673 memset(p
, 0, sizeof(*p
));
675 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
678 "Error getting mem resource for HS UART port %d\n",
682 p
->port
.mapbase
= res
->start
;
683 p
->port
.membase
= NULL
;
685 ret
= platform_get_irq(pdev
, 0);
687 dev_err(&pdev
->dev
, "Error getting irq for HS UART port %d\n",
693 p
->port
.iotype
= UPIO_MEM32
;
694 p
->port
.uartclk
= LPC32XX_MAIN_OSC_FREQ
;
695 p
->port
.regshift
= 2;
696 p
->port
.flags
= UPF_BOOT_AUTOCONF
| UPF_FIXED_PORT
| UPF_IOREMAP
;
697 p
->port
.dev
= &pdev
->dev
;
698 p
->port
.ops
= &serial_lpc32xx_pops
;
699 p
->port
.line
= uarts_registered
++;
700 spin_lock_init(&p
->port
.lock
);
702 /* send port to loopback mode by default */
703 lpc32xx_loopback_set(p
->port
.mapbase
, 1);
705 ret
= uart_add_one_port(&lpc32xx_hs_reg
, &p
->port
);
707 platform_set_drvdata(pdev
, p
);
713 * Remove serial ports registered against a platform device.
715 static int serial_hs_lpc32xx_remove(struct platform_device
*pdev
)
717 struct lpc32xx_hsuart_port
*p
= platform_get_drvdata(pdev
);
719 uart_remove_one_port(&lpc32xx_hs_reg
, &p
->port
);
726 static int serial_hs_lpc32xx_suspend(struct platform_device
*pdev
,
729 struct lpc32xx_hsuart_port
*p
= platform_get_drvdata(pdev
);
731 uart_suspend_port(&lpc32xx_hs_reg
, &p
->port
);
736 static int serial_hs_lpc32xx_resume(struct platform_device
*pdev
)
738 struct lpc32xx_hsuart_port
*p
= platform_get_drvdata(pdev
);
740 uart_resume_port(&lpc32xx_hs_reg
, &p
->port
);
745 #define serial_hs_lpc32xx_suspend NULL
746 #define serial_hs_lpc32xx_resume NULL
749 static const struct of_device_id serial_hs_lpc32xx_dt_ids
[] = {
750 { .compatible
= "nxp,lpc3220-hsuart" },
754 MODULE_DEVICE_TABLE(of
, serial_hs_lpc32xx_dt_ids
);
756 static struct platform_driver serial_hs_lpc32xx_driver
= {
757 .probe
= serial_hs_lpc32xx_probe
,
758 .remove
= serial_hs_lpc32xx_remove
,
759 .suspend
= serial_hs_lpc32xx_suspend
,
760 .resume
= serial_hs_lpc32xx_resume
,
763 .of_match_table
= serial_hs_lpc32xx_dt_ids
,
767 static int __init
lpc32xx_hsuart_init(void)
771 ret
= uart_register_driver(&lpc32xx_hs_reg
);
775 ret
= platform_driver_register(&serial_hs_lpc32xx_driver
);
777 uart_unregister_driver(&lpc32xx_hs_reg
);
782 static void __exit
lpc32xx_hsuart_exit(void)
784 platform_driver_unregister(&serial_hs_lpc32xx_driver
);
785 uart_unregister_driver(&lpc32xx_hs_reg
);
788 module_init(lpc32xx_hsuart_init
);
789 module_exit(lpc32xx_hsuart_exit
);
791 MODULE_AUTHOR("Kevin Wells <kevin.wells@nxp.com>");
792 MODULE_AUTHOR("Roland Stigge <stigge@antcom.de>");
793 MODULE_DESCRIPTION("NXP LPC32XX High Speed UART driver");
794 MODULE_LICENSE("GPL");