1 /* ALSA Soc Audio Layer - I2S core for newer Samsung SoCs.
3 * Copyright (c) 2006 Wolfson Microelectronics PLC.
4 * Graeme Gregory graeme.gregory@wolfsonmicro.com
5 * linux@wolfsonmicro.com
7 * Copyright (c) 2008, 2007, 2004-2005 Simtec Electronics
8 * http://armlinux.simtec.co.uk/
9 * Ben Dooks <ben@simtec.co.uk>
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the
13 * Free Software Foundation; either version 2 of the License, or (at your
14 * option) any later version.
17 #include <linux/module.h>
18 #include <linux/delay.h>
19 #include <linux/clk.h>
22 #include <sound/soc.h>
23 #include <sound/pcm_params.h>
25 #include "regs-i2s-v2.h"
26 #include "s3c-i2s-v2.h"
28 #undef S3C_IIS_V2_SUPPORTED
30 #if defined(CONFIG_CPU_S3C2412) \
31 || defined(CONFIG_ARCH_S3C64XX) || defined(CONFIG_CPU_S5PV210)
32 #define S3C_IIS_V2_SUPPORTED
35 #ifndef S3C_IIS_V2_SUPPORTED
36 #error Unsupported CPU model
39 #define S3C2412_I2S_DEBUG_CON 0
41 static inline struct s3c_i2sv2_info
*to_info(struct snd_soc_dai
*cpu_dai
)
43 return snd_soc_dai_get_drvdata(cpu_dai
);
46 #define bit_set(v, b) (((v) & (b)) ? 1 : 0)
48 #if S3C2412_I2S_DEBUG_CON
49 static void dbg_showcon(const char *fn
, u32 con
)
51 printk(KERN_DEBUG
"%s: LRI=%d, TXFEMPT=%d, RXFEMPT=%d, TXFFULL=%d, RXFFULL=%d\n", fn
,
52 bit_set(con
, S3C2412_IISCON_LRINDEX
),
53 bit_set(con
, S3C2412_IISCON_TXFIFO_EMPTY
),
54 bit_set(con
, S3C2412_IISCON_RXFIFO_EMPTY
),
55 bit_set(con
, S3C2412_IISCON_TXFIFO_FULL
),
56 bit_set(con
, S3C2412_IISCON_RXFIFO_FULL
));
58 printk(KERN_DEBUG
"%s: PAUSE: TXDMA=%d, RXDMA=%d, TXCH=%d, RXCH=%d\n",
60 bit_set(con
, S3C2412_IISCON_TXDMA_PAUSE
),
61 bit_set(con
, S3C2412_IISCON_RXDMA_PAUSE
),
62 bit_set(con
, S3C2412_IISCON_TXCH_PAUSE
),
63 bit_set(con
, S3C2412_IISCON_RXCH_PAUSE
));
64 printk(KERN_DEBUG
"%s: ACTIVE: TXDMA=%d, RXDMA=%d, IIS=%d\n", fn
,
65 bit_set(con
, S3C2412_IISCON_TXDMA_ACTIVE
),
66 bit_set(con
, S3C2412_IISCON_RXDMA_ACTIVE
),
67 bit_set(con
, S3C2412_IISCON_IIS_ACTIVE
));
70 static inline void dbg_showcon(const char *fn
, u32 con
)
75 /* Turn on or off the transmission path. */
76 static void s3c2412_snd_txctrl(struct s3c_i2sv2_info
*i2s
, int on
)
78 void __iomem
*regs
= i2s
->regs
;
81 pr_debug("%s(%d)\n", __func__
, on
);
83 fic
= readl(regs
+ S3C2412_IISFIC
);
84 con
= readl(regs
+ S3C2412_IISCON
);
85 mod
= readl(regs
+ S3C2412_IISMOD
);
87 pr_debug("%s: IIS: CON=%x MOD=%x FIC=%x\n", __func__
, con
, mod
, fic
);
90 con
|= S3C2412_IISCON_TXDMA_ACTIVE
| S3C2412_IISCON_IIS_ACTIVE
;
91 con
&= ~S3C2412_IISCON_TXDMA_PAUSE
;
92 con
&= ~S3C2412_IISCON_TXCH_PAUSE
;
94 switch (mod
& S3C2412_IISMOD_MODE_MASK
) {
95 case S3C2412_IISMOD_MODE_TXONLY
:
96 case S3C2412_IISMOD_MODE_TXRX
:
97 /* do nothing, we are in the right mode */
100 case S3C2412_IISMOD_MODE_RXONLY
:
101 mod
&= ~S3C2412_IISMOD_MODE_MASK
;
102 mod
|= S3C2412_IISMOD_MODE_TXRX
;
106 dev_err(i2s
->dev
, "TXEN: Invalid MODE %x in IISMOD\n",
107 mod
& S3C2412_IISMOD_MODE_MASK
);
111 writel(con
, regs
+ S3C2412_IISCON
);
112 writel(mod
, regs
+ S3C2412_IISMOD
);
114 /* Note, we do not have any indication that the FIFO problems
115 * tha the S3C2410/2440 had apply here, so we should be able
116 * to disable the DMA and TX without resetting the FIFOS.
119 con
|= S3C2412_IISCON_TXDMA_PAUSE
;
120 con
|= S3C2412_IISCON_TXCH_PAUSE
;
121 con
&= ~S3C2412_IISCON_TXDMA_ACTIVE
;
123 switch (mod
& S3C2412_IISMOD_MODE_MASK
) {
124 case S3C2412_IISMOD_MODE_TXRX
:
125 mod
&= ~S3C2412_IISMOD_MODE_MASK
;
126 mod
|= S3C2412_IISMOD_MODE_RXONLY
;
129 case S3C2412_IISMOD_MODE_TXONLY
:
130 mod
&= ~S3C2412_IISMOD_MODE_MASK
;
131 con
&= ~S3C2412_IISCON_IIS_ACTIVE
;
135 dev_err(i2s
->dev
, "TXDIS: Invalid MODE %x in IISMOD\n",
136 mod
& S3C2412_IISMOD_MODE_MASK
);
140 writel(mod
, regs
+ S3C2412_IISMOD
);
141 writel(con
, regs
+ S3C2412_IISCON
);
144 fic
= readl(regs
+ S3C2412_IISFIC
);
145 dbg_showcon(__func__
, con
);
146 pr_debug("%s: IIS: CON=%x MOD=%x FIC=%x\n", __func__
, con
, mod
, fic
);
149 static void s3c2412_snd_rxctrl(struct s3c_i2sv2_info
*i2s
, int on
)
151 void __iomem
*regs
= i2s
->regs
;
154 pr_debug("%s(%d)\n", __func__
, on
);
156 fic
= readl(regs
+ S3C2412_IISFIC
);
157 con
= readl(regs
+ S3C2412_IISCON
);
158 mod
= readl(regs
+ S3C2412_IISMOD
);
160 pr_debug("%s: IIS: CON=%x MOD=%x FIC=%x\n", __func__
, con
, mod
, fic
);
163 con
|= S3C2412_IISCON_RXDMA_ACTIVE
| S3C2412_IISCON_IIS_ACTIVE
;
164 con
&= ~S3C2412_IISCON_RXDMA_PAUSE
;
165 con
&= ~S3C2412_IISCON_RXCH_PAUSE
;
167 switch (mod
& S3C2412_IISMOD_MODE_MASK
) {
168 case S3C2412_IISMOD_MODE_TXRX
:
169 case S3C2412_IISMOD_MODE_RXONLY
:
170 /* do nothing, we are in the right mode */
173 case S3C2412_IISMOD_MODE_TXONLY
:
174 mod
&= ~S3C2412_IISMOD_MODE_MASK
;
175 mod
|= S3C2412_IISMOD_MODE_TXRX
;
179 dev_err(i2s
->dev
, "RXEN: Invalid MODE %x in IISMOD\n",
180 mod
& S3C2412_IISMOD_MODE_MASK
);
183 writel(mod
, regs
+ S3C2412_IISMOD
);
184 writel(con
, regs
+ S3C2412_IISCON
);
186 /* See txctrl notes on FIFOs. */
188 con
&= ~S3C2412_IISCON_RXDMA_ACTIVE
;
189 con
|= S3C2412_IISCON_RXDMA_PAUSE
;
190 con
|= S3C2412_IISCON_RXCH_PAUSE
;
192 switch (mod
& S3C2412_IISMOD_MODE_MASK
) {
193 case S3C2412_IISMOD_MODE_RXONLY
:
194 con
&= ~S3C2412_IISCON_IIS_ACTIVE
;
195 mod
&= ~S3C2412_IISMOD_MODE_MASK
;
198 case S3C2412_IISMOD_MODE_TXRX
:
199 mod
&= ~S3C2412_IISMOD_MODE_MASK
;
200 mod
|= S3C2412_IISMOD_MODE_TXONLY
;
204 dev_err(i2s
->dev
, "RXDIS: Invalid MODE %x in IISMOD\n",
205 mod
& S3C2412_IISMOD_MODE_MASK
);
208 writel(con
, regs
+ S3C2412_IISCON
);
209 writel(mod
, regs
+ S3C2412_IISMOD
);
212 fic
= readl(regs
+ S3C2412_IISFIC
);
213 pr_debug("%s: IIS: CON=%x MOD=%x FIC=%x\n", __func__
, con
, mod
, fic
);
216 #define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t)
219 * Wait for the LR signal to allow synchronisation to the L/R clock
220 * from the codec. May only be needed for slave mode.
222 static int s3c2412_snd_lrsync(struct s3c_i2sv2_info
*i2s
)
225 unsigned long loops
= msecs_to_loops(5);
227 pr_debug("Entered %s\n", __func__
);
230 iiscon
= readl(i2s
->regs
+ S3C2412_IISCON
);
231 if (iiscon
& S3C2412_IISCON_LRINDEX
)
238 printk(KERN_ERR
"%s: timeout\n", __func__
);
246 * Set S3C2412 I2S DAI format
248 static int s3c2412_i2s_set_fmt(struct snd_soc_dai
*cpu_dai
,
251 struct s3c_i2sv2_info
*i2s
= to_info(cpu_dai
);
254 pr_debug("Entered %s\n", __func__
);
256 iismod
= readl(i2s
->regs
+ S3C2412_IISMOD
);
257 pr_debug("hw_params r: IISMOD: %x \n", iismod
);
259 switch (fmt
& SND_SOC_DAIFMT_MASTER_MASK
) {
260 case SND_SOC_DAIFMT_CBM_CFM
:
262 iismod
|= S3C2412_IISMOD_SLAVE
;
264 case SND_SOC_DAIFMT_CBS_CFS
:
266 iismod
&= ~S3C2412_IISMOD_SLAVE
;
269 pr_err("unknown master/slave format\n");
273 iismod
&= ~S3C2412_IISMOD_SDF_MASK
;
275 switch (fmt
& SND_SOC_DAIFMT_FORMAT_MASK
) {
276 case SND_SOC_DAIFMT_RIGHT_J
:
277 iismod
|= S3C2412_IISMOD_LR_RLOW
;
278 iismod
|= S3C2412_IISMOD_SDF_MSB
;
280 case SND_SOC_DAIFMT_LEFT_J
:
281 iismod
|= S3C2412_IISMOD_LR_RLOW
;
282 iismod
|= S3C2412_IISMOD_SDF_LSB
;
284 case SND_SOC_DAIFMT_I2S
:
285 iismod
&= ~S3C2412_IISMOD_LR_RLOW
;
286 iismod
|= S3C2412_IISMOD_SDF_IIS
;
289 pr_err("Unknown data format\n");
293 writel(iismod
, i2s
->regs
+ S3C2412_IISMOD
);
294 pr_debug("hw_params w: IISMOD: %x \n", iismod
);
298 static int s3c_i2sv2_hw_params(struct snd_pcm_substream
*substream
,
299 struct snd_pcm_hw_params
*params
,
300 struct snd_soc_dai
*dai
)
302 struct s3c_i2sv2_info
*i2s
= to_info(dai
);
303 struct snd_dmaengine_dai_dma_data
*dma_data
;
306 pr_debug("Entered %s\n", __func__
);
308 if (substream
->stream
== SNDRV_PCM_STREAM_PLAYBACK
)
309 dma_data
= i2s
->dma_playback
;
311 dma_data
= i2s
->dma_capture
;
313 snd_soc_dai_set_dma_data(dai
, substream
, dma_data
);
315 /* Working copies of register */
316 iismod
= readl(i2s
->regs
+ S3C2412_IISMOD
);
317 pr_debug("%s: r: IISMOD: %x\n", __func__
, iismod
);
319 iismod
&= ~S3C64XX_IISMOD_BLC_MASK
;
321 switch (params_width(params
)) {
323 iismod
|= S3C64XX_IISMOD_BLC_8BIT
;
328 iismod
|= S3C64XX_IISMOD_BLC_24BIT
;
332 writel(iismod
, i2s
->regs
+ S3C2412_IISMOD
);
333 pr_debug("%s: w: IISMOD: %x\n", __func__
, iismod
);
338 static int s3c_i2sv2_set_sysclk(struct snd_soc_dai
*cpu_dai
,
339 int clk_id
, unsigned int freq
, int dir
)
341 struct s3c_i2sv2_info
*i2s
= to_info(cpu_dai
);
342 u32 iismod
= readl(i2s
->regs
+ S3C2412_IISMOD
);
344 pr_debug("Entered %s\n", __func__
);
345 pr_debug("%s r: IISMOD: %x\n", __func__
, iismod
);
348 case S3C_I2SV2_CLKSRC_PCLK
:
349 iismod
&= ~S3C2412_IISMOD_IMS_SYSMUX
;
352 case S3C_I2SV2_CLKSRC_AUDIOBUS
:
353 iismod
|= S3C2412_IISMOD_IMS_SYSMUX
;
356 case S3C_I2SV2_CLKSRC_CDCLK
:
357 /* Error if controller doesn't have the CDCLKCON bit */
358 if (!(i2s
->feature
& S3C_FEATURE_CDCLKCON
))
362 case SND_SOC_CLOCK_IN
:
363 iismod
|= S3C64XX_IISMOD_CDCLKCON
;
365 case SND_SOC_CLOCK_OUT
:
366 iismod
&= ~S3C64XX_IISMOD_CDCLKCON
;
377 writel(iismod
, i2s
->regs
+ S3C2412_IISMOD
);
378 pr_debug("%s w: IISMOD: %x\n", __func__
, iismod
);
383 static int s3c2412_i2s_trigger(struct snd_pcm_substream
*substream
, int cmd
,
384 struct snd_soc_dai
*dai
)
386 struct snd_soc_pcm_runtime
*rtd
= substream
->private_data
;
387 struct s3c_i2sv2_info
*i2s
= to_info(rtd
->cpu_dai
);
388 int capture
= (substream
->stream
== SNDRV_PCM_STREAM_CAPTURE
);
392 pr_debug("Entered %s\n", __func__
);
395 case SNDRV_PCM_TRIGGER_START
:
396 /* On start, ensure that the FIFOs are cleared and reset. */
398 writel(capture
? S3C2412_IISFIC_RXFLUSH
: S3C2412_IISFIC_TXFLUSH
,
399 i2s
->regs
+ S3C2412_IISFIC
);
401 /* clear again, just in case */
402 writel(0x0, i2s
->regs
+ S3C2412_IISFIC
);
404 case SNDRV_PCM_TRIGGER_RESUME
:
405 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE
:
407 ret
= s3c2412_snd_lrsync(i2s
);
412 local_irq_save(irqs
);
415 s3c2412_snd_rxctrl(i2s
, 1);
417 s3c2412_snd_txctrl(i2s
, 1);
419 local_irq_restore(irqs
);
423 case SNDRV_PCM_TRIGGER_STOP
:
424 case SNDRV_PCM_TRIGGER_SUSPEND
:
425 case SNDRV_PCM_TRIGGER_PAUSE_PUSH
:
426 local_irq_save(irqs
);
429 s3c2412_snd_rxctrl(i2s
, 0);
431 s3c2412_snd_txctrl(i2s
, 0);
433 local_irq_restore(irqs
);
445 * Set S3C2412 Clock dividers
447 static int s3c2412_i2s_set_clkdiv(struct snd_soc_dai
*cpu_dai
,
450 struct s3c_i2sv2_info
*i2s
= to_info(cpu_dai
);
453 pr_debug("%s(%p, %d, %d)\n", __func__
, cpu_dai
, div_id
, div
);
456 case S3C_I2SV2_DIV_BCLK
:
459 div
= S3C2412_IISMOD_BCLK_16FS
;
463 div
= S3C2412_IISMOD_BCLK_32FS
;
467 div
= S3C2412_IISMOD_BCLK_24FS
;
471 div
= S3C2412_IISMOD_BCLK_48FS
;
478 reg
= readl(i2s
->regs
+ S3C2412_IISMOD
);
479 reg
&= ~S3C2412_IISMOD_BCLK_MASK
;
480 writel(reg
| div
, i2s
->regs
+ S3C2412_IISMOD
);
482 pr_debug("%s: MOD=%08x\n", __func__
, readl(i2s
->regs
+ S3C2412_IISMOD
));
485 case S3C_I2SV2_DIV_RCLK
:
488 div
= S3C2412_IISMOD_RCLK_256FS
;
492 div
= S3C2412_IISMOD_RCLK_384FS
;
496 div
= S3C2412_IISMOD_RCLK_512FS
;
500 div
= S3C2412_IISMOD_RCLK_768FS
;
507 reg
= readl(i2s
->regs
+ S3C2412_IISMOD
);
508 reg
&= ~S3C2412_IISMOD_RCLK_MASK
;
509 writel(reg
| div
, i2s
->regs
+ S3C2412_IISMOD
);
510 pr_debug("%s: MOD=%08x\n", __func__
, readl(i2s
->regs
+ S3C2412_IISMOD
));
513 case S3C_I2SV2_DIV_PRESCALER
:
515 writel((div
<< 8) | S3C2412_IISPSR_PSREN
,
516 i2s
->regs
+ S3C2412_IISPSR
);
518 writel(0x0, i2s
->regs
+ S3C2412_IISPSR
);
520 pr_debug("%s: PSR=%08x\n", __func__
, readl(i2s
->regs
+ S3C2412_IISPSR
));
530 static snd_pcm_sframes_t
s3c2412_i2s_delay(struct snd_pcm_substream
*substream
,
531 struct snd_soc_dai
*dai
)
533 struct s3c_i2sv2_info
*i2s
= to_info(dai
);
534 u32 reg
= readl(i2s
->regs
+ S3C2412_IISFIC
);
535 snd_pcm_sframes_t delay
;
537 if (substream
->stream
== SNDRV_PCM_STREAM_PLAYBACK
)
538 delay
= S3C2412_IISFIC_TXCOUNT(reg
);
540 delay
= S3C2412_IISFIC_RXCOUNT(reg
);
545 struct clk
*s3c_i2sv2_get_clock(struct snd_soc_dai
*cpu_dai
)
547 struct s3c_i2sv2_info
*i2s
= to_info(cpu_dai
);
548 u32 iismod
= readl(i2s
->regs
+ S3C2412_IISMOD
);
550 if (iismod
& S3C2412_IISMOD_IMS_SYSMUX
)
551 return i2s
->iis_cclk
;
553 return i2s
->iis_pclk
;
555 EXPORT_SYMBOL_GPL(s3c_i2sv2_get_clock
);
557 /* default table of all avaialable root fs divisors */
558 static unsigned int iis_fs_tab
[] = { 256, 512, 384, 768 };
560 int s3c_i2sv2_iis_calc_rate(struct s3c_i2sv2_rate_calc
*info
,
562 unsigned int rate
, struct clk
*clk
)
564 unsigned long clkrate
= clk_get_rate(clk
);
570 signed int deviation
= 0;
571 unsigned int best_fs
= 0;
572 unsigned int best_div
= 0;
573 unsigned int best_rate
= 0;
574 unsigned int best_deviation
= INT_MAX
;
576 pr_debug("Input clock rate %ldHz\n", clkrate
);
581 for (fs
= 0; fs
< ARRAY_SIZE(iis_fs_tab
); fs
++) {
582 fsdiv
= iis_fs_tab
[fs
];
584 fsclk
= clkrate
/ fsdiv
;
587 if ((fsclk
% rate
) > (rate
/ 2))
593 actual
= clkrate
/ (fsdiv
* div
);
594 deviation
= actual
- rate
;
596 printk(KERN_DEBUG
"%ufs: div %u => result %u, deviation %d\n",
597 fsdiv
, div
, actual
, deviation
);
599 deviation
= abs(deviation
);
601 if (deviation
< best_deviation
) {
605 best_deviation
= deviation
;
612 printk(KERN_DEBUG
"best: fs=%u, div=%u, rate=%u\n",
613 best_fs
, best_div
, best_rate
);
615 info
->fs_div
= best_fs
;
616 info
->clk_div
= best_div
;
620 EXPORT_SYMBOL_GPL(s3c_i2sv2_iis_calc_rate
);
622 int s3c_i2sv2_probe(struct snd_soc_dai
*dai
,
623 struct s3c_i2sv2_info
*i2s
,
626 struct device
*dev
= dai
->dev
;
631 /* record our i2s structure for later use in the callbacks */
632 snd_soc_dai_set_drvdata(dai
, i2s
);
634 i2s
->iis_pclk
= clk_get(dev
, "iis");
635 if (IS_ERR(i2s
->iis_pclk
)) {
636 dev_err(dev
, "failed to get iis_clock\n");
640 clk_prepare_enable(i2s
->iis_pclk
);
642 /* Mark ourselves as in TXRX mode so we can run through our cleanup
643 * process without warnings. */
644 iismod
= readl(i2s
->regs
+ S3C2412_IISMOD
);
645 iismod
|= S3C2412_IISMOD_MODE_TXRX
;
646 writel(iismod
, i2s
->regs
+ S3C2412_IISMOD
);
647 s3c2412_snd_txctrl(i2s
, 0);
648 s3c2412_snd_rxctrl(i2s
, 0);
652 EXPORT_SYMBOL_GPL(s3c_i2sv2_probe
);
654 void s3c_i2sv2_cleanup(struct snd_soc_dai
*dai
,
655 struct s3c_i2sv2_info
*i2s
)
657 clk_disable_unprepare(i2s
->iis_pclk
);
658 clk_put(i2s
->iis_pclk
);
659 i2s
->iis_pclk
= NULL
;
661 EXPORT_SYMBOL_GPL(s3c_i2sv2_cleanup
);
664 static int s3c2412_i2s_suspend(struct snd_soc_dai
*dai
)
666 struct s3c_i2sv2_info
*i2s
= to_info(dai
);
670 i2s
->suspend_iismod
= readl(i2s
->regs
+ S3C2412_IISMOD
);
671 i2s
->suspend_iiscon
= readl(i2s
->regs
+ S3C2412_IISCON
);
672 i2s
->suspend_iispsr
= readl(i2s
->regs
+ S3C2412_IISPSR
);
674 /* some basic suspend checks */
676 iismod
= readl(i2s
->regs
+ S3C2412_IISMOD
);
678 if (iismod
& S3C2412_IISCON_RXDMA_ACTIVE
)
679 pr_warning("%s: RXDMA active?\n", __func__
);
681 if (iismod
& S3C2412_IISCON_TXDMA_ACTIVE
)
682 pr_warning("%s: TXDMA active?\n", __func__
);
684 if (iismod
& S3C2412_IISCON_IIS_ACTIVE
)
685 pr_warning("%s: IIS active\n", __func__
);
691 static int s3c2412_i2s_resume(struct snd_soc_dai
*dai
)
693 struct s3c_i2sv2_info
*i2s
= to_info(dai
);
695 pr_info("dai_active %d, IISMOD %08x, IISCON %08x\n",
696 dai
->active
, i2s
->suspend_iismod
, i2s
->suspend_iiscon
);
699 writel(i2s
->suspend_iiscon
, i2s
->regs
+ S3C2412_IISCON
);
700 writel(i2s
->suspend_iismod
, i2s
->regs
+ S3C2412_IISMOD
);
701 writel(i2s
->suspend_iispsr
, i2s
->regs
+ S3C2412_IISPSR
);
703 writel(S3C2412_IISFIC_RXFLUSH
| S3C2412_IISFIC_TXFLUSH
,
704 i2s
->regs
+ S3C2412_IISFIC
);
707 writel(0x0, i2s
->regs
+ S3C2412_IISFIC
);
713 #define s3c2412_i2s_suspend NULL
714 #define s3c2412_i2s_resume NULL
717 int s3c_i2sv2_register_component(struct device
*dev
, int id
,
718 const struct snd_soc_component_driver
*cmp_drv
,
719 struct snd_soc_dai_driver
*dai_drv
)
721 struct snd_soc_dai_ops
*ops
= (struct snd_soc_dai_ops
*)dai_drv
->ops
;
723 ops
->trigger
= s3c2412_i2s_trigger
;
725 ops
->hw_params
= s3c_i2sv2_hw_params
;
726 ops
->set_fmt
= s3c2412_i2s_set_fmt
;
727 ops
->set_clkdiv
= s3c2412_i2s_set_clkdiv
;
728 ops
->set_sysclk
= s3c_i2sv2_set_sysclk
;
730 /* Allow overriding by (for example) IISv4 */
732 ops
->delay
= s3c2412_i2s_delay
;
734 dai_drv
->suspend
= s3c2412_i2s_suspend
;
735 dai_drv
->resume
= s3c2412_i2s_resume
;
737 return devm_snd_soc_register_component(dev
, cmp_drv
, dai_drv
, 1);
739 EXPORT_SYMBOL_GPL(s3c_i2sv2_register_component
);
741 MODULE_LICENSE("GPL");