1 STMicroelectronics STi MIPHY28LP PHY binding
2 ============================================
4 This binding describes a miphy device that is used to control PHY hardware
5 for SATA, PCIe or USB3.
7 Required properties (controller (parent) node):
8 - compatible : Should be "st,miphy28lp-phy".
9 - st,syscfg : Should be a phandle of the system configuration register group
10 which contain the SATA, PCIe or USB3 mode setting bits.
12 Required nodes : A sub-node is required for each channel the controller
13 provides. Address range information including the usual
14 'reg' and 'reg-names' properties are used inside these
15 nodes to describe the controller's topology. These nodes
16 are translated by the driver's .xlate() function.
18 Required properties (port (child) node):
19 - #phy-cells : Should be 1 (See second example)
20 Cell after port phandle is device type from:
24 - reg : Address and length of the register set for the device.
25 - reg-names : The names of the register addresses corresponding to the registers
26 filled in "reg". It can also contain the offset of the system configuration
27 registers used as glue-logic to setup the device for SATA/PCIe or USB3
29 - st,syscfg : Offset of the parent configuration register.
30 - resets : phandle to the parent reset controller.
31 - reset-names : Associated name must be "miphy-sw-rst".
33 Optional properties (port (child) node):
34 - st,osc-rdy : to check the MIPHY0_OSC_RDY status in the glue-logic. This
35 is not available in all the MiPHY. For example, for STiH407, only the
37 - st,osc-force-ext : to select the external oscillator. This can change from
38 different MiPHY inside the same SoC.
39 - st,sata_gen : to select which SATA_SPDMODE has to be set in the SATA system config
41 - st,px_rx_pol_inv : to invert polarity of RXn/RXp (respectively negative line and positive
43 - st,scc-on : enable ssc to reduce effects of EMI (only for sata or PCIe).
44 - st,tx-impedance-comp : to compensate tx impedance avoiding out of range values.
48 miphy28lp_phy: miphy28lp@9b22000 {
49 compatible = "st,miphy28lp-phy";
50 st,syscfg = <&syscfg_core>;
55 phy_port0: port@9b22000 {
56 reg = <0x9b22000 0xff>,
59 reg-names = "sata-up",
63 st,syscfg = <0x114 0x818 0xe0 0xec>;
66 reset-names = "miphy-sw-rst";
67 resets = <&softreset STIH407_MIPHY0_SOFTRESET>;
70 phy_port1: port@9b2a000 {
71 reg = <0x9b2a000 0xff>,
74 reg-names = "sata-up",
78 st,syscfg = <0x118 0x81c 0xe4 0xf0>;
82 reset-names = "miphy-sw-rst";
83 resets = <&softreset STIH407_MIPHY1_SOFTRESET>;
86 phy_port2: port@8f95000 {
87 reg = <0x8f95000 0xff>,
92 st,syscfg = <0x11c 0x820>;
95 reset-names = "miphy-sw-rst";
96 resets = <&softreset STIH407_MIPHY2_SOFTRESET>;
101 Specifying phy control of devices
102 =================================
104 Device nodes should specify the configuration required in their "phys"
105 property, containing a phandle to the miphy device node and an index
106 specifying which configuration to use, as described in phy-bindings.txt.
109 sata0: sata@9b20000 {
111 phys = <&phy_port0 PHY_TYPE_SATA>;
115 Macro definitions for the supported miphy configuration can be found in:
117 include/dt-bindings/phy/phy.h