2 * linux/arch/arm/mm/cache-v7.S
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
5 * Copyright (C) 2005 ARM Ltd.
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
11 * This is the "shell" of the ARMv7 processor support.
13 #include <linux/linkage.h>
14 #include <linux/init.h>
15 #include <asm/assembler.h>
16 #include <asm/unwind.h>
18 #include "proc-macros.S"
21 * v7_flush_dcache_all()
23 * Flush the whole D-cache.
25 * Corrupted registers: r0-r7, r9-r11 (r6 only in Thumb mode)
27 * - mm - mm_struct describing address space
29 ENTRY(v7_flush_dcache_all)
30 dmb @ ensure ordering with previous memory accesses
31 mrc p15, 1, r0, c0, c0, 1 @ read clidr
32 ands r3, r0, #0x7000000 @ extract loc from clidr
33 mov r3, r3, lsr #23 @ left align loc bit field
34 beq finished @ if loc is 0, then no need to clean
35 mov r10, #0 @ start clean at cache level 0
37 add r2, r10, r10, lsr #1 @ work out 3x current cache level
38 mov r1, r0, lsr r2 @ extract cache type bits from clidr
39 and r1, r1, #7 @ mask of the bits for current cache only
40 cmp r1, #2 @ see what cache we have at this level
41 blt skip @ skip if no cache, or just i-cache
42 mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr
43 isb @ isb to sych the new cssr&csidr
44 mrc p15, 1, r1, c0, c0, 0 @ read the new csidr
45 and r2, r1, #7 @ extract the length of the cache lines
46 add r2, r2, #4 @ add 4 (line length offset)
48 ands r4, r4, r1, lsr #3 @ find maximum number on the way size
49 clz r5, r4 @ find bit position of way size increment
51 ands r7, r7, r1, lsr #13 @ extract max number of the index size
53 mov r9, r4 @ create working copy of max way size
55 ARM( orr r11, r10, r9, lsl r5 ) @ factor way and cache number into r11
56 THUMB( lsl r6, r9, r5 )
57 THUMB( orr r11, r10, r6 ) @ factor way and cache number into r11
58 ARM( orr r11, r11, r7, lsl r2 ) @ factor index number into r11
59 THUMB( lsl r6, r7, r2 )
60 THUMB( orr r11, r11, r6 ) @ factor index number into r11
61 mcr p15, 0, r11, c7, c14, 2 @ clean & invalidate by set/way
62 subs r9, r9, #1 @ decrement the way
64 subs r7, r7, #1 @ decrement the index
67 add r10, r10, #2 @ increment cache number
71 mov r10, #0 @ swith back to cache level 0
72 mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr
76 ENDPROC(v7_flush_dcache_all)
79 * v7_flush_cache_all()
81 * Flush the entire cache system.
82 * The data cache flush is now achieved using atomic clean / invalidates
83 * working outwards from L1 cache. This is done using Set/Way based cache
84 * maintainance instructions.
85 * The instruction cache can still be invalidated back to the point of
86 * unification in a single instruction.
89 ENTRY(v7_flush_kern_cache_all)
90 ARM( stmfd sp!, {r4-r5, r7, r9-r11, lr} )
91 THUMB( stmfd sp!, {r4-r7, r9-r11, lr} )
92 bl v7_flush_dcache_all
95 mcr p15, 0, r0, c7, c1, 0 @ invalidate I-cache inner shareable
97 mcr p15, 0, r0, c7, c5, 0 @ I+BTB cache invalidate
99 ARM( ldmfd sp!, {r4-r5, r7, r9-r11, lr} )
100 THUMB( ldmfd sp!, {r4-r7, r9-r11, lr} )
102 ENDPROC(v7_flush_kern_cache_all)
105 * v7_flush_cache_all()
107 * Flush all TLB entries in a particular address space
109 * - mm - mm_struct describing address space
111 ENTRY(v7_flush_user_cache_all)
115 * v7_flush_cache_range(start, end, flags)
117 * Flush a range of TLB entries in the specified address space.
119 * - start - start address (may not be aligned)
120 * - end - end address (exclusive, may not be aligned)
121 * - flags - vm_area_struct flags describing address space
123 * It is assumed that:
124 * - we have a VIPT cache.
126 ENTRY(v7_flush_user_cache_range)
128 ENDPROC(v7_flush_user_cache_all)
129 ENDPROC(v7_flush_user_cache_range)
132 * v7_coherent_kern_range(start,end)
134 * Ensure that the I and D caches are coherent within specified
135 * region. This is typically used when code has been written to
136 * a memory region, and will be executed.
138 * - start - virtual start address of region
139 * - end - virtual end address of region
141 * It is assumed that:
142 * - the Icache does not read data from the write buffer
144 ENTRY(v7_coherent_kern_range)
148 * v7_coherent_user_range(start,end)
150 * Ensure that the I and D caches are coherent within specified
151 * region. This is typically used when code has been written to
152 * a memory region, and will be executed.
154 * - start - virtual start address of region
155 * - end - virtual end address of region
157 * It is assumed that:
158 * - the Icache does not read data from the write buffer
160 ENTRY(v7_coherent_user_range)
162 dcache_line_size r2, r3
166 USER( mcr p15, 0, r0, c7, c11, 1 ) @ clean D line to the point of unification
168 USER( mcr p15, 0, r0, c7, c5, 1 ) @ invalidate I line
175 mcr p15, 0, r0, c7, c1, 6 @ invalidate BTB Inner Shareable
177 mcr p15, 0, r0, c7, c5, 6 @ invalidate BTB
184 * Fault handling for the cache operation above. If the virtual address in r0
185 * isn't mapped, just try the next page.
193 ENDPROC(v7_coherent_kern_range)
194 ENDPROC(v7_coherent_user_range)
197 * v7_flush_kern_dcache_area(void *addr, size_t size)
199 * Ensure that the data held in the page kaddr is written back
200 * to the page in question.
202 * - addr - kernel address
203 * - size - region size
205 ENTRY(v7_flush_kern_dcache_area)
206 dcache_line_size r2, r3
209 mcr p15, 0, r0, c7, c14, 1 @ clean & invalidate D line / unified line
215 ENDPROC(v7_flush_kern_dcache_area)
218 * v7_dma_inv_range(start,end)
220 * Invalidate the data cache within the specified region; we will
221 * be performing a DMA operation in this region and we want to
222 * purge old data in the cache.
224 * - start - virtual start address of region
225 * - end - virtual end address of region
228 dcache_line_size r2, r3
232 mcrne p15, 0, r0, c7, c14, 1 @ clean & invalidate D / U line
236 mcrne p15, 0, r1, c7, c14, 1 @ clean & invalidate D / U line
238 mcr p15, 0, r0, c7, c6, 1 @ invalidate D / U line
244 ENDPROC(v7_dma_inv_range)
247 * v7_dma_clean_range(start,end)
248 * - start - virtual start address of region
249 * - end - virtual end address of region
252 dcache_line_size r2, r3
256 mcr p15, 0, r0, c7, c10, 1 @ clean D / U line
262 ENDPROC(v7_dma_clean_range)
265 * v7_dma_flush_range(start,end)
266 * - start - virtual start address of region
267 * - end - virtual end address of region
269 ENTRY(v7_dma_flush_range)
270 dcache_line_size r2, r3
274 mcr p15, 0, r0, c7, c14, 1 @ clean & invalidate D / U line
280 ENDPROC(v7_dma_flush_range)
283 * dma_map_area(start, size, dir)
284 * - start - kernel virtual start address
285 * - size - size of region
286 * - dir - DMA direction
288 ENTRY(v7_dma_map_area)
290 teq r2, #DMA_FROM_DEVICE
293 ENDPROC(v7_dma_map_area)
296 * dma_unmap_area(start, size, dir)
297 * - start - kernel virtual start address
298 * - size - size of region
299 * - dir - DMA direction
301 ENTRY(v7_dma_unmap_area)
303 teq r2, #DMA_TO_DEVICE
306 ENDPROC(v7_dma_unmap_area)
310 .type v7_cache_fns, #object
312 .long v7_flush_kern_cache_all
313 .long v7_flush_user_cache_all
314 .long v7_flush_user_cache_range
315 .long v7_coherent_kern_range
316 .long v7_coherent_user_range
317 .long v7_flush_kern_dcache_area
318 .long v7_dma_map_area
319 .long v7_dma_unmap_area
320 .long v7_dma_flush_range
321 .size v7_cache_fns, . - v7_cache_fns