Merge branch 'x86-urgent-for-linus' of git://git.kernel.org/pub/scm/linux/kernel...
[cris-mirror.git] / drivers / clk / ingenic / cgu.h
blob9da34910bd800f8d11954a6c58ef5a7e4256c06a
1 /*
2 * Ingenic SoC CGU driver
4 * Copyright (c) 2013-2015 Imagination Technologies
5 * Author: Paul Burton <paul.burton@mips.com>
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
18 #ifndef __DRIVERS_CLK_INGENIC_CGU_H__
19 #define __DRIVERS_CLK_INGENIC_CGU_H__
21 #include <linux/bitops.h>
22 #include <linux/of.h>
23 #include <linux/spinlock.h>
25 /**
26 * struct ingenic_cgu_pll_info - information about a PLL
27 * @reg: the offset of the PLL's control register within the CGU
28 * @m_shift: the number of bits to shift the multiplier value by (ie. the
29 * index of the lowest bit of the multiplier value in the PLL's
30 * control register)
31 * @m_bits: the size of the multiplier field in bits
32 * @m_offset: the multiplier value which encodes to 0 in the PLL's control
33 * register
34 * @n_shift: the number of bits to shift the divider value by (ie. the
35 * index of the lowest bit of the divider value in the PLL's
36 * control register)
37 * @n_bits: the size of the divider field in bits
38 * @n_offset: the divider value which encodes to 0 in the PLL's control
39 * register
40 * @od_shift: the number of bits to shift the post-VCO divider value by (ie.
41 * the index of the lowest bit of the post-VCO divider value in
42 * the PLL's control register)
43 * @od_bits: the size of the post-VCO divider field in bits
44 * @od_max: the maximum post-VCO divider value
45 * @od_encoding: a pointer to an array mapping post-VCO divider values to
46 * their encoded values in the PLL control register, or -1 for
47 * unsupported values
48 * @bypass_bit: the index of the bypass bit in the PLL control register
49 * @enable_bit: the index of the enable bit in the PLL control register
50 * @stable_bit: the index of the stable bit in the PLL control register
51 * @no_bypass_bit: if set, the PLL has no bypass functionality
53 struct ingenic_cgu_pll_info {
54 unsigned reg;
55 const s8 *od_encoding;
56 u8 m_shift, m_bits, m_offset;
57 u8 n_shift, n_bits, n_offset;
58 u8 od_shift, od_bits, od_max;
59 u8 bypass_bit;
60 u8 enable_bit;
61 u8 stable_bit;
62 bool no_bypass_bit;
65 /**
66 * struct ingenic_cgu_mux_info - information about a clock mux
67 * @reg: offset of the mux control register within the CGU
68 * @shift: number of bits to shift the mux value by (ie. the index of
69 * the lowest bit of the mux value within its control register)
70 * @bits: the size of the mux value in bits
72 struct ingenic_cgu_mux_info {
73 unsigned reg;
74 u8 shift;
75 u8 bits;
78 /**
79 * struct ingenic_cgu_div_info - information about a divider
80 * @reg: offset of the divider control register within the CGU
81 * @shift: number of bits to left shift the divide value by (ie. the index of
82 * the lowest bit of the divide value within its control register)
83 * @div: number of bits to divide the divider value by (i.e. if the
84 * effective divider value is the value written to the register
85 * multiplied by some constant)
86 * @bits: the size of the divide value in bits
87 * @ce_bit: the index of the change enable bit within reg, or -1 if there
88 * isn't one
89 * @busy_bit: the index of the busy bit within reg, or -1 if there isn't one
90 * @stop_bit: the index of the stop bit within reg, or -1 if there isn't one
92 struct ingenic_cgu_div_info {
93 unsigned reg;
94 u8 shift;
95 u8 div;
96 u8 bits;
97 s8 ce_bit;
98 s8 busy_bit;
99 s8 stop_bit;
103 * struct ingenic_cgu_fixdiv_info - information about a fixed divider
104 * @div: the divider applied to the parent clock
106 struct ingenic_cgu_fixdiv_info {
107 unsigned div;
111 * struct ingenic_cgu_gate_info - information about a clock gate
112 * @reg: offset of the gate control register within the CGU
113 * @bit: offset of the bit in the register that controls the gate
115 struct ingenic_cgu_gate_info {
116 unsigned reg;
117 u8 bit;
121 * struct ingenic_cgu_custom_info - information about a custom (SoC) clock
122 * @clk_ops: custom clock operation callbacks
124 struct ingenic_cgu_custom_info {
125 const struct clk_ops *clk_ops;
129 * struct ingenic_cgu_clk_info - information about a clock
130 * @name: name of the clock
131 * @type: a bitmask formed from CGU_CLK_* values
132 * @parents: an array of the indices of potential parents of this clock
133 * within the clock_info array of the CGU, or -1 in entries
134 * which correspond to no valid parent
135 * @pll: information valid if type includes CGU_CLK_PLL
136 * @gate: information valid if type includes CGU_CLK_GATE
137 * @mux: information valid if type includes CGU_CLK_MUX
138 * @div: information valid if type includes CGU_CLK_DIV
139 * @fixdiv: information valid if type includes CGU_CLK_FIXDIV
140 * @custom: information valid if type includes CGU_CLK_CUSTOM
142 struct ingenic_cgu_clk_info {
143 const char *name;
145 enum {
146 CGU_CLK_NONE = 0,
147 CGU_CLK_EXT = BIT(0),
148 CGU_CLK_PLL = BIT(1),
149 CGU_CLK_GATE = BIT(2),
150 CGU_CLK_MUX = BIT(3),
151 CGU_CLK_MUX_GLITCHFREE = BIT(4),
152 CGU_CLK_DIV = BIT(5),
153 CGU_CLK_FIXDIV = BIT(6),
154 CGU_CLK_CUSTOM = BIT(7),
155 } type;
157 int parents[4];
159 union {
160 struct ingenic_cgu_pll_info pll;
162 struct {
163 struct ingenic_cgu_gate_info gate;
164 struct ingenic_cgu_mux_info mux;
165 struct ingenic_cgu_div_info div;
166 struct ingenic_cgu_fixdiv_info fixdiv;
169 struct ingenic_cgu_custom_info custom;
174 * struct ingenic_cgu - data about the CGU
175 * @np: the device tree node that caused the CGU to be probed
176 * @base: the ioremap'ed base address of the CGU registers
177 * @clock_info: an array containing information about implemented clocks
178 * @clocks: used to provide clocks to DT, allows lookup of struct clk*
179 * @lock: lock to be held whilst manipulating CGU registers
181 struct ingenic_cgu {
182 struct device_node *np;
183 void __iomem *base;
185 const struct ingenic_cgu_clk_info *clock_info;
186 struct clk_onecell_data clocks;
188 spinlock_t lock;
192 * struct ingenic_clk - private data for a clock
193 * @hw: see Documentation/clk.txt
194 * @cgu: a pointer to the CGU data
195 * @idx: the index of this clock in cgu->clock_info
197 struct ingenic_clk {
198 struct clk_hw hw;
199 struct ingenic_cgu *cgu;
200 unsigned idx;
203 #define to_ingenic_clk(_hw) container_of(_hw, struct ingenic_clk, hw)
206 * ingenic_cgu_new() - create a new CGU instance
207 * @clock_info: an array of clock information structures describing the clocks
208 * which are implemented by the CGU
209 * @num_clocks: the number of entries in clock_info
210 * @np: the device tree node which causes this CGU to be probed
212 * Return: a pointer to the CGU instance if initialisation is successful,
213 * otherwise NULL.
215 struct ingenic_cgu *
216 ingenic_cgu_new(const struct ingenic_cgu_clk_info *clock_info,
217 unsigned num_clocks, struct device_node *np);
220 * ingenic_cgu_register_clocks() - Registers the clocks
221 * @cgu: pointer to cgu data
223 * Register the clocks described by the CGU with the common clock framework.
225 * Return: 0 on success or -errno if unsuccesful.
227 int ingenic_cgu_register_clocks(struct ingenic_cgu *cgu);
229 #endif /* __DRIVERS_CLK_INGENIC_CGU_H__ */