2 * Xilinx EmacLite Linux driver for the Xilinx Ethernet MAC Lite device.
4 * This is a new flat driver which is based on the original emac_lite
5 * driver from John Williams <john.williams@xilinx.com>.
7 * 2007 - 2013 (c) Xilinx, Inc.
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License as published by the
11 * Free Software Foundation; either version 2 of the License, or (at your
12 * option) any later version.
15 #include <linux/module.h>
16 #include <linux/uaccess.h>
17 #include <linux/netdevice.h>
18 #include <linux/etherdevice.h>
19 #include <linux/skbuff.h>
21 #include <linux/slab.h>
22 #include <linux/of_address.h>
23 #include <linux/of_device.h>
24 #include <linux/of_platform.h>
25 #include <linux/of_mdio.h>
26 #include <linux/of_net.h>
27 #include <linux/phy.h>
28 #include <linux/interrupt.h>
30 #define DRIVER_NAME "xilinx_emaclite"
32 /* Register offsets for the EmacLite Core */
33 #define XEL_TXBUFF_OFFSET 0x0 /* Transmit Buffer */
34 #define XEL_MDIOADDR_OFFSET 0x07E4 /* MDIO Address Register */
35 #define XEL_MDIOWR_OFFSET 0x07E8 /* MDIO Write Data Register */
36 #define XEL_MDIORD_OFFSET 0x07EC /* MDIO Read Data Register */
37 #define XEL_MDIOCTRL_OFFSET 0x07F0 /* MDIO Control Register */
38 #define XEL_GIER_OFFSET 0x07F8 /* GIE Register */
39 #define XEL_TSR_OFFSET 0x07FC /* Tx status */
40 #define XEL_TPLR_OFFSET 0x07F4 /* Tx packet length */
42 #define XEL_RXBUFF_OFFSET 0x1000 /* Receive Buffer */
43 #define XEL_RPLR_OFFSET 0x100C /* Rx packet length */
44 #define XEL_RSR_OFFSET 0x17FC /* Rx status */
46 #define XEL_BUFFER_OFFSET 0x0800 /* Next Tx/Rx buffer's offset */
48 /* MDIO Address Register Bit Masks */
49 #define XEL_MDIOADDR_REGADR_MASK 0x0000001F /* Register Address */
50 #define XEL_MDIOADDR_PHYADR_MASK 0x000003E0 /* PHY Address */
51 #define XEL_MDIOADDR_PHYADR_SHIFT 5
52 #define XEL_MDIOADDR_OP_MASK 0x00000400 /* RD/WR Operation */
54 /* MDIO Write Data Register Bit Masks */
55 #define XEL_MDIOWR_WRDATA_MASK 0x0000FFFF /* Data to be Written */
57 /* MDIO Read Data Register Bit Masks */
58 #define XEL_MDIORD_RDDATA_MASK 0x0000FFFF /* Data to be Read */
60 /* MDIO Control Register Bit Masks */
61 #define XEL_MDIOCTRL_MDIOSTS_MASK 0x00000001 /* MDIO Status Mask */
62 #define XEL_MDIOCTRL_MDIOEN_MASK 0x00000008 /* MDIO Enable */
64 /* Global Interrupt Enable Register (GIER) Bit Masks */
65 #define XEL_GIER_GIE_MASK 0x80000000 /* Global Enable */
67 /* Transmit Status Register (TSR) Bit Masks */
68 #define XEL_TSR_XMIT_BUSY_MASK 0x00000001 /* Tx complete */
69 #define XEL_TSR_PROGRAM_MASK 0x00000002 /* Program the MAC address */
70 #define XEL_TSR_XMIT_IE_MASK 0x00000008 /* Tx interrupt enable bit */
71 #define XEL_TSR_XMIT_ACTIVE_MASK 0x80000000 /* Buffer is active, SW bit
72 * only. This is not documented
75 /* Define for programming the MAC address into the EmacLite */
76 #define XEL_TSR_PROG_MAC_ADDR (XEL_TSR_XMIT_BUSY_MASK | XEL_TSR_PROGRAM_MASK)
78 /* Receive Status Register (RSR) */
79 #define XEL_RSR_RECV_DONE_MASK 0x00000001 /* Rx complete */
80 #define XEL_RSR_RECV_IE_MASK 0x00000008 /* Rx interrupt enable bit */
82 /* Transmit Packet Length Register (TPLR) */
83 #define XEL_TPLR_LENGTH_MASK 0x0000FFFF /* Tx packet length */
85 /* Receive Packet Length Register (RPLR) */
86 #define XEL_RPLR_LENGTH_MASK 0x0000FFFF /* Rx packet length */
88 #define XEL_HEADER_OFFSET 12 /* Offset to length field */
89 #define XEL_HEADER_SHIFT 16 /* Shift value for length */
91 /* General Ethernet Definitions */
92 #define XEL_ARP_PACKET_SIZE 28 /* Max ARP packet size */
93 #define XEL_HEADER_IP_LENGTH_OFFSET 16 /* IP Length Offset */
97 #define TX_TIMEOUT (60*HZ) /* Tx timeout is 60 seconds. */
100 /* BUFFER_ALIGN(adr) calculates the number of bytes to the next alignment. */
101 #define BUFFER_ALIGN(adr) ((ALIGNMENT - ((u32) adr)) % ALIGNMENT)
104 #define xemaclite_readl ioread32be
105 #define xemaclite_writel iowrite32be
107 #define xemaclite_readl ioread32
108 #define xemaclite_writel iowrite32
112 * struct net_local - Our private per device data
113 * @ndev: instance of the network device
114 * @tx_ping_pong: indicates whether Tx Pong buffer is configured in HW
115 * @rx_ping_pong: indicates whether Rx Pong buffer is configured in HW
116 * @next_tx_buf_to_use: next Tx buffer to write to
117 * @next_rx_buf_to_use: next Rx buffer to read from
118 * @base_addr: base address of the Emaclite device
119 * @reset_lock: lock used for synchronization
120 * @deferred_skb: holds an skb (for transmission at a later time) when the
121 * Tx buffer is not free
122 * @phy_dev: pointer to the PHY device
123 * @phy_node: pointer to the PHY device node
124 * @mii_bus: pointer to the MII bus
125 * @last_link: last link status
126 * @has_mdio: indicates whether MDIO is included in the HW
130 struct net_device
*ndev
;
134 u32 next_tx_buf_to_use
;
135 u32 next_rx_buf_to_use
;
136 void __iomem
*base_addr
;
138 spinlock_t reset_lock
;
139 struct sk_buff
*deferred_skb
;
141 struct phy_device
*phy_dev
;
142 struct device_node
*phy_node
;
144 struct mii_bus
*mii_bus
;
151 /*************************/
152 /* EmacLite driver calls */
153 /*************************/
156 * xemaclite_enable_interrupts - Enable the interrupts for the EmacLite device
157 * @drvdata: Pointer to the Emaclite device private data
159 * This function enables the Tx and Rx interrupts for the Emaclite device along
160 * with the Global Interrupt Enable.
162 static void xemaclite_enable_interrupts(struct net_local
*drvdata
)
166 /* Enable the Tx interrupts for the first Buffer */
167 reg_data
= xemaclite_readl(drvdata
->base_addr
+ XEL_TSR_OFFSET
);
168 xemaclite_writel(reg_data
| XEL_TSR_XMIT_IE_MASK
,
169 drvdata
->base_addr
+ XEL_TSR_OFFSET
);
171 /* Enable the Rx interrupts for the first buffer */
172 xemaclite_writel(XEL_RSR_RECV_IE_MASK
, drvdata
->base_addr
+ XEL_RSR_OFFSET
);
174 /* Enable the Global Interrupt Enable */
175 xemaclite_writel(XEL_GIER_GIE_MASK
, drvdata
->base_addr
+ XEL_GIER_OFFSET
);
179 * xemaclite_disable_interrupts - Disable the interrupts for the EmacLite device
180 * @drvdata: Pointer to the Emaclite device private data
182 * This function disables the Tx and Rx interrupts for the Emaclite device,
183 * along with the Global Interrupt Enable.
185 static void xemaclite_disable_interrupts(struct net_local
*drvdata
)
189 /* Disable the Global Interrupt Enable */
190 xemaclite_writel(XEL_GIER_GIE_MASK
, drvdata
->base_addr
+ XEL_GIER_OFFSET
);
192 /* Disable the Tx interrupts for the first buffer */
193 reg_data
= xemaclite_readl(drvdata
->base_addr
+ XEL_TSR_OFFSET
);
194 xemaclite_writel(reg_data
& (~XEL_TSR_XMIT_IE_MASK
),
195 drvdata
->base_addr
+ XEL_TSR_OFFSET
);
197 /* Disable the Rx interrupts for the first buffer */
198 reg_data
= xemaclite_readl(drvdata
->base_addr
+ XEL_RSR_OFFSET
);
199 xemaclite_writel(reg_data
& (~XEL_RSR_RECV_IE_MASK
),
200 drvdata
->base_addr
+ XEL_RSR_OFFSET
);
204 * xemaclite_aligned_write - Write from 16-bit aligned to 32-bit aligned address
205 * @src_ptr: Void pointer to the 16-bit aligned source address
206 * @dest_ptr: Pointer to the 32-bit aligned destination address
207 * @length: Number bytes to write from source to destination
209 * This function writes data from a 16-bit aligned buffer to a 32-bit aligned
210 * address in the EmacLite device.
212 static void xemaclite_aligned_write(void *src_ptr
, u32
*dest_ptr
,
217 u16
*from_u16_ptr
, *to_u16_ptr
;
219 to_u32_ptr
= dest_ptr
;
220 from_u16_ptr
= src_ptr
;
223 for (; length
> 3; length
-= 4) {
224 to_u16_ptr
= (u16
*)&align_buffer
;
225 *to_u16_ptr
++ = *from_u16_ptr
++;
226 *to_u16_ptr
++ = *from_u16_ptr
++;
228 /* This barrier resolves occasional issues seen around
229 * cases where the data is not properly flushed out
230 * from the processor store buffers to the destination
236 *to_u32_ptr
++ = align_buffer
;
239 u8
*from_u8_ptr
, *to_u8_ptr
;
241 /* Set up to output the remaining data */
243 to_u8_ptr
= (u8
*) &align_buffer
;
244 from_u8_ptr
= (u8
*) from_u16_ptr
;
246 /* Output the remaining data */
247 for (; length
> 0; length
--)
248 *to_u8_ptr
++ = *from_u8_ptr
++;
250 /* This barrier resolves occasional issues seen around
251 * cases where the data is not properly flushed out
252 * from the processor store buffers to the destination
256 *to_u32_ptr
= align_buffer
;
261 * xemaclite_aligned_read - Read from 32-bit aligned to 16-bit aligned buffer
262 * @src_ptr: Pointer to the 32-bit aligned source address
263 * @dest_ptr: Pointer to the 16-bit aligned destination address
264 * @length: Number bytes to read from source to destination
266 * This function reads data from a 32-bit aligned address in the EmacLite device
267 * to a 16-bit aligned buffer.
269 static void xemaclite_aligned_read(u32
*src_ptr
, u8
*dest_ptr
,
272 u16
*to_u16_ptr
, *from_u16_ptr
;
276 from_u32_ptr
= src_ptr
;
277 to_u16_ptr
= (u16
*) dest_ptr
;
279 for (; length
> 3; length
-= 4) {
280 /* Copy each word into the temporary buffer */
281 align_buffer
= *from_u32_ptr
++;
282 from_u16_ptr
= (u16
*)&align_buffer
;
284 /* Read data from source */
285 *to_u16_ptr
++ = *from_u16_ptr
++;
286 *to_u16_ptr
++ = *from_u16_ptr
++;
290 u8
*to_u8_ptr
, *from_u8_ptr
;
292 /* Set up to read the remaining data */
293 to_u8_ptr
= (u8
*) to_u16_ptr
;
294 align_buffer
= *from_u32_ptr
++;
295 from_u8_ptr
= (u8
*) &align_buffer
;
297 /* Read the remaining data */
298 for (; length
> 0; length
--)
299 *to_u8_ptr
= *from_u8_ptr
;
304 * xemaclite_send_data - Send an Ethernet frame
305 * @drvdata: Pointer to the Emaclite device private data
306 * @data: Pointer to the data to be sent
307 * @byte_count: Total frame size, including header
309 * This function checks if the Tx buffer of the Emaclite device is free to send
310 * data. If so, it fills the Tx buffer with data for transmission. Otherwise, it
313 * Return: 0 upon success or -1 if the buffer(s) are full.
315 * Note: The maximum Tx packet size can not be more than Ethernet header
316 * (14 Bytes) + Maximum MTU (1500 bytes). This is excluding FCS.
318 static int xemaclite_send_data(struct net_local
*drvdata
, u8
*data
,
319 unsigned int byte_count
)
324 /* Determine the expected Tx buffer address */
325 addr
= drvdata
->base_addr
+ drvdata
->next_tx_buf_to_use
;
327 /* If the length is too large, truncate it */
328 if (byte_count
> ETH_FRAME_LEN
)
329 byte_count
= ETH_FRAME_LEN
;
331 /* Check if the expected buffer is available */
332 reg_data
= xemaclite_readl(addr
+ XEL_TSR_OFFSET
);
333 if ((reg_data
& (XEL_TSR_XMIT_BUSY_MASK
|
334 XEL_TSR_XMIT_ACTIVE_MASK
)) == 0) {
336 /* Switch to next buffer if configured */
337 if (drvdata
->tx_ping_pong
!= 0)
338 drvdata
->next_tx_buf_to_use
^= XEL_BUFFER_OFFSET
;
339 } else if (drvdata
->tx_ping_pong
!= 0) {
340 /* If the expected buffer is full, try the other buffer,
341 * if it is configured in HW */
343 addr
= (void __iomem __force
*)((u32 __force
)addr
^
345 reg_data
= xemaclite_readl(addr
+ XEL_TSR_OFFSET
);
347 if ((reg_data
& (XEL_TSR_XMIT_BUSY_MASK
|
348 XEL_TSR_XMIT_ACTIVE_MASK
)) != 0)
349 return -1; /* Buffers were full, return failure */
351 return -1; /* Buffer was full, return failure */
353 /* Write the frame to the buffer */
354 xemaclite_aligned_write(data
, (u32 __force
*) addr
, byte_count
);
356 xemaclite_writel((byte_count
& XEL_TPLR_LENGTH_MASK
),
357 addr
+ XEL_TPLR_OFFSET
);
359 /* Update the Tx Status Register to indicate that there is a
360 * frame to send. Set the XEL_TSR_XMIT_ACTIVE_MASK flag which
361 * is used by the interrupt handler to check whether a frame
362 * has been transmitted */
363 reg_data
= xemaclite_readl(addr
+ XEL_TSR_OFFSET
);
364 reg_data
|= (XEL_TSR_XMIT_BUSY_MASK
| XEL_TSR_XMIT_ACTIVE_MASK
);
365 xemaclite_writel(reg_data
, addr
+ XEL_TSR_OFFSET
);
371 * xemaclite_recv_data - Receive a frame
372 * @drvdata: Pointer to the Emaclite device private data
373 * @data: Address where the data is to be received
375 * This function is intended to be called from the interrupt context or
376 * with a wrapper which waits for the receive frame to be available.
378 * Return: Total number of bytes received
380 static u16
xemaclite_recv_data(struct net_local
*drvdata
, u8
*data
, int maxlen
)
383 u16 length
, proto_type
;
386 /* Determine the expected buffer address */
387 addr
= (drvdata
->base_addr
+ drvdata
->next_rx_buf_to_use
);
389 /* Verify which buffer has valid data */
390 reg_data
= xemaclite_readl(addr
+ XEL_RSR_OFFSET
);
392 if ((reg_data
& XEL_RSR_RECV_DONE_MASK
) == XEL_RSR_RECV_DONE_MASK
) {
393 if (drvdata
->rx_ping_pong
!= 0)
394 drvdata
->next_rx_buf_to_use
^= XEL_BUFFER_OFFSET
;
396 /* The instance is out of sync, try other buffer if other
397 * buffer is configured, return 0 otherwise. If the instance is
398 * out of sync, do not update the 'next_rx_buf_to_use' since it
399 * will correct on subsequent calls */
400 if (drvdata
->rx_ping_pong
!= 0)
401 addr
= (void __iomem __force
*)((u32 __force
)addr
^
404 return 0; /* No data was available */
406 /* Verify that buffer has valid data */
407 reg_data
= xemaclite_readl(addr
+ XEL_RSR_OFFSET
);
408 if ((reg_data
& XEL_RSR_RECV_DONE_MASK
) !=
409 XEL_RSR_RECV_DONE_MASK
)
410 return 0; /* No data was available */
413 /* Get the protocol type of the ethernet frame that arrived */
414 proto_type
= ((ntohl(xemaclite_readl(addr
+ XEL_HEADER_OFFSET
+
415 XEL_RXBUFF_OFFSET
)) >> XEL_HEADER_SHIFT
) &
416 XEL_RPLR_LENGTH_MASK
);
418 /* Check if received ethernet frame is a raw ethernet frame
419 * or an IP packet or an ARP packet */
420 if (proto_type
> ETH_DATA_LEN
) {
422 if (proto_type
== ETH_P_IP
) {
423 length
= ((ntohl(xemaclite_readl(addr
+
424 XEL_HEADER_IP_LENGTH_OFFSET
+
425 XEL_RXBUFF_OFFSET
)) >>
427 XEL_RPLR_LENGTH_MASK
);
428 length
= min_t(u16
, length
, ETH_DATA_LEN
);
429 length
+= ETH_HLEN
+ ETH_FCS_LEN
;
431 } else if (proto_type
== ETH_P_ARP
)
432 length
= XEL_ARP_PACKET_SIZE
+ ETH_HLEN
+ ETH_FCS_LEN
;
434 /* Field contains type other than IP or ARP, use max
435 * frame size and let user parse it */
436 length
= ETH_FRAME_LEN
+ ETH_FCS_LEN
;
438 /* Use the length in the frame, plus the header and trailer */
439 length
= proto_type
+ ETH_HLEN
+ ETH_FCS_LEN
;
441 if (WARN_ON(length
> maxlen
))
444 /* Read from the EmacLite device */
445 xemaclite_aligned_read((u32 __force
*) (addr
+ XEL_RXBUFF_OFFSET
),
448 /* Acknowledge the frame */
449 reg_data
= xemaclite_readl(addr
+ XEL_RSR_OFFSET
);
450 reg_data
&= ~XEL_RSR_RECV_DONE_MASK
;
451 xemaclite_writel(reg_data
, addr
+ XEL_RSR_OFFSET
);
457 * xemaclite_update_address - Update the MAC address in the device
458 * @drvdata: Pointer to the Emaclite device private data
459 * @address_ptr:Pointer to the MAC address (MAC address is a 48-bit value)
461 * Tx must be idle and Rx should be idle for deterministic results.
462 * It is recommended that this function should be called after the
463 * initialization and before transmission of any packets from the device.
464 * The MAC address can be programmed using any of the two transmit
465 * buffers (if configured).
467 static void xemaclite_update_address(struct net_local
*drvdata
,
473 /* Determine the expected Tx buffer address */
474 addr
= drvdata
->base_addr
+ drvdata
->next_tx_buf_to_use
;
476 xemaclite_aligned_write(address_ptr
, (u32 __force
*) addr
, ETH_ALEN
);
478 xemaclite_writel(ETH_ALEN
, addr
+ XEL_TPLR_OFFSET
);
480 /* Update the MAC address in the EmacLite */
481 reg_data
= xemaclite_readl(addr
+ XEL_TSR_OFFSET
);
482 xemaclite_writel(reg_data
| XEL_TSR_PROG_MAC_ADDR
, addr
+ XEL_TSR_OFFSET
);
484 /* Wait for EmacLite to finish with the MAC address update */
485 while ((xemaclite_readl(addr
+ XEL_TSR_OFFSET
) &
486 XEL_TSR_PROG_MAC_ADDR
) != 0)
491 * xemaclite_set_mac_address - Set the MAC address for this device
492 * @dev: Pointer to the network device instance
493 * @addr: Void pointer to the sockaddr structure
495 * This function copies the HW address from the sockaddr strucutre to the
496 * net_device structure and updates the address in HW.
498 * Return: Error if the net device is busy or 0 if the addr is set
501 static int xemaclite_set_mac_address(struct net_device
*dev
, void *address
)
503 struct net_local
*lp
= netdev_priv(dev
);
504 struct sockaddr
*addr
= address
;
506 if (netif_running(dev
))
509 memcpy(dev
->dev_addr
, addr
->sa_data
, dev
->addr_len
);
510 xemaclite_update_address(lp
, dev
->dev_addr
);
515 * xemaclite_tx_timeout - Callback for Tx Timeout
516 * @dev: Pointer to the network device
518 * This function is called when Tx time out occurs for Emaclite device.
520 static void xemaclite_tx_timeout(struct net_device
*dev
)
522 struct net_local
*lp
= netdev_priv(dev
);
525 dev_err(&lp
->ndev
->dev
, "Exceeded transmit timeout of %lu ms\n",
526 TX_TIMEOUT
* 1000UL / HZ
);
528 dev
->stats
.tx_errors
++;
530 /* Reset the device */
531 spin_lock_irqsave(&lp
->reset_lock
, flags
);
533 /* Shouldn't really be necessary, but shouldn't hurt */
534 netif_stop_queue(dev
);
536 xemaclite_disable_interrupts(lp
);
537 xemaclite_enable_interrupts(lp
);
539 if (lp
->deferred_skb
) {
540 dev_kfree_skb(lp
->deferred_skb
);
541 lp
->deferred_skb
= NULL
;
542 dev
->stats
.tx_errors
++;
545 /* To exclude tx timeout */
546 netif_trans_update(dev
); /* prevent tx timeout */
548 /* We're all ready to go. Start the queue */
549 netif_wake_queue(dev
);
550 spin_unlock_irqrestore(&lp
->reset_lock
, flags
);
553 /**********************/
554 /* Interrupt Handlers */
555 /**********************/
558 * xemaclite_tx_handler - Interrupt handler for frames sent
559 * @dev: Pointer to the network device
561 * This function updates the number of packets transmitted and handles the
562 * deferred skb, if there is one.
564 static void xemaclite_tx_handler(struct net_device
*dev
)
566 struct net_local
*lp
= netdev_priv(dev
);
568 dev
->stats
.tx_packets
++;
569 if (lp
->deferred_skb
) {
570 if (xemaclite_send_data(lp
,
571 (u8
*) lp
->deferred_skb
->data
,
572 lp
->deferred_skb
->len
) != 0)
575 dev
->stats
.tx_bytes
+= lp
->deferred_skb
->len
;
576 dev_kfree_skb_irq(lp
->deferred_skb
);
577 lp
->deferred_skb
= NULL
;
578 netif_trans_update(dev
); /* prevent tx timeout */
579 netif_wake_queue(dev
);
585 * xemaclite_rx_handler- Interrupt handler for frames received
586 * @dev: Pointer to the network device
588 * This function allocates memory for a socket buffer, fills it with data
589 * received and hands it over to the TCP/IP stack.
591 static void xemaclite_rx_handler(struct net_device
*dev
)
593 struct net_local
*lp
= netdev_priv(dev
);
598 len
= ETH_FRAME_LEN
+ ETH_FCS_LEN
;
599 skb
= netdev_alloc_skb(dev
, len
+ ALIGNMENT
);
601 /* Couldn't get memory. */
602 dev
->stats
.rx_dropped
++;
603 dev_err(&lp
->ndev
->dev
, "Could not allocate receive buffer\n");
608 * A new skb should have the data halfword aligned, but this code is
609 * here just in case that isn't true. Calculate how many
610 * bytes we should reserve to get the data to start on a word
612 align
= BUFFER_ALIGN(skb
->data
);
614 skb_reserve(skb
, align
);
618 len
= xemaclite_recv_data(lp
, (u8
*) skb
->data
, len
);
621 dev
->stats
.rx_errors
++;
622 dev_kfree_skb_irq(skb
);
626 skb_put(skb
, len
); /* Tell the skb how much data we got */
628 skb
->protocol
= eth_type_trans(skb
, dev
);
629 skb_checksum_none_assert(skb
);
631 dev
->stats
.rx_packets
++;
632 dev
->stats
.rx_bytes
+= len
;
634 if (!skb_defer_rx_timestamp(skb
))
635 netif_rx(skb
); /* Send the packet upstream */
639 * xemaclite_interrupt - Interrupt handler for this driver
640 * @irq: Irq of the Emaclite device
641 * @dev_id: Void pointer to the network device instance used as callback
644 * This function handles the Tx and Rx interrupts of the EmacLite device.
646 static irqreturn_t
xemaclite_interrupt(int irq
, void *dev_id
)
648 bool tx_complete
= false;
649 struct net_device
*dev
= dev_id
;
650 struct net_local
*lp
= netdev_priv(dev
);
651 void __iomem
*base_addr
= lp
->base_addr
;
654 /* Check if there is Rx Data available */
655 if ((xemaclite_readl(base_addr
+ XEL_RSR_OFFSET
) &
656 XEL_RSR_RECV_DONE_MASK
) ||
657 (xemaclite_readl(base_addr
+ XEL_BUFFER_OFFSET
+ XEL_RSR_OFFSET
)
658 & XEL_RSR_RECV_DONE_MASK
))
660 xemaclite_rx_handler(dev
);
662 /* Check if the Transmission for the first buffer is completed */
663 tx_status
= xemaclite_readl(base_addr
+ XEL_TSR_OFFSET
);
664 if (((tx_status
& XEL_TSR_XMIT_BUSY_MASK
) == 0) &&
665 (tx_status
& XEL_TSR_XMIT_ACTIVE_MASK
) != 0) {
667 tx_status
&= ~XEL_TSR_XMIT_ACTIVE_MASK
;
668 xemaclite_writel(tx_status
, base_addr
+ XEL_TSR_OFFSET
);
673 /* Check if the Transmission for the second buffer is completed */
674 tx_status
= xemaclite_readl(base_addr
+ XEL_BUFFER_OFFSET
+ XEL_TSR_OFFSET
);
675 if (((tx_status
& XEL_TSR_XMIT_BUSY_MASK
) == 0) &&
676 (tx_status
& XEL_TSR_XMIT_ACTIVE_MASK
) != 0) {
678 tx_status
&= ~XEL_TSR_XMIT_ACTIVE_MASK
;
679 xemaclite_writel(tx_status
, base_addr
+ XEL_BUFFER_OFFSET
+
685 /* If there was a Tx interrupt, call the Tx Handler */
686 if (tx_complete
!= 0)
687 xemaclite_tx_handler(dev
);
692 /**********************/
693 /* MDIO Bus functions */
694 /**********************/
697 * xemaclite_mdio_wait - Wait for the MDIO to be ready to use
698 * @lp: Pointer to the Emaclite device private data
700 * This function waits till the device is ready to accept a new MDIO
703 * Return: 0 for success or ETIMEDOUT for a timeout
706 static int xemaclite_mdio_wait(struct net_local
*lp
)
708 unsigned long end
= jiffies
+ 2;
710 /* wait for the MDIO interface to not be busy or timeout
713 while (xemaclite_readl(lp
->base_addr
+ XEL_MDIOCTRL_OFFSET
) &
714 XEL_MDIOCTRL_MDIOSTS_MASK
) {
715 if (time_before_eq(end
, jiffies
)) {
725 * xemaclite_mdio_read - Read from a given MII management register
726 * @bus: the mii_bus struct
727 * @phy_id: the phy address
728 * @reg: register number to read from
730 * This function waits till the device is ready to accept a new MDIO
731 * request and then writes the phy address to the MDIO Address register
732 * and reads data from MDIO Read Data register, when its available.
734 * Return: Value read from the MII management register
736 static int xemaclite_mdio_read(struct mii_bus
*bus
, int phy_id
, int reg
)
738 struct net_local
*lp
= bus
->priv
;
742 if (xemaclite_mdio_wait(lp
))
745 /* Write the PHY address, register number and set the OP bit in the
746 * MDIO Address register. Set the Status bit in the MDIO Control
747 * register to start a MDIO read transaction.
749 ctrl_reg
= xemaclite_readl(lp
->base_addr
+ XEL_MDIOCTRL_OFFSET
);
750 xemaclite_writel(XEL_MDIOADDR_OP_MASK
|
751 ((phy_id
<< XEL_MDIOADDR_PHYADR_SHIFT
) | reg
),
752 lp
->base_addr
+ XEL_MDIOADDR_OFFSET
);
753 xemaclite_writel(ctrl_reg
| XEL_MDIOCTRL_MDIOSTS_MASK
,
754 lp
->base_addr
+ XEL_MDIOCTRL_OFFSET
);
756 if (xemaclite_mdio_wait(lp
))
759 rc
= xemaclite_readl(lp
->base_addr
+ XEL_MDIORD_OFFSET
);
761 dev_dbg(&lp
->ndev
->dev
,
762 "xemaclite_mdio_read(phy_id=%i, reg=%x) == %x\n",
769 * xemaclite_mdio_write - Write to a given MII management register
770 * @bus: the mii_bus struct
771 * @phy_id: the phy address
772 * @reg: register number to write to
773 * @val: value to write to the register number specified by reg
775 * This function waits till the device is ready to accept a new MDIO
776 * request and then writes the val to the MDIO Write Data register.
778 static int xemaclite_mdio_write(struct mii_bus
*bus
, int phy_id
, int reg
,
781 struct net_local
*lp
= bus
->priv
;
784 dev_dbg(&lp
->ndev
->dev
,
785 "xemaclite_mdio_write(phy_id=%i, reg=%x, val=%x)\n",
788 if (xemaclite_mdio_wait(lp
))
791 /* Write the PHY address, register number and clear the OP bit in the
792 * MDIO Address register and then write the value into the MDIO Write
793 * Data register. Finally, set the Status bit in the MDIO Control
794 * register to start a MDIO write transaction.
796 ctrl_reg
= xemaclite_readl(lp
->base_addr
+ XEL_MDIOCTRL_OFFSET
);
797 xemaclite_writel(~XEL_MDIOADDR_OP_MASK
&
798 ((phy_id
<< XEL_MDIOADDR_PHYADR_SHIFT
) | reg
),
799 lp
->base_addr
+ XEL_MDIOADDR_OFFSET
);
800 xemaclite_writel(val
, lp
->base_addr
+ XEL_MDIOWR_OFFSET
);
801 xemaclite_writel(ctrl_reg
| XEL_MDIOCTRL_MDIOSTS_MASK
,
802 lp
->base_addr
+ XEL_MDIOCTRL_OFFSET
);
808 * xemaclite_mdio_setup - Register mii_bus for the Emaclite device
809 * @lp: Pointer to the Emaclite device private data
810 * @ofdev: Pointer to OF device structure
812 * This function enables MDIO bus in the Emaclite device and registers a
815 * Return: 0 upon success or a negative error upon failure
817 static int xemaclite_mdio_setup(struct net_local
*lp
, struct device
*dev
)
822 struct device_node
*np
= of_get_parent(lp
->phy_node
);
823 struct device_node
*npp
;
825 /* Don't register the MDIO bus if the phy_node or its parent node
829 dev_err(dev
, "Failed to register mdio bus.\n");
832 npp
= of_get_parent(np
);
834 of_address_to_resource(npp
, 0, &res
);
835 if (lp
->ndev
->mem_start
!= res
.start
) {
836 struct phy_device
*phydev
;
837 phydev
= of_phy_find_device(lp
->phy_node
);
840 "MDIO of the phy is not registered yet\n");
842 put_device(&phydev
->mdio
.dev
);
846 /* Enable the MDIO bus by asserting the enable bit in MDIO Control
849 xemaclite_writel(XEL_MDIOCTRL_MDIOEN_MASK
,
850 lp
->base_addr
+ XEL_MDIOCTRL_OFFSET
);
852 bus
= mdiobus_alloc();
854 dev_err(dev
, "Failed to allocate mdiobus\n");
858 snprintf(bus
->id
, MII_BUS_ID_SIZE
, "%.8llx",
859 (unsigned long long)res
.start
);
861 bus
->name
= "Xilinx Emaclite MDIO";
862 bus
->read
= xemaclite_mdio_read
;
863 bus
->write
= xemaclite_mdio_write
;
868 rc
= of_mdiobus_register(bus
, np
);
870 dev_err(dev
, "Failed to register mdio bus.\n");
882 * xemaclite_adjust_link - Link state callback for the Emaclite device
883 * @ndev: pointer to net_device struct
885 * There's nothing in the Emaclite device to be configured when the link
886 * state changes. We just print the status.
888 static void xemaclite_adjust_link(struct net_device
*ndev
)
890 struct net_local
*lp
= netdev_priv(ndev
);
891 struct phy_device
*phy
= lp
->phy_dev
;
894 /* hash together the state values to decide if something has changed */
895 link_state
= phy
->speed
| (phy
->duplex
<< 1) | phy
->link
;
897 if (lp
->last_link
!= link_state
) {
898 lp
->last_link
= link_state
;
899 phy_print_status(phy
);
904 * xemaclite_open - Open the network device
905 * @dev: Pointer to the network device
907 * This function sets the MAC address, requests an IRQ and enables interrupts
908 * for the Emaclite device and starts the Tx queue.
909 * It also connects to the phy device, if MDIO is included in Emaclite device.
911 static int xemaclite_open(struct net_device
*dev
)
913 struct net_local
*lp
= netdev_priv(dev
);
916 /* Just to be safe, stop the device first */
917 xemaclite_disable_interrupts(lp
);
922 lp
->phy_dev
= of_phy_connect(lp
->ndev
, lp
->phy_node
,
923 xemaclite_adjust_link
, 0,
924 PHY_INTERFACE_MODE_MII
);
926 dev_err(&lp
->ndev
->dev
, "of_phy_connect() failed\n");
930 /* EmacLite doesn't support giga-bit speeds */
931 lp
->phy_dev
->supported
&= (PHY_BASIC_FEATURES
);
932 lp
->phy_dev
->advertising
= lp
->phy_dev
->supported
;
934 /* Don't advertise 1000BASE-T Full/Half duplex speeds */
935 phy_write(lp
->phy_dev
, MII_CTRL1000
, 0);
937 /* Advertise only 10 and 100mbps full/half duplex speeds */
938 phy_write(lp
->phy_dev
, MII_ADVERTISE
, ADVERTISE_ALL
|
941 /* Restart auto negotiation */
942 bmcr
= phy_read(lp
->phy_dev
, MII_BMCR
);
943 bmcr
|= (BMCR_ANENABLE
| BMCR_ANRESTART
);
944 phy_write(lp
->phy_dev
, MII_BMCR
, bmcr
);
946 phy_start(lp
->phy_dev
);
949 /* Set the MAC address each time opened */
950 xemaclite_update_address(lp
, dev
->dev_addr
);
953 retval
= request_irq(dev
->irq
, xemaclite_interrupt
, 0, dev
->name
, dev
);
955 dev_err(&lp
->ndev
->dev
, "Could not allocate interrupt %d\n",
958 phy_disconnect(lp
->phy_dev
);
964 /* Enable Interrupts */
965 xemaclite_enable_interrupts(lp
);
967 /* We're ready to go */
968 netif_start_queue(dev
);
974 * xemaclite_close - Close the network device
975 * @dev: Pointer to the network device
977 * This function stops the Tx queue, disables interrupts and frees the IRQ for
978 * the Emaclite device.
979 * It also disconnects the phy device associated with the Emaclite device.
981 static int xemaclite_close(struct net_device
*dev
)
983 struct net_local
*lp
= netdev_priv(dev
);
985 netif_stop_queue(dev
);
986 xemaclite_disable_interrupts(lp
);
987 free_irq(dev
->irq
, dev
);
990 phy_disconnect(lp
->phy_dev
);
997 * xemaclite_send - Transmit a frame
998 * @orig_skb: Pointer to the socket buffer to be transmitted
999 * @dev: Pointer to the network device
1001 * This function checks if the Tx buffer of the Emaclite device is free to send
1002 * data. If so, it fills the Tx buffer with data from socket buffer data,
1003 * updates the stats and frees the socket buffer. The Tx completion is signaled
1004 * by an interrupt. If the Tx buffer isn't free, then the socket buffer is
1005 * deferred and the Tx queue is stopped so that the deferred socket buffer can
1006 * be transmitted when the Emaclite device is free to transmit data.
1008 * Return: 0, always.
1010 static int xemaclite_send(struct sk_buff
*orig_skb
, struct net_device
*dev
)
1012 struct net_local
*lp
= netdev_priv(dev
);
1013 struct sk_buff
*new_skb
;
1015 unsigned long flags
;
1017 len
= orig_skb
->len
;
1021 spin_lock_irqsave(&lp
->reset_lock
, flags
);
1022 if (xemaclite_send_data(lp
, (u8
*) new_skb
->data
, len
) != 0) {
1023 /* If the Emaclite Tx buffer is busy, stop the Tx queue and
1024 * defer the skb for transmission during the ISR, after the
1025 * current transmission is complete */
1026 netif_stop_queue(dev
);
1027 lp
->deferred_skb
= new_skb
;
1028 /* Take the time stamp now, since we can't do this in an ISR. */
1029 skb_tx_timestamp(new_skb
);
1030 spin_unlock_irqrestore(&lp
->reset_lock
, flags
);
1033 spin_unlock_irqrestore(&lp
->reset_lock
, flags
);
1035 skb_tx_timestamp(new_skb
);
1037 dev
->stats
.tx_bytes
+= len
;
1038 dev_consume_skb_any(new_skb
);
1044 * get_bool - Get a parameter from the OF device
1045 * @ofdev: Pointer to OF device structure
1046 * @s: Property to be retrieved
1048 * This function looks for a property in the device node and returns the value
1049 * of the property if its found or 0 if the property is not found.
1051 * Return: Value of the parameter if the parameter is found, or 0 otherwise
1053 static bool get_bool(struct platform_device
*ofdev
, const char *s
)
1055 u32
*p
= (u32
*)of_get_property(ofdev
->dev
.of_node
, s
, NULL
);
1060 dev_warn(&ofdev
->dev
, "Parameter %s not found,"
1061 "defaulting to false\n", s
);
1066 static const struct net_device_ops xemaclite_netdev_ops
;
1069 * xemaclite_of_probe - Probe method for the Emaclite device.
1070 * @ofdev: Pointer to OF device structure
1071 * @match: Pointer to the structure used for matching a device
1073 * This function probes for the Emaclite device in the device tree.
1074 * It initializes the driver data structure and the hardware, sets the MAC
1075 * address and registers the network device.
1076 * It also registers a mii_bus for the Emaclite device, if MDIO is included
1079 * Return: 0, if the driver is bound to the Emaclite device, or
1080 * a negative error if there is failure.
1082 static int xemaclite_of_probe(struct platform_device
*ofdev
)
1084 struct resource
*res
;
1085 struct net_device
*ndev
= NULL
;
1086 struct net_local
*lp
= NULL
;
1087 struct device
*dev
= &ofdev
->dev
;
1088 const void *mac_address
;
1092 dev_info(dev
, "Device Tree Probing\n");
1094 /* Create an ethernet device instance */
1095 ndev
= alloc_etherdev(sizeof(struct net_local
));
1099 dev_set_drvdata(dev
, ndev
);
1100 SET_NETDEV_DEV(ndev
, &ofdev
->dev
);
1102 lp
= netdev_priv(ndev
);
1105 /* Get IRQ for the device */
1106 res
= platform_get_resource(ofdev
, IORESOURCE_IRQ
, 0);
1108 dev_err(dev
, "no IRQ found\n");
1113 ndev
->irq
= res
->start
;
1115 res
= platform_get_resource(ofdev
, IORESOURCE_MEM
, 0);
1116 lp
->base_addr
= devm_ioremap_resource(&ofdev
->dev
, res
);
1117 if (IS_ERR(lp
->base_addr
)) {
1118 rc
= PTR_ERR(lp
->base_addr
);
1122 ndev
->mem_start
= res
->start
;
1123 ndev
->mem_end
= res
->end
;
1125 spin_lock_init(&lp
->reset_lock
);
1126 lp
->next_tx_buf_to_use
= 0x0;
1127 lp
->next_rx_buf_to_use
= 0x0;
1128 lp
->tx_ping_pong
= get_bool(ofdev
, "xlnx,tx-ping-pong");
1129 lp
->rx_ping_pong
= get_bool(ofdev
, "xlnx,rx-ping-pong");
1130 mac_address
= of_get_mac_address(ofdev
->dev
.of_node
);
1133 /* Set the MAC address. */
1134 memcpy(ndev
->dev_addr
, mac_address
, ETH_ALEN
);
1136 dev_warn(dev
, "No MAC address found, using random\n");
1137 eth_hw_addr_random(ndev
);
1140 /* Clear the Tx CSR's in case this is a restart */
1141 xemaclite_writel(0, lp
->base_addr
+ XEL_TSR_OFFSET
);
1142 xemaclite_writel(0, lp
->base_addr
+ XEL_BUFFER_OFFSET
+ XEL_TSR_OFFSET
);
1144 /* Set the MAC address in the EmacLite device */
1145 xemaclite_update_address(lp
, ndev
->dev_addr
);
1147 lp
->phy_node
= of_parse_phandle(ofdev
->dev
.of_node
, "phy-handle", 0);
1148 rc
= xemaclite_mdio_setup(lp
, &ofdev
->dev
);
1150 dev_warn(&ofdev
->dev
, "error registering MDIO bus\n");
1152 dev_info(dev
, "MAC address is now %pM\n", ndev
->dev_addr
);
1154 ndev
->netdev_ops
= &xemaclite_netdev_ops
;
1155 ndev
->flags
&= ~IFF_MULTICAST
;
1156 ndev
->watchdog_timeo
= TX_TIMEOUT
;
1158 /* Finally, register the device */
1159 rc
= register_netdev(ndev
);
1162 "Cannot register network device, aborting\n");
1167 "Xilinx EmacLite at 0x%08X mapped to 0x%08X, irq=%d\n",
1168 (unsigned int __force
)ndev
->mem_start
,
1169 (unsigned int __force
)lp
->base_addr
, ndev
->irq
);
1178 * xemaclite_of_remove - Unbind the driver from the Emaclite device.
1179 * @of_dev: Pointer to OF device structure
1181 * This function is called if a device is physically removed from the system or
1182 * if the driver module is being unloaded. It frees any resources allocated to
1185 * Return: 0, always.
1187 static int xemaclite_of_remove(struct platform_device
*of_dev
)
1189 struct net_device
*ndev
= platform_get_drvdata(of_dev
);
1191 struct net_local
*lp
= netdev_priv(ndev
);
1193 /* Un-register the mii_bus, if configured */
1195 mdiobus_unregister(lp
->mii_bus
);
1196 mdiobus_free(lp
->mii_bus
);
1200 unregister_netdev(ndev
);
1202 of_node_put(lp
->phy_node
);
1203 lp
->phy_node
= NULL
;
1210 #ifdef CONFIG_NET_POLL_CONTROLLER
1212 xemaclite_poll_controller(struct net_device
*ndev
)
1214 disable_irq(ndev
->irq
);
1215 xemaclite_interrupt(ndev
->irq
, ndev
);
1216 enable_irq(ndev
->irq
);
1220 static const struct net_device_ops xemaclite_netdev_ops
= {
1221 .ndo_open
= xemaclite_open
,
1222 .ndo_stop
= xemaclite_close
,
1223 .ndo_start_xmit
= xemaclite_send
,
1224 .ndo_set_mac_address
= xemaclite_set_mac_address
,
1225 .ndo_tx_timeout
= xemaclite_tx_timeout
,
1226 #ifdef CONFIG_NET_POLL_CONTROLLER
1227 .ndo_poll_controller
= xemaclite_poll_controller
,
1231 /* Match table for OF platform binding */
1232 static const struct of_device_id xemaclite_of_match
[] = {
1233 { .compatible
= "xlnx,opb-ethernetlite-1.01.a", },
1234 { .compatible
= "xlnx,opb-ethernetlite-1.01.b", },
1235 { .compatible
= "xlnx,xps-ethernetlite-1.00.a", },
1236 { .compatible
= "xlnx,xps-ethernetlite-2.00.a", },
1237 { .compatible
= "xlnx,xps-ethernetlite-2.01.a", },
1238 { .compatible
= "xlnx,xps-ethernetlite-3.00.a", },
1239 { /* end of list */ },
1241 MODULE_DEVICE_TABLE(of
, xemaclite_of_match
);
1243 static struct platform_driver xemaclite_of_driver
= {
1245 .name
= DRIVER_NAME
,
1246 .of_match_table
= xemaclite_of_match
,
1248 .probe
= xemaclite_of_probe
,
1249 .remove
= xemaclite_of_remove
,
1252 module_platform_driver(xemaclite_of_driver
);
1254 MODULE_AUTHOR("Xilinx, Inc.");
1255 MODULE_DESCRIPTION("Xilinx Ethernet MAC Lite driver");
1256 MODULE_LICENSE("GPL");