2 * B4420DS Device Tree Source
4 * Copyright 2012 - 2015 Freescale Semiconductor, Inc.
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions are met:
8 * * Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer.
10 * * Redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution.
13 * * Neither the name of Freescale Semiconductor nor the
14 * names of its contributors may be used to endorse or promote products
15 * derived from this software without specific prior written permission.
18 * ALTERNATIVELY, this software may be distributed under the terms of the
19 * GNU General Public License ("GPL") as published by the Free Software
20 * Foundation, either version 2 of that License or (at your option) any
23 * This software is provided by Freescale Semiconductor "as is" and any
24 * express or implied warranties, including, but not limited to, the implied
25 * warranties of merchantability and fitness for a particular purpose are
26 * disclaimed. In no event shall Freescale Semiconductor be liable for any
27 * direct, indirect, incidental, special, exemplary, or consequential damages
28 * (including, but not limited to, procurement of substitute goods or services;
29 * loss of use, data, or profits; or business interruption) however caused and
30 * on any theory of liability, whether in contract, strict liability, or tort
31 * (including negligence or otherwise) arising in any way out of the use of
32 * this software, even if advised of the possibility of such damage.
37 compatible = "fsl,B4QDS";
40 interrupt-parent = <&mpic>;
43 phy_sgmii_10 = &phy_sgmii_10;
44 phy_sgmii_11 = &phy_sgmii_11;
45 phy_sgmii_1c = &phy_sgmii_1c;
46 phy_sgmii_1d = &phy_sgmii_1d;
49 ifc: localbus@ffe124000 {
50 reg = <0xf 0xfe124000 0 0x2000>;
51 ranges = <0 0 0xf 0xe8000000 0x08000000
52 2 0 0xf 0xff800000 0x00010000
53 3 0 0xf 0xffdf0000 0x00008000>;
58 compatible = "cfi-flash";
59 reg = <0x0 0x0 0x8000000>;
67 compatible = "fsl,ifc-nand";
68 reg = <0x2 0x0 0x10000>;
71 /* This location must not be altered */
72 /* 1MB for u-boot Bootloader Image */
73 reg = <0x0 0x00100000>;
74 label = "NAND U-Boot Image";
79 /* 1MB for DTB Image */
80 reg = <0x00100000 0x00100000>;
81 label = "NAND DTB Image";
85 /* 10MB for Linux Kernel Image */
86 reg = <0x00200000 0x00A00000>;
87 label = "NAND Linux Kernel Image";
91 /* 500MB for Root file System Image */
92 reg = <0x00c00000 0x1F400000>;
93 label = "NAND RFS Image";
98 compatible = "fsl,b4qds-fpga", "fsl,fpga-qixis";
104 device_type = "memory";
108 #address-cells = <2>;
112 bman_fbpr: bman-fbpr {
113 size = <0 0x1000000>;
114 alignment = <0 0x1000000>;
118 alignment = <0 0x400000>;
120 qman_pfdr: qman-pfdr {
121 size = <0 0x2000000>;
122 alignment = <0 0x2000000>;
126 dcsr: dcsr@f00000000 {
127 ranges = <0x00000000 0xf 0x00000000 0x01052000>;
130 bportals: bman-portals@ff4000000 {
131 ranges = <0x0 0xf 0xf4000000 0x2000000>;
134 qportals: qman-portals@ff6000000 {
135 ranges = <0x0 0xf 0xf6000000 0x2000000>;
139 ranges = <0x00000000 0xf 0xfe000000 0x1000000>;
140 reg = <0xf 0xfe000000 0 0x00001000>;
143 #address-cells = <1>;
145 compatible = "sst,sst25wf040", "jedec,spi-nor";
147 spi-max-frequency = <40000000>; /* input clock */
152 /*Disabled as there is no sdhc connector on B4420QDS board*/
158 compatible = "nxp,pca9547";
160 #address-cells = <1>;
164 #address-cells = <1>;
169 compatible = "atmel,24c64";
173 compatible = "atmel,24c256";
177 compatible = "atmel,24c256";
181 compatible = "atmel,24c256";
185 compatible = "dallas,ds3232";
191 #address-cells = <1>;
196 compatible = "ti,ina220";
198 shunt-resistor = <1000>;
203 #address-cells = <1>;
208 compatible = "adi,adt7461";
222 phy-handle = <&phy_sgmii_10>;
223 phy-connection-type = "sgmii";
227 phy-handle = <&phy_sgmii_11>;
228 phy-connection-type = "sgmii";
232 phy-handle = <&phy_sgmii_1c>;
233 phy-connection-type = "sgmii";
237 phy-handle = <&phy_sgmii_1d>;
238 phy-connection-type = "sgmii";
242 phy_sgmii_10: ethernet-phy@10 {
246 phy_sgmii_11: ethernet-phy@11 {
250 phy_sgmii_1c: ethernet-phy@1c {
255 phy_sgmii_1d: ethernet-phy@1d {
263 pci0: pcie@ffe200000 {
264 reg = <0xf 0xfe200000 0 0x10000>;
265 ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0x0 0x20000000
266 0x01000000 0 0x00000000 0xf 0xf8000000 0x0 0x00010000>;
268 ranges = <0x02000000 0 0xe0000000
269 0x02000000 0 0xe0000000
272 0x01000000 0 0x00000000
273 0x01000000 0 0x00000000
279 /include/ "b4si-post.dtsi"