2 * Thunderbolt Cactus Ridge driver - Port/Switch config area registers
4 * Every thunderbolt device consists (logically) of a switch with multiple
5 * ports. Every port contains up to four config regions (HOPS, PORT, SWITCH,
6 * COUNTERS) which are used to configure the device.
8 * Copyright (c) 2014 Andreas Noever <andreas.noever@gmail.com>
14 #include <linux/types.h>
17 #define TB_ROUTE_SHIFT 8 /* number of bits in a port entry of a route */
21 * TODO: should be 63? But we do not know how to receive frames larger than 256
22 * bytes at the frame level. (header + checksum = 16, 60*4 = 240)
24 #define TB_MAX_CONFIG_RW_LENGTH 60
27 TB_SWITCH_CAP_VSE
= 0x05,
30 enum tb_switch_vse_cap
{
31 TB_VSE_CAP_PLUG_EVENTS
= 0x01, /* also EEPROM */
32 TB_VSE_CAP_TIME2
= 0x03,
33 TB_VSE_CAP_IECS
= 0x04,
34 TB_VSE_CAP_LINK_CONTROLLER
= 0x06, /* also IECS */
38 TB_PORT_CAP_PHY
= 0x01,
39 TB_PORT_CAP_TIME1
= 0x03,
40 TB_PORT_CAP_ADAP
= 0x04,
41 TB_PORT_CAP_VSE
= 0x05,
45 TB_PORT_DISABLED
= 0, /* tb_cap_phy.disable == 1 */
46 TB_PORT_CONNECTING
= 1, /* retry */
48 TB_PORT_UNPLUGGED
= 7,
51 /* capability headers */
55 /* enum tb_cap cap:8; prevent "narrower than values of its type" */
56 u8 cap
; /* if cap == 0x05 then we have a extended capability */
60 * struct tb_cap_extended_short - Switch extended short capability
61 * @next: Pointer to the next capability. If @next and @length are zero
62 * then we have a long cap.
63 * @cap: Base capability ID (see &enum tb_switch_cap)
64 * @vsec_id: Vendor specific capability ID (see &enum switch_vse_cap)
65 * @length: Length of this capability
67 struct tb_cap_extended_short
{
75 * struct tb_cap_extended_long - Switch extended long capability
76 * @zero1: This field should be zero
77 * @cap: Base capability ID (see &enum tb_switch_cap)
78 * @vsec_id: Vendor specific capability ID (see &enum switch_vse_cap)
79 * @zero2: This field should be zero
80 * @next: Pointer to the next capability
81 * @length: Length of this capability
83 struct tb_cap_extended_long
{
94 struct tb_cap_link_controller
{
95 struct tb_cap_extended_long cap_header
;
96 u32 count
:4; /* number of link controllers */
99 * offset (into this capability) of the configuration
100 * area of the first link controller
102 u32 length
:12; /* link controller configuration area length */
103 u32 unknown2
:4; /* TODO check that length is correct */
107 struct tb_cap_basic cap_header
;
112 enum tb_port_state state
:4;
116 struct tb_eeprom_ctl
{
117 bool clock
:1; /* send pulse to transfer one bit */
118 bool access_low
:1; /* set to 0 before access */
119 bool data_out
:1; /* to eeprom */
120 bool data_in
:1; /* from eeprom */
121 bool access_high
:1; /* set to 1 before access */
122 bool not_present
:1; /* should be 0 */
124 bool present
:1; /* should be 1 */
128 struct tb_cap_plug_events
{
129 struct tb_cap_extended_short cap_header
;
135 struct tb_eeprom_ctl eeprom_ctl
;
137 u32 drom_offset
; /* 32 bit register, but eeprom addresses are 16 bit */
142 /* Present on port 0 in TB_CFG_SWITCH at address zero. */
143 struct tb_regs_switch_header
{
148 u32 first_cap_offset
:8;
149 u32 upstream_port_number
:6;
150 u32 max_port_number
:6;
160 u32 plug_events_delay
:8; /*
161 * RW, pause between plug events in
162 * milliseconds. Writing 0x00 is interpreted
166 u32 thunderbolt_version
:8;
170 TB_TYPE_INACTIVE
= 0x000000,
171 TB_TYPE_PORT
= 0x000001,
172 TB_TYPE_NHI
= 0x000002,
173 /* TB_TYPE_ETHERNET = 0x020000, lower order bits are not known */
174 /* TB_TYPE_SATA = 0x080000, lower order bits are not known */
175 TB_TYPE_DP_HDMI_IN
= 0x0e0101,
176 TB_TYPE_DP_HDMI_OUT
= 0x0e0102,
177 TB_TYPE_PCIE_DOWN
= 0x100101,
178 TB_TYPE_PCIE_UP
= 0x100102,
179 /* TB_TYPE_USB = 0x200000, lower order bits are not known */
182 /* Present on every port in TB_CF_PORT at address zero. */
183 struct tb_regs_port_header
{
188 u32 first_cap_offset
:8;
193 enum tb_port_type type
:24;
194 u32 thunderbolt_version
:8;
202 u32 max_in_hop_id
:11;
203 u32 max_out_hop_id
:11;
212 /* Hop register from TB_CFG_HOPS. 8 byte per entry. */
216 * hop to take after sending the packet through
217 * out_port (on the incoming port of the next switch)
219 u32 out_port
:6; /* next port of the path (on the same switch) */
220 u32 initial_credits
:8;
221 u32 unknown1
:6; /* set to zero */
226 u32 unknown2
:4; /* set to zero */
228 bool drop_packages
:1;
229 u32 counter
:11; /* index into TB_CFG_COUNTERS on this port */
230 bool counter_enable
:1;
233 bool ingress_shared_buffer
:1;
234 bool egress_shared_buffer
:1;
235 u32 unknown3
:4; /* set to zero */