1 // SPDX-License-Identifier: GPL-2.0
2 // Copyright (c) 2019, Linaro Limited
4 #include <linux/cleanup.h>
6 #include <linux/clk-provider.h>
7 #include <linux/interrupt.h>
8 #include <linux/kernel.h>
9 #include <linux/mfd/wcd934x/registers.h>
10 #include <linux/mfd/wcd934x/wcd934x.h>
11 #include <linux/module.h>
12 #include <linux/mutex.h>
13 #include <linux/of_clk.h>
15 #include <linux/platform_device.h>
16 #include <linux/regmap.h>
17 #include <linux/slab.h>
18 #include <linux/slimbus.h>
19 #include <sound/pcm_params.h>
20 #include <sound/soc.h>
21 #include <sound/soc-dapm.h>
22 #include <sound/tlv.h>
23 #include "wcd-clsh-v2.h"
24 #include "wcd-mbhc-v2.h"
26 #define WCD934X_RATES_MASK (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
27 SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
28 SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
29 /* Fractional Rates */
30 #define WCD934X_FRAC_RATES_MASK (SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_88200 |\
31 SNDRV_PCM_RATE_176400)
32 #define WCD934X_FORMATS_S16_S24_LE (SNDRV_PCM_FMTBIT_S16_LE | \
33 SNDRV_PCM_FMTBIT_S24_LE)
35 /* slave port water mark level
36 * (0: 6bytes, 1: 9bytes, 2: 12 bytes, 3: 15 bytes)
38 #define SLAVE_PORT_WATER_MARK_6BYTES 0
39 #define SLAVE_PORT_WATER_MARK_9BYTES 1
40 #define SLAVE_PORT_WATER_MARK_12BYTES 2
41 #define SLAVE_PORT_WATER_MARK_15BYTES 3
42 #define SLAVE_PORT_WATER_MARK_SHIFT 1
43 #define SLAVE_PORT_ENABLE 1
44 #define SLAVE_PORT_DISABLE 0
45 #define WCD934X_SLIM_WATER_MARK_VAL \
46 ((SLAVE_PORT_WATER_MARK_12BYTES << SLAVE_PORT_WATER_MARK_SHIFT) | \
49 #define WCD934X_SLIM_NUM_PORT_REG 3
50 #define WCD934X_SLIM_PGD_PORT_INT_TX_EN0 (WCD934X_SLIM_PGD_PORT_INT_EN0 + 2)
51 #define WCD934X_SLIM_IRQ_OVERFLOW BIT(0)
52 #define WCD934X_SLIM_IRQ_UNDERFLOW BIT(1)
53 #define WCD934X_SLIM_IRQ_PORT_CLOSED BIT(2)
55 #define WCD934X_MCLK_CLK_12P288MHZ 12288000
56 #define WCD934X_MCLK_CLK_9P6MHZ 9600000
58 /* Only valid for 9.6 MHz mclk */
59 #define WCD9XXX_DMIC_SAMPLE_RATE_2P4MHZ 2400000
60 #define WCD9XXX_DMIC_SAMPLE_RATE_4P8MHZ 4800000
62 /* Only valid for 12.288 MHz mclk */
63 #define WCD9XXX_DMIC_SAMPLE_RATE_4P096MHZ 4096000
65 #define WCD934X_DMIC_CLK_DIV_2 0x0
66 #define WCD934X_DMIC_CLK_DIV_3 0x1
67 #define WCD934X_DMIC_CLK_DIV_4 0x2
68 #define WCD934X_DMIC_CLK_DIV_6 0x3
69 #define WCD934X_DMIC_CLK_DIV_8 0x4
70 #define WCD934X_DMIC_CLK_DIV_16 0x5
71 #define WCD934X_DMIC_CLK_DRIVE_DEFAULT 0x02
73 #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
74 #define CF_MIN_3DB_4HZ 0x0
75 #define CF_MIN_3DB_75HZ 0x1
76 #define CF_MIN_3DB_150HZ 0x2
78 #define WCD934X_RX_START 16
79 #define WCD934X_NUM_INTERPOLATORS 9
80 #define WCD934X_RX_PATH_CTL_OFFSET 20
81 #define WCD934X_MAX_VALID_ADC_MUX 13
82 #define WCD934X_INVALID_ADC_MUX 9
84 #define WCD934X_SLIM_RX_CH(p) \
85 {.port = p + WCD934X_RX_START, .shift = p,}
87 #define WCD934X_SLIM_TX_CH(p) \
88 {.port = p, .shift = p,}
90 /* Feature masks to distinguish codec version */
91 #define DSD_DISABLED_MASK 0
92 #define SLNQ_DISABLED_MASK 1
94 #define DSD_DISABLED BIT(DSD_DISABLED_MASK)
95 #define SLNQ_DISABLED BIT(SLNQ_DISABLED_MASK)
97 /* As fine version info cannot be retrieved before wcd probe.
98 * Define three coarse versions for possible future use before wcd probe.
100 #define WCD_VERSION_WCD9340_1_0 0x400
101 #define WCD_VERSION_WCD9341_1_0 0x410
102 #define WCD_VERSION_WCD9340_1_1 0x401
103 #define WCD_VERSION_WCD9341_1_1 0x411
104 #define WCD934X_AMIC_PWR_LEVEL_LP 0
105 #define WCD934X_AMIC_PWR_LEVEL_DEFAULT 1
106 #define WCD934X_AMIC_PWR_LEVEL_HP 2
107 #define WCD934X_AMIC_PWR_LEVEL_HYBRID 3
108 #define WCD934X_AMIC_PWR_LVL_MASK 0x60
109 #define WCD934X_AMIC_PWR_LVL_SHIFT 0x5
111 #define WCD934X_DEC_PWR_LVL_MASK 0x06
112 #define WCD934X_DEC_PWR_LVL_LP 0x02
113 #define WCD934X_DEC_PWR_LVL_HP 0x04
114 #define WCD934X_DEC_PWR_LVL_DF 0x00
115 #define WCD934X_DEC_PWR_LVL_HYBRID WCD934X_DEC_PWR_LVL_DF
117 #define WCD934X_DEF_MICBIAS_MV 1800
118 #define WCD934X_MAX_MICBIAS_MV 2850
120 #define WCD_IIR_FILTER_SIZE (sizeof(u32) * BAND_MAX)
122 #define WCD_IIR_FILTER_CTL(xname, iidx, bidx) \
124 .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
125 .info = wcd934x_iir_filter_info, \
126 .get = wcd934x_get_iir_band_audio_mixer, \
127 .put = wcd934x_put_iir_band_audio_mixer, \
128 .private_value = (unsigned long)&(struct wcd_iir_filter_ctl) { \
131 .bytes_ext = {.max = WCD_IIR_FILTER_SIZE, }, \
135 /* Z value defined in milliohm */
136 #define WCD934X_ZDET_VAL_32 32000
137 #define WCD934X_ZDET_VAL_400 400000
138 #define WCD934X_ZDET_VAL_1200 1200000
139 #define WCD934X_ZDET_VAL_100K 100000000
140 /* Z floating defined in ohms */
141 #define WCD934X_ZDET_FLOATING_IMPEDANCE 0x0FFFFFFE
143 #define WCD934X_ZDET_NUM_MEASUREMENTS 900
144 #define WCD934X_MBHC_GET_C1(c) ((c & 0xC000) >> 14)
145 #define WCD934X_MBHC_GET_X1(x) (x & 0x3FFF)
146 /* Z value compared in milliOhm */
147 #define WCD934X_MBHC_IS_SECOND_RAMP_REQUIRED(z) ((z > 400000) || (z < 32000))
148 #define WCD934X_MBHC_ZDET_CONST (86 * 16384)
149 #define WCD934X_MBHC_MOISTURE_RREF R_24_KOHM
150 #define WCD934X_MBHC_MAX_BUTTONS (8)
151 #define WCD_MBHC_HS_V_MAX 1600
153 #define WCD934X_INTERPOLATOR_PATH(id) \
154 {"RX INT" #id "_1 MIX1 INP0", "RX0", "SLIM RX0"}, \
155 {"RX INT" #id "_1 MIX1 INP0", "RX1", "SLIM RX1"}, \
156 {"RX INT" #id "_1 MIX1 INP0", "RX2", "SLIM RX2"}, \
157 {"RX INT" #id "_1 MIX1 INP0", "RX3", "SLIM RX3"}, \
158 {"RX INT" #id "_1 MIX1 INP0", "RX4", "SLIM RX4"}, \
159 {"RX INT" #id "_1 MIX1 INP0", "RX5", "SLIM RX5"}, \
160 {"RX INT" #id "_1 MIX1 INP0", "RX6", "SLIM RX6"}, \
161 {"RX INT" #id "_1 MIX1 INP0", "RX7", "SLIM RX7"}, \
162 {"RX INT" #id "_1 MIX1 INP0", "IIR0", "IIR0"}, \
163 {"RX INT" #id "_1 MIX1 INP0", "IIR1", "IIR1"}, \
164 {"RX INT" #id "_1 MIX1 INP1", "RX0", "SLIM RX0"}, \
165 {"RX INT" #id "_1 MIX1 INP1", "RX1", "SLIM RX1"}, \
166 {"RX INT" #id "_1 MIX1 INP1", "RX2", "SLIM RX2"}, \
167 {"RX INT" #id "_1 MIX1 INP1", "RX3", "SLIM RX3"}, \
168 {"RX INT" #id "_1 MIX1 INP1", "RX4", "SLIM RX4"}, \
169 {"RX INT" #id "_1 MIX1 INP1", "RX5", "SLIM RX5"}, \
170 {"RX INT" #id "_1 MIX1 INP1", "RX6", "SLIM RX6"}, \
171 {"RX INT" #id "_1 MIX1 INP1", "RX7", "SLIM RX7"}, \
172 {"RX INT" #id "_1 MIX1 INP1", "IIR0", "IIR0"}, \
173 {"RX INT" #id "_1 MIX1 INP1", "IIR1", "IIR1"}, \
174 {"RX INT" #id "_1 MIX1 INP2", "RX0", "SLIM RX0"}, \
175 {"RX INT" #id "_1 MIX1 INP2", "RX1", "SLIM RX1"}, \
176 {"RX INT" #id "_1 MIX1 INP2", "RX2", "SLIM RX2"}, \
177 {"RX INT" #id "_1 MIX1 INP2", "RX3", "SLIM RX3"}, \
178 {"RX INT" #id "_1 MIX1 INP2", "RX4", "SLIM RX4"}, \
179 {"RX INT" #id "_1 MIX1 INP2", "RX5", "SLIM RX5"}, \
180 {"RX INT" #id "_1 MIX1 INP2", "RX6", "SLIM RX6"}, \
181 {"RX INT" #id "_1 MIX1 INP2", "RX7", "SLIM RX7"}, \
182 {"RX INT" #id "_1 MIX1 INP2", "IIR0", "IIR0"}, \
183 {"RX INT" #id "_1 MIX1 INP2", "IIR1", "IIR1"}, \
184 {"RX INT" #id "_1 MIX1", NULL, "RX INT" #id "_1 MIX1 INP0"}, \
185 {"RX INT" #id "_1 MIX1", NULL, "RX INT" #id "_1 MIX1 INP1"}, \
186 {"RX INT" #id "_1 MIX1", NULL, "RX INT" #id "_1 MIX1 INP2"}, \
187 {"RX INT" #id "_2 MUX", "RX0", "SLIM RX0"}, \
188 {"RX INT" #id "_2 MUX", "RX1", "SLIM RX1"}, \
189 {"RX INT" #id "_2 MUX", "RX2", "SLIM RX2"}, \
190 {"RX INT" #id "_2 MUX", "RX3", "SLIM RX3"}, \
191 {"RX INT" #id "_2 MUX", "RX4", "SLIM RX4"}, \
192 {"RX INT" #id "_2 MUX", "RX5", "SLIM RX5"}, \
193 {"RX INT" #id "_2 MUX", "RX6", "SLIM RX6"}, \
194 {"RX INT" #id "_2 MUX", "RX7", "SLIM RX7"}, \
195 {"RX INT" #id "_2 MUX", NULL, "INT" #id "_CLK"}, \
196 {"RX INT" #id "_2 MUX", NULL, "DSMDEM" #id "_CLK"}, \
197 {"RX INT" #id "_2 INTERP", NULL, "RX INT" #id "_2 MUX"}, \
198 {"RX INT" #id " SEC MIX", NULL, "RX INT" #id "_2 INTERP"}, \
199 {"RX INT" #id "_1 INTERP", NULL, "RX INT" #id "_1 MIX1"}, \
200 {"RX INT" #id "_1 INTERP", NULL, "INT" #id "_CLK"}, \
201 {"RX INT" #id "_1 INTERP", NULL, "DSMDEM" #id "_CLK"}, \
202 {"RX INT" #id " SEC MIX", NULL, "RX INT" #id "_1 INTERP"}
204 #define WCD934X_INTERPOLATOR_MIX2(id) \
205 {"RX INT" #id " MIX2", NULL, "RX INT" #id " SEC MIX"}, \
206 {"RX INT" #id " MIX2", NULL, "RX INT" #id " MIX2 INP"}
208 #define WCD934X_SLIM_RX_AIF_PATH(id) \
209 {"SLIM RX"#id" MUX", "AIF1_PB", "AIF1 PB"}, \
210 {"SLIM RX"#id" MUX", "AIF2_PB", "AIF2 PB"}, \
211 {"SLIM RX"#id" MUX", "AIF3_PB", "AIF3 PB"}, \
212 {"SLIM RX"#id" MUX", "AIF4_PB", "AIF4 PB"}, \
213 {"SLIM RX"#id, NULL, "SLIM RX"#id" MUX"}
215 #define WCD934X_ADC_MUX(id) \
216 {"ADC MUX" #id, "DMIC", "DMIC MUX" #id }, \
217 {"ADC MUX" #id, "AMIC", "AMIC MUX" #id }, \
218 {"DMIC MUX" #id, "DMIC0", "DMIC0"}, \
219 {"DMIC MUX" #id, "DMIC1", "DMIC1"}, \
220 {"DMIC MUX" #id, "DMIC2", "DMIC2"}, \
221 {"DMIC MUX" #id, "DMIC3", "DMIC3"}, \
222 {"DMIC MUX" #id, "DMIC4", "DMIC4"}, \
223 {"DMIC MUX" #id, "DMIC5", "DMIC5"}, \
224 {"AMIC MUX" #id, "ADC1", "ADC1"}, \
225 {"AMIC MUX" #id, "ADC2", "ADC2"}, \
226 {"AMIC MUX" #id, "ADC3", "ADC3"}, \
227 {"AMIC MUX" #id, "ADC4", "ADC4"}
229 #define WCD934X_IIR_INP_MUX(id) \
230 {"IIR" #id, NULL, "IIR" #id " INP0 MUX"}, \
231 {"IIR" #id " INP0 MUX", "DEC0", "ADC MUX0"}, \
232 {"IIR" #id " INP0 MUX", "DEC1", "ADC MUX1"}, \
233 {"IIR" #id " INP0 MUX", "DEC2", "ADC MUX2"}, \
234 {"IIR" #id " INP0 MUX", "DEC3", "ADC MUX3"}, \
235 {"IIR" #id " INP0 MUX", "DEC4", "ADC MUX4"}, \
236 {"IIR" #id " INP0 MUX", "DEC5", "ADC MUX5"}, \
237 {"IIR" #id " INP0 MUX", "DEC6", "ADC MUX6"}, \
238 {"IIR" #id " INP0 MUX", "DEC7", "ADC MUX7"}, \
239 {"IIR" #id " INP0 MUX", "DEC8", "ADC MUX8"}, \
240 {"IIR" #id " INP0 MUX", "RX0", "SLIM RX0"}, \
241 {"IIR" #id " INP0 MUX", "RX1", "SLIM RX1"}, \
242 {"IIR" #id " INP0 MUX", "RX2", "SLIM RX2"}, \
243 {"IIR" #id " INP0 MUX", "RX3", "SLIM RX3"}, \
244 {"IIR" #id " INP0 MUX", "RX4", "SLIM RX4"}, \
245 {"IIR" #id " INP0 MUX", "RX5", "SLIM RX5"}, \
246 {"IIR" #id " INP0 MUX", "RX6", "SLIM RX6"}, \
247 {"IIR" #id " INP0 MUX", "RX7", "SLIM RX7"}, \
248 {"IIR" #id, NULL, "IIR" #id " INP1 MUX"}, \
249 {"IIR" #id " INP1 MUX", "DEC0", "ADC MUX0"}, \
250 {"IIR" #id " INP1 MUX", "DEC1", "ADC MUX1"}, \
251 {"IIR" #id " INP1 MUX", "DEC2", "ADC MUX2"}, \
252 {"IIR" #id " INP1 MUX", "DEC3", "ADC MUX3"}, \
253 {"IIR" #id " INP1 MUX", "DEC4", "ADC MUX4"}, \
254 {"IIR" #id " INP1 MUX", "DEC5", "ADC MUX5"}, \
255 {"IIR" #id " INP1 MUX", "DEC6", "ADC MUX6"}, \
256 {"IIR" #id " INP1 MUX", "DEC7", "ADC MUX7"}, \
257 {"IIR" #id " INP1 MUX", "DEC8", "ADC MUX8"}, \
258 {"IIR" #id " INP1 MUX", "RX0", "SLIM RX0"}, \
259 {"IIR" #id " INP1 MUX", "RX1", "SLIM RX1"}, \
260 {"IIR" #id " INP1 MUX", "RX2", "SLIM RX2"}, \
261 {"IIR" #id " INP1 MUX", "RX3", "SLIM RX3"}, \
262 {"IIR" #id " INP1 MUX", "RX4", "SLIM RX4"}, \
263 {"IIR" #id " INP1 MUX", "RX5", "SLIM RX5"}, \
264 {"IIR" #id " INP1 MUX", "RX6", "SLIM RX6"}, \
265 {"IIR" #id " INP1 MUX", "RX7", "SLIM RX7"}, \
266 {"IIR" #id, NULL, "IIR" #id " INP2 MUX"}, \
267 {"IIR" #id " INP2 MUX", "DEC0", "ADC MUX0"}, \
268 {"IIR" #id " INP2 MUX", "DEC1", "ADC MUX1"}, \
269 {"IIR" #id " INP2 MUX", "DEC2", "ADC MUX2"}, \
270 {"IIR" #id " INP2 MUX", "DEC3", "ADC MUX3"}, \
271 {"IIR" #id " INP2 MUX", "DEC4", "ADC MUX4"}, \
272 {"IIR" #id " INP2 MUX", "DEC5", "ADC MUX5"}, \
273 {"IIR" #id " INP2 MUX", "DEC6", "ADC MUX6"}, \
274 {"IIR" #id " INP2 MUX", "DEC7", "ADC MUX7"}, \
275 {"IIR" #id " INP2 MUX", "DEC8", "ADC MUX8"}, \
276 {"IIR" #id " INP2 MUX", "RX0", "SLIM RX0"}, \
277 {"IIR" #id " INP2 MUX", "RX1", "SLIM RX1"}, \
278 {"IIR" #id " INP2 MUX", "RX2", "SLIM RX2"}, \
279 {"IIR" #id " INP2 MUX", "RX3", "SLIM RX3"}, \
280 {"IIR" #id " INP2 MUX", "RX4", "SLIM RX4"}, \
281 {"IIR" #id " INP2 MUX", "RX5", "SLIM RX5"}, \
282 {"IIR" #id " INP2 MUX", "RX6", "SLIM RX6"}, \
283 {"IIR" #id " INP2 MUX", "RX7", "SLIM RX7"}, \
284 {"IIR" #id, NULL, "IIR" #id " INP3 MUX"}, \
285 {"IIR" #id " INP3 MUX", "DEC0", "ADC MUX0"}, \
286 {"IIR" #id " INP3 MUX", "DEC1", "ADC MUX1"}, \
287 {"IIR" #id " INP3 MUX", "DEC2", "ADC MUX2"}, \
288 {"IIR" #id " INP3 MUX", "DEC3", "ADC MUX3"}, \
289 {"IIR" #id " INP3 MUX", "DEC4", "ADC MUX4"}, \
290 {"IIR" #id " INP3 MUX", "DEC5", "ADC MUX5"}, \
291 {"IIR" #id " INP3 MUX", "DEC6", "ADC MUX6"}, \
292 {"IIR" #id " INP3 MUX", "DEC7", "ADC MUX7"}, \
293 {"IIR" #id " INP3 MUX", "DEC8", "ADC MUX8"}, \
294 {"IIR" #id " INP3 MUX", "RX0", "SLIM RX0"}, \
295 {"IIR" #id " INP3 MUX", "RX1", "SLIM RX1"}, \
296 {"IIR" #id " INP3 MUX", "RX2", "SLIM RX2"}, \
297 {"IIR" #id " INP3 MUX", "RX3", "SLIM RX3"}, \
298 {"IIR" #id " INP3 MUX", "RX4", "SLIM RX4"}, \
299 {"IIR" #id " INP3 MUX", "RX5", "SLIM RX5"}, \
300 {"IIR" #id " INP3 MUX", "RX6", "SLIM RX6"}, \
301 {"IIR" #id " INP3 MUX", "RX7", "SLIM RX7"}
303 #define WCD934X_SLIM_TX_AIF_PATH(id) \
304 {"AIF1_CAP Mixer", "SLIM TX" #id, "SLIM TX" #id }, \
305 {"AIF2_CAP Mixer", "SLIM TX" #id, "SLIM TX" #id }, \
306 {"AIF3_CAP Mixer", "SLIM TX" #id, "SLIM TX" #id }, \
307 {"SLIM TX" #id, NULL, "CDC_IF TX" #id " MUX"}
309 #define WCD934X_MAX_MICBIAS MIC_BIAS_4
312 SIDO_SOURCE_INTERNAL
,
322 INTERP_LO3_NA
, /* LO3 not avalible in Tavil */
324 INTERP_SPKR1
, /*INT7 WSA Speakers via soundwire */
325 INTERP_SPKR2
, /*INT8 WSA Speakers via soundwire */
366 struct wcd934x_slim_ch
{
370 struct list_head list
;
373 static const struct wcd934x_slim_ch wcd934x_tx_chs
[WCD934X_TX_MAX
] = {
374 WCD934X_SLIM_TX_CH(0),
375 WCD934X_SLIM_TX_CH(1),
376 WCD934X_SLIM_TX_CH(2),
377 WCD934X_SLIM_TX_CH(3),
378 WCD934X_SLIM_TX_CH(4),
379 WCD934X_SLIM_TX_CH(5),
380 WCD934X_SLIM_TX_CH(6),
381 WCD934X_SLIM_TX_CH(7),
382 WCD934X_SLIM_TX_CH(8),
383 WCD934X_SLIM_TX_CH(9),
384 WCD934X_SLIM_TX_CH(10),
385 WCD934X_SLIM_TX_CH(11),
386 WCD934X_SLIM_TX_CH(12),
387 WCD934X_SLIM_TX_CH(13),
388 WCD934X_SLIM_TX_CH(14),
389 WCD934X_SLIM_TX_CH(15),
392 static const struct wcd934x_slim_ch wcd934x_rx_chs
[WCD934X_RX_MAX
] = {
393 WCD934X_SLIM_RX_CH(0), /* 16 */
394 WCD934X_SLIM_RX_CH(1), /* 17 */
395 WCD934X_SLIM_RX_CH(2),
396 WCD934X_SLIM_RX_CH(3),
397 WCD934X_SLIM_RX_CH(4),
398 WCD934X_SLIM_RX_CH(5),
399 WCD934X_SLIM_RX_CH(6),
400 WCD934X_SLIM_RX_CH(7),
401 WCD934X_SLIM_RX_CH(8),
402 WCD934X_SLIM_RX_CH(9),
403 WCD934X_SLIM_RX_CH(10),
404 WCD934X_SLIM_RX_CH(11),
405 WCD934X_SLIM_RX_CH(12),
408 /* Codec supports 2 IIR filters */
415 /* Each IIR has 5 Filter Stages */
426 COMPANDER_1
, /* HPH_L */
427 COMPANDER_2
, /* HPH_R */
428 COMPANDER_3
, /* LO1_DIFF */
429 COMPANDER_4
, /* LO2_DIFF */
430 COMPANDER_5
, /* LO3_SE - not used in Tavil */
431 COMPANDER_6
, /* LO4_SE - not used in Tavil */
432 COMPANDER_7
, /* SWR SPK CH1 */
433 COMPANDER_8
, /* SWR SPK CH2 */
451 INTn_1_INP_SEL_ZERO
= 0,
467 INTn_2_INP_SEL_ZERO
= 0,
476 INTn_2_INP_SEL_PROXIMITY
,
479 struct interp_sample_rate
{
484 static const struct interp_sample_rate sr_val_tbl
[] = {
498 struct wcd934x_mbhc_zdet_param
{
507 struct wcd_slim_codec_dai_data
{
508 struct list_head slim_ch_list
;
509 struct slim_stream_config sconfig
;
510 struct slim_stream_runtime
*sruntime
;
513 static const struct regmap_range_cfg wcd934x_ifc_ranges
[] = {
515 .name
= "WCD9335-IFC-DEV",
518 .selector_reg
= 0x800,
519 .selector_mask
= 0xfff,
521 .window_start
= 0x800,
526 static const struct regmap_config wcd934x_ifc_regmap_config
= {
529 .max_register
= 0xffff,
530 .ranges
= wcd934x_ifc_ranges
,
531 .num_ranges
= ARRAY_SIZE(wcd934x_ifc_ranges
),
534 struct wcd934x_codec
{
538 struct regmap
*regmap
;
539 struct regmap
*if_regmap
;
540 struct slim_device
*sdev
;
541 struct slim_device
*sidev
;
542 struct wcd_clsh_ctrl
*clsh_ctrl
;
543 struct snd_soc_component
*component
;
544 struct wcd934x_slim_ch rx_chs
[WCD934X_RX_MAX
];
545 struct wcd934x_slim_ch tx_chs
[WCD934X_TX_MAX
];
546 struct wcd_slim_codec_dai_data dai
[NUM_CODEC_DAIS
];
552 u32 tx_port_value
[WCD934X_TX_MAX
];
553 u32 rx_port_value
[WCD934X_RX_MAX
];
555 int dmic_0_1_clk_cnt
;
556 int dmic_2_3_clk_cnt
;
557 int dmic_4_5_clk_cnt
;
558 int dmic_sample_rate
;
559 int comp_enabled
[COMPANDER_MAX
];
561 struct mutex sysclk_mutex
;
563 struct wcd_mbhc
*mbhc
;
564 struct wcd_mbhc_config mbhc_cfg
;
565 struct wcd_mbhc_intr intr_ids
;
567 struct mutex micb_lock
;
568 u32 micb_ref
[WCD934X_MAX_MICBIAS
];
569 u32 pullup_ref
[WCD934X_MAX_MICBIAS
];
573 #define to_wcd934x_codec(_hw) container_of(_hw, struct wcd934x_codec, hw)
575 struct wcd_iir_filter_ctl
{
576 unsigned int iir_idx
;
577 unsigned int band_idx
;
578 struct soc_bytes_ext bytes_ext
;
581 static const DECLARE_TLV_DB_SCALE(digital_gain
, -8400, 100, -8400);
582 static const DECLARE_TLV_DB_SCALE(line_gain
, 0, 7, 1);
583 static const DECLARE_TLV_DB_SCALE(analog_gain
, 0, 25, 1);
584 static const DECLARE_TLV_DB_SCALE(ear_pa_gain
, 0, 150, 0);
586 /* Cutoff frequency for high pass filter */
587 static const char * const cf_text
[] = {
588 "CF_NEG_3DB_4HZ", "CF_NEG_3DB_75HZ", "CF_NEG_3DB_150HZ"
591 static const char * const rx_cf_text
[] = {
592 "CF_NEG_3DB_4HZ", "CF_NEG_3DB_75HZ", "CF_NEG_3DB_150HZ",
596 static const char * const rx_hph_mode_mux_text
[] = {
597 "Class H Invalid", "Class-H Hi-Fi", "Class-H Low Power", "Class-AB",
598 "Class-H Hi-Fi Low Power"
601 static const char *const slim_rx_mux_text
[] = {
602 "ZERO", "AIF1_PB", "AIF2_PB", "AIF3_PB", "AIF4_PB",
605 static const char * const rx_int0_7_mix_mux_text
[] = {
606 "ZERO", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5",
607 "RX6", "RX7", "PROXIMITY"
610 static const char * const rx_int_mix_mux_text
[] = {
611 "ZERO", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5",
615 static const char * const rx_prim_mix_text
[] = {
616 "ZERO", "DEC0", "DEC1", "IIR0", "IIR1", "RX0", "RX1", "RX2",
617 "RX3", "RX4", "RX5", "RX6", "RX7"
620 static const char * const rx_sidetone_mix_text
[] = {
621 "ZERO", "SRC0", "SRC1", "SRC_SUM"
624 static const char * const iir_inp_mux_text
[] = {
625 "ZERO", "DEC0", "DEC1", "DEC2", "DEC3", "DEC4", "DEC5", "DEC6",
626 "DEC7", "DEC8", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5", "RX6", "RX7"
629 static const char * const rx_int_dem_inp_mux_text
[] = {
630 "NORMAL_DSM_OUT", "CLSH_DSM_OUT",
633 static const char * const rx_int0_1_interp_mux_text
[] = {
634 "ZERO", "RX INT0_1 MIX1",
637 static const char * const rx_int1_1_interp_mux_text
[] = {
638 "ZERO", "RX INT1_1 MIX1",
641 static const char * const rx_int2_1_interp_mux_text
[] = {
642 "ZERO", "RX INT2_1 MIX1",
645 static const char * const rx_int3_1_interp_mux_text
[] = {
646 "ZERO", "RX INT3_1 MIX1",
649 static const char * const rx_int4_1_interp_mux_text
[] = {
650 "ZERO", "RX INT4_1 MIX1",
653 static const char * const rx_int7_1_interp_mux_text
[] = {
654 "ZERO", "RX INT7_1 MIX1",
657 static const char * const rx_int8_1_interp_mux_text
[] = {
658 "ZERO", "RX INT8_1 MIX1",
661 static const char * const rx_int0_2_interp_mux_text
[] = {
662 "ZERO", "RX INT0_2 MUX",
665 static const char * const rx_int1_2_interp_mux_text
[] = {
666 "ZERO", "RX INT1_2 MUX",
669 static const char * const rx_int2_2_interp_mux_text
[] = {
670 "ZERO", "RX INT2_2 MUX",
673 static const char * const rx_int3_2_interp_mux_text
[] = {
674 "ZERO", "RX INT3_2 MUX",
677 static const char * const rx_int4_2_interp_mux_text
[] = {
678 "ZERO", "RX INT4_2 MUX",
681 static const char * const rx_int7_2_interp_mux_text
[] = {
682 "ZERO", "RX INT7_2 MUX",
685 static const char * const rx_int8_2_interp_mux_text
[] = {
686 "ZERO", "RX INT8_2 MUX",
689 static const char * const dmic_mux_text
[] = {
690 "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3", "DMIC4", "DMIC5"
693 static const char * const amic_mux_text
[] = {
694 "ZERO", "ADC1", "ADC2", "ADC3", "ADC4"
697 static const char * const amic4_5_sel_text
[] = {
701 static const char * const adc_mux_text
[] = {
702 "DMIC", "AMIC", "ANC_FB_TUNE1", "ANC_FB_TUNE2"
705 static const char * const cdc_if_tx0_mux_text
[] = {
706 "ZERO", "RX_MIX_TX0", "DEC0", "DEC0_192"
709 static const char * const cdc_if_tx1_mux_text
[] = {
710 "ZERO", "RX_MIX_TX1", "DEC1", "DEC1_192"
713 static const char * const cdc_if_tx2_mux_text
[] = {
714 "ZERO", "RX_MIX_TX2", "DEC2", "DEC2_192"
717 static const char * const cdc_if_tx3_mux_text
[] = {
718 "ZERO", "RX_MIX_TX3", "DEC3", "DEC3_192"
721 static const char * const cdc_if_tx4_mux_text
[] = {
722 "ZERO", "RX_MIX_TX4", "DEC4", "DEC4_192"
725 static const char * const cdc_if_tx5_mux_text
[] = {
726 "ZERO", "RX_MIX_TX5", "DEC5", "DEC5_192"
729 static const char * const cdc_if_tx6_mux_text
[] = {
730 "ZERO", "RX_MIX_TX6", "DEC6", "DEC6_192"
733 static const char * const cdc_if_tx7_mux_text
[] = {
734 "ZERO", "RX_MIX_TX7", "DEC7", "DEC7_192"
737 static const char * const cdc_if_tx8_mux_text
[] = {
738 "ZERO", "RX_MIX_TX8", "DEC8", "DEC8_192"
741 static const char * const cdc_if_tx9_mux_text
[] = {
742 "ZERO", "DEC7", "DEC7_192"
745 static const char * const cdc_if_tx10_mux_text
[] = {
746 "ZERO", "DEC6", "DEC6_192"
749 static const char * const cdc_if_tx11_mux_text
[] = {
750 "DEC_0_5", "DEC_9_12", "MAD_AUDIO", "MAD_BRDCST"
753 static const char * const cdc_if_tx11_inp1_mux_text
[] = {
754 "ZERO", "DEC0", "DEC1", "DEC2", "DEC3", "DEC4",
755 "DEC5", "RX_MIX_TX5", "DEC9_10", "DEC11_12"
758 static const char * const cdc_if_tx13_mux_text
[] = {
759 "CDC_DEC_5", "MAD_BRDCST"
762 static const char * const cdc_if_tx13_inp1_mux_text
[] = {
763 "ZERO", "DEC5", "DEC5_192"
766 static const struct soc_enum cf_dec0_enum
=
767 SOC_ENUM_SINGLE(WCD934X_CDC_TX0_TX_PATH_CFG0
, 5, 3, cf_text
);
769 static const struct soc_enum cf_dec1_enum
=
770 SOC_ENUM_SINGLE(WCD934X_CDC_TX1_TX_PATH_CFG0
, 5, 3, cf_text
);
772 static const struct soc_enum cf_dec2_enum
=
773 SOC_ENUM_SINGLE(WCD934X_CDC_TX2_TX_PATH_CFG0
, 5, 3, cf_text
);
775 static const struct soc_enum cf_dec3_enum
=
776 SOC_ENUM_SINGLE(WCD934X_CDC_TX3_TX_PATH_CFG0
, 5, 3, cf_text
);
778 static const struct soc_enum cf_dec4_enum
=
779 SOC_ENUM_SINGLE(WCD934X_CDC_TX4_TX_PATH_CFG0
, 5, 3, cf_text
);
781 static const struct soc_enum cf_dec5_enum
=
782 SOC_ENUM_SINGLE(WCD934X_CDC_TX5_TX_PATH_CFG0
, 5, 3, cf_text
);
784 static const struct soc_enum cf_dec6_enum
=
785 SOC_ENUM_SINGLE(WCD934X_CDC_TX6_TX_PATH_CFG0
, 5, 3, cf_text
);
787 static const struct soc_enum cf_dec7_enum
=
788 SOC_ENUM_SINGLE(WCD934X_CDC_TX7_TX_PATH_CFG0
, 5, 3, cf_text
);
790 static const struct soc_enum cf_dec8_enum
=
791 SOC_ENUM_SINGLE(WCD934X_CDC_TX8_TX_PATH_CFG0
, 5, 3, cf_text
);
793 static const struct soc_enum cf_int0_1_enum
=
794 SOC_ENUM_SINGLE(WCD934X_CDC_RX0_RX_PATH_CFG2
, 0, 4, rx_cf_text
);
796 static SOC_ENUM_SINGLE_DECL(cf_int0_2_enum
, WCD934X_CDC_RX0_RX_PATH_MIX_CFG
, 2,
799 static const struct soc_enum cf_int1_1_enum
=
800 SOC_ENUM_SINGLE(WCD934X_CDC_RX1_RX_PATH_CFG2
, 0, 4, rx_cf_text
);
802 static SOC_ENUM_SINGLE_DECL(cf_int1_2_enum
, WCD934X_CDC_RX1_RX_PATH_MIX_CFG
, 2,
805 static const struct soc_enum cf_int2_1_enum
=
806 SOC_ENUM_SINGLE(WCD934X_CDC_RX2_RX_PATH_CFG2
, 0, 4, rx_cf_text
);
808 static SOC_ENUM_SINGLE_DECL(cf_int2_2_enum
, WCD934X_CDC_RX2_RX_PATH_MIX_CFG
, 2,
811 static const struct soc_enum cf_int3_1_enum
=
812 SOC_ENUM_SINGLE(WCD934X_CDC_RX3_RX_PATH_CFG2
, 0, 4, rx_cf_text
);
814 static SOC_ENUM_SINGLE_DECL(cf_int3_2_enum
, WCD934X_CDC_RX3_RX_PATH_MIX_CFG
, 2,
817 static const struct soc_enum cf_int4_1_enum
=
818 SOC_ENUM_SINGLE(WCD934X_CDC_RX4_RX_PATH_CFG2
, 0, 4, rx_cf_text
);
820 static SOC_ENUM_SINGLE_DECL(cf_int4_2_enum
, WCD934X_CDC_RX4_RX_PATH_MIX_CFG
, 2,
823 static const struct soc_enum cf_int7_1_enum
=
824 SOC_ENUM_SINGLE(WCD934X_CDC_RX7_RX_PATH_CFG2
, 0, 4, rx_cf_text
);
826 static SOC_ENUM_SINGLE_DECL(cf_int7_2_enum
, WCD934X_CDC_RX7_RX_PATH_MIX_CFG
, 2,
829 static const struct soc_enum cf_int8_1_enum
=
830 SOC_ENUM_SINGLE(WCD934X_CDC_RX8_RX_PATH_CFG2
, 0, 4, rx_cf_text
);
832 static SOC_ENUM_SINGLE_DECL(cf_int8_2_enum
, WCD934X_CDC_RX8_RX_PATH_MIX_CFG
, 2,
835 static const struct soc_enum rx_hph_mode_mux_enum
=
836 SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_hph_mode_mux_text
),
837 rx_hph_mode_mux_text
);
839 static const struct soc_enum slim_rx_mux_enum
=
840 SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(slim_rx_mux_text
), slim_rx_mux_text
);
842 static const struct soc_enum rx_int0_2_mux_chain_enum
=
843 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT0_CFG1
, 0, 10,
844 rx_int0_7_mix_mux_text
);
846 static const struct soc_enum rx_int1_2_mux_chain_enum
=
847 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT1_CFG1
, 0, 9,
848 rx_int_mix_mux_text
);
850 static const struct soc_enum rx_int2_2_mux_chain_enum
=
851 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT2_CFG1
, 0, 9,
852 rx_int_mix_mux_text
);
854 static const struct soc_enum rx_int3_2_mux_chain_enum
=
855 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT3_CFG1
, 0, 9,
856 rx_int_mix_mux_text
);
858 static const struct soc_enum rx_int4_2_mux_chain_enum
=
859 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT4_CFG1
, 0, 9,
860 rx_int_mix_mux_text
);
862 static const struct soc_enum rx_int7_2_mux_chain_enum
=
863 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT7_CFG1
, 0, 10,
864 rx_int0_7_mix_mux_text
);
866 static const struct soc_enum rx_int8_2_mux_chain_enum
=
867 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT8_CFG1
, 0, 9,
868 rx_int_mix_mux_text
);
870 static const struct soc_enum rx_int0_1_mix_inp0_chain_enum
=
871 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT0_CFG0
, 0, 13,
874 static const struct soc_enum rx_int0_1_mix_inp1_chain_enum
=
875 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT0_CFG0
, 4, 13,
878 static const struct soc_enum rx_int0_1_mix_inp2_chain_enum
=
879 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT0_CFG1
, 4, 13,
882 static const struct soc_enum rx_int1_1_mix_inp0_chain_enum
=
883 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT1_CFG0
, 0, 13,
886 static const struct soc_enum rx_int1_1_mix_inp1_chain_enum
=
887 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT1_CFG0
, 4, 13,
890 static const struct soc_enum rx_int1_1_mix_inp2_chain_enum
=
891 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT1_CFG1
, 4, 13,
894 static const struct soc_enum rx_int2_1_mix_inp0_chain_enum
=
895 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT2_CFG0
, 0, 13,
898 static const struct soc_enum rx_int2_1_mix_inp1_chain_enum
=
899 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT2_CFG0
, 4, 13,
902 static const struct soc_enum rx_int2_1_mix_inp2_chain_enum
=
903 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT2_CFG1
, 4, 13,
906 static const struct soc_enum rx_int3_1_mix_inp0_chain_enum
=
907 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT3_CFG0
, 0, 13,
910 static const struct soc_enum rx_int3_1_mix_inp1_chain_enum
=
911 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT3_CFG0
, 4, 13,
914 static const struct soc_enum rx_int3_1_mix_inp2_chain_enum
=
915 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT3_CFG1
, 4, 13,
918 static const struct soc_enum rx_int4_1_mix_inp0_chain_enum
=
919 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT4_CFG0
, 0, 13,
922 static const struct soc_enum rx_int4_1_mix_inp1_chain_enum
=
923 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT4_CFG0
, 4, 13,
926 static const struct soc_enum rx_int4_1_mix_inp2_chain_enum
=
927 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT4_CFG1
, 4, 13,
930 static const struct soc_enum rx_int7_1_mix_inp0_chain_enum
=
931 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT7_CFG0
, 0, 13,
934 static const struct soc_enum rx_int7_1_mix_inp1_chain_enum
=
935 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT7_CFG0
, 4, 13,
938 static const struct soc_enum rx_int7_1_mix_inp2_chain_enum
=
939 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT7_CFG1
, 4, 13,
942 static const struct soc_enum rx_int8_1_mix_inp0_chain_enum
=
943 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT8_CFG0
, 0, 13,
946 static const struct soc_enum rx_int8_1_mix_inp1_chain_enum
=
947 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT8_CFG0
, 4, 13,
950 static const struct soc_enum rx_int8_1_mix_inp2_chain_enum
=
951 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_RX_INT8_CFG1
, 4, 13,
954 static const struct soc_enum rx_int0_mix2_inp_mux_enum
=
955 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0
, 0, 4,
956 rx_sidetone_mix_text
);
958 static const struct soc_enum rx_int1_mix2_inp_mux_enum
=
959 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0
, 2, 4,
960 rx_sidetone_mix_text
);
962 static const struct soc_enum rx_int2_mix2_inp_mux_enum
=
963 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0
, 4, 4,
964 rx_sidetone_mix_text
);
966 static const struct soc_enum rx_int3_mix2_inp_mux_enum
=
967 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0
, 6, 4,
968 rx_sidetone_mix_text
);
970 static const struct soc_enum rx_int4_mix2_inp_mux_enum
=
971 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_SIDETONE_SRC_CFG1
, 0, 4,
972 rx_sidetone_mix_text
);
974 static const struct soc_enum rx_int7_mix2_inp_mux_enum
=
975 SOC_ENUM_SINGLE(WCD934X_CDC_RX_INP_MUX_SIDETONE_SRC_CFG1
, 2, 4,
976 rx_sidetone_mix_text
);
978 static const struct soc_enum iir0_inp0_mux_enum
=
979 SOC_ENUM_SINGLE(WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG0
,
980 0, 18, iir_inp_mux_text
);
982 static const struct soc_enum iir0_inp1_mux_enum
=
983 SOC_ENUM_SINGLE(WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG1
,
984 0, 18, iir_inp_mux_text
);
986 static const struct soc_enum iir0_inp2_mux_enum
=
987 SOC_ENUM_SINGLE(WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG2
,
988 0, 18, iir_inp_mux_text
);
990 static const struct soc_enum iir0_inp3_mux_enum
=
991 SOC_ENUM_SINGLE(WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG3
,
992 0, 18, iir_inp_mux_text
);
994 static const struct soc_enum iir1_inp0_mux_enum
=
995 SOC_ENUM_SINGLE(WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG0
,
996 0, 18, iir_inp_mux_text
);
998 static const struct soc_enum iir1_inp1_mux_enum
=
999 SOC_ENUM_SINGLE(WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG1
,
1000 0, 18, iir_inp_mux_text
);
1002 static const struct soc_enum iir1_inp2_mux_enum
=
1003 SOC_ENUM_SINGLE(WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG2
,
1004 0, 18, iir_inp_mux_text
);
1006 static const struct soc_enum iir1_inp3_mux_enum
=
1007 SOC_ENUM_SINGLE(WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG3
,
1008 0, 18, iir_inp_mux_text
);
1010 static const struct soc_enum rx_int0_dem_inp_mux_enum
=
1011 SOC_ENUM_SINGLE(WCD934X_CDC_RX0_RX_PATH_SEC0
, 0,
1012 ARRAY_SIZE(rx_int_dem_inp_mux_text
),
1013 rx_int_dem_inp_mux_text
);
1015 static const struct soc_enum rx_int1_dem_inp_mux_enum
=
1016 SOC_ENUM_SINGLE(WCD934X_CDC_RX1_RX_PATH_SEC0
, 0,
1017 ARRAY_SIZE(rx_int_dem_inp_mux_text
),
1018 rx_int_dem_inp_mux_text
);
1020 static const struct soc_enum rx_int2_dem_inp_mux_enum
=
1021 SOC_ENUM_SINGLE(WCD934X_CDC_RX2_RX_PATH_SEC0
, 0,
1022 ARRAY_SIZE(rx_int_dem_inp_mux_text
),
1023 rx_int_dem_inp_mux_text
);
1025 static const struct soc_enum tx_adc_mux0_enum
=
1026 SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1
, 0,
1027 ARRAY_SIZE(adc_mux_text
), adc_mux_text
);
1028 static const struct soc_enum tx_adc_mux1_enum
=
1029 SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX1_CFG1
, 0,
1030 ARRAY_SIZE(adc_mux_text
), adc_mux_text
);
1031 static const struct soc_enum tx_adc_mux2_enum
=
1032 SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX2_CFG1
, 0,
1033 ARRAY_SIZE(adc_mux_text
), adc_mux_text
);
1034 static const struct soc_enum tx_adc_mux3_enum
=
1035 SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG1
, 0,
1036 ARRAY_SIZE(adc_mux_text
), adc_mux_text
);
1037 static const struct soc_enum tx_adc_mux4_enum
=
1038 SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1
, 2,
1039 ARRAY_SIZE(adc_mux_text
), adc_mux_text
);
1040 static const struct soc_enum tx_adc_mux5_enum
=
1041 SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX1_CFG1
, 2,
1042 ARRAY_SIZE(adc_mux_text
), adc_mux_text
);
1043 static const struct soc_enum tx_adc_mux6_enum
=
1044 SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX2_CFG1
, 2,
1045 ARRAY_SIZE(adc_mux_text
), adc_mux_text
);
1046 static const struct soc_enum tx_adc_mux7_enum
=
1047 SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG1
, 2,
1048 ARRAY_SIZE(adc_mux_text
), adc_mux_text
);
1049 static const struct soc_enum tx_adc_mux8_enum
=
1050 SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX1_CFG1
, 4,
1051 ARRAY_SIZE(adc_mux_text
), adc_mux_text
);
1053 static const struct soc_enum rx_int0_1_interp_mux_enum
=
1054 SOC_ENUM_SINGLE(SND_SOC_NOPM
, 0, 2,
1055 rx_int0_1_interp_mux_text
);
1057 static const struct soc_enum rx_int1_1_interp_mux_enum
=
1058 SOC_ENUM_SINGLE(SND_SOC_NOPM
, 0, 2,
1059 rx_int1_1_interp_mux_text
);
1061 static const struct soc_enum rx_int2_1_interp_mux_enum
=
1062 SOC_ENUM_SINGLE(SND_SOC_NOPM
, 0, 2,
1063 rx_int2_1_interp_mux_text
);
1065 static const struct soc_enum rx_int3_1_interp_mux_enum
=
1066 SOC_ENUM_SINGLE(SND_SOC_NOPM
, 0, 2, rx_int3_1_interp_mux_text
);
1068 static const struct soc_enum rx_int4_1_interp_mux_enum
=
1069 SOC_ENUM_SINGLE(SND_SOC_NOPM
, 0, 2, rx_int4_1_interp_mux_text
);
1071 static const struct soc_enum rx_int7_1_interp_mux_enum
=
1072 SOC_ENUM_SINGLE(SND_SOC_NOPM
, 0, 2, rx_int7_1_interp_mux_text
);
1074 static const struct soc_enum rx_int8_1_interp_mux_enum
=
1075 SOC_ENUM_SINGLE(SND_SOC_NOPM
, 0, 2, rx_int8_1_interp_mux_text
);
1077 static const struct soc_enum rx_int0_2_interp_mux_enum
=
1078 SOC_ENUM_SINGLE(SND_SOC_NOPM
, 0, 2, rx_int0_2_interp_mux_text
);
1080 static const struct soc_enum rx_int1_2_interp_mux_enum
=
1081 SOC_ENUM_SINGLE(SND_SOC_NOPM
, 0, 2, rx_int1_2_interp_mux_text
);
1083 static const struct soc_enum rx_int2_2_interp_mux_enum
=
1084 SOC_ENUM_SINGLE(SND_SOC_NOPM
, 0, 2, rx_int2_2_interp_mux_text
);
1086 static const struct soc_enum rx_int3_2_interp_mux_enum
=
1087 SOC_ENUM_SINGLE(SND_SOC_NOPM
, 0, 2, rx_int3_2_interp_mux_text
);
1089 static const struct soc_enum rx_int4_2_interp_mux_enum
=
1090 SOC_ENUM_SINGLE(SND_SOC_NOPM
, 0, 2, rx_int4_2_interp_mux_text
);
1092 static const struct soc_enum rx_int7_2_interp_mux_enum
=
1093 SOC_ENUM_SINGLE(SND_SOC_NOPM
, 0, 2, rx_int7_2_interp_mux_text
);
1095 static const struct soc_enum rx_int8_2_interp_mux_enum
=
1096 SOC_ENUM_SINGLE(SND_SOC_NOPM
, 0, 2, rx_int8_2_interp_mux_text
);
1098 static const struct soc_enum tx_dmic_mux0_enum
=
1099 SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG0
, 3, 7,
1102 static const struct soc_enum tx_dmic_mux1_enum
=
1103 SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX1_CFG0
, 3, 7,
1106 static const struct soc_enum tx_dmic_mux2_enum
=
1107 SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX2_CFG0
, 3, 7,
1110 static const struct soc_enum tx_dmic_mux3_enum
=
1111 SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG0
, 3, 7,
1114 static const struct soc_enum tx_dmic_mux4_enum
=
1115 SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0
, 3, 7,
1118 static const struct soc_enum tx_dmic_mux5_enum
=
1119 SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX5_CFG0
, 3, 7,
1122 static const struct soc_enum tx_dmic_mux6_enum
=
1123 SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX6_CFG0
, 3, 7,
1126 static const struct soc_enum tx_dmic_mux7_enum
=
1127 SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX7_CFG0
, 3, 7,
1130 static const struct soc_enum tx_dmic_mux8_enum
=
1131 SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX8_CFG0
, 3, 7,
1134 static const struct soc_enum tx_amic_mux0_enum
=
1135 SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG0
, 0, 5,
1137 static const struct soc_enum tx_amic_mux1_enum
=
1138 SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX1_CFG0
, 0, 5,
1140 static const struct soc_enum tx_amic_mux2_enum
=
1141 SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX2_CFG0
, 0, 5,
1143 static const struct soc_enum tx_amic_mux3_enum
=
1144 SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG0
, 0, 5,
1146 static const struct soc_enum tx_amic_mux4_enum
=
1147 SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0
, 0, 5,
1149 static const struct soc_enum tx_amic_mux5_enum
=
1150 SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX5_CFG0
, 0, 5,
1152 static const struct soc_enum tx_amic_mux6_enum
=
1153 SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX6_CFG0
, 0, 5,
1155 static const struct soc_enum tx_amic_mux7_enum
=
1156 SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX7_CFG0
, 0, 5,
1158 static const struct soc_enum tx_amic_mux8_enum
=
1159 SOC_ENUM_SINGLE(WCD934X_CDC_TX_INP_MUX_ADC_MUX8_CFG0
, 0, 5,
1162 static const struct soc_enum tx_amic4_5_enum
=
1163 SOC_ENUM_SINGLE(WCD934X_TX_NEW_AMIC_4_5_SEL
, 7, 2, amic4_5_sel_text
);
1165 static const struct soc_enum cdc_if_tx0_mux_enum
=
1166 SOC_ENUM_SINGLE(WCD934X_CDC_IF_ROUTER_TX_MUX_CFG0
, 0,
1167 ARRAY_SIZE(cdc_if_tx0_mux_text
), cdc_if_tx0_mux_text
);
1168 static const struct soc_enum cdc_if_tx1_mux_enum
=
1169 SOC_ENUM_SINGLE(WCD934X_CDC_IF_ROUTER_TX_MUX_CFG0
, 2,
1170 ARRAY_SIZE(cdc_if_tx1_mux_text
), cdc_if_tx1_mux_text
);
1171 static const struct soc_enum cdc_if_tx2_mux_enum
=
1172 SOC_ENUM_SINGLE(WCD934X_CDC_IF_ROUTER_TX_MUX_CFG0
, 4,
1173 ARRAY_SIZE(cdc_if_tx2_mux_text
), cdc_if_tx2_mux_text
);
1174 static const struct soc_enum cdc_if_tx3_mux_enum
=
1175 SOC_ENUM_SINGLE(WCD934X_CDC_IF_ROUTER_TX_MUX_CFG0
, 6,
1176 ARRAY_SIZE(cdc_if_tx3_mux_text
), cdc_if_tx3_mux_text
);
1177 static const struct soc_enum cdc_if_tx4_mux_enum
=
1178 SOC_ENUM_SINGLE(WCD934X_CDC_IF_ROUTER_TX_MUX_CFG1
, 0,
1179 ARRAY_SIZE(cdc_if_tx4_mux_text
), cdc_if_tx4_mux_text
);
1180 static const struct soc_enum cdc_if_tx5_mux_enum
=
1181 SOC_ENUM_SINGLE(WCD934X_CDC_IF_ROUTER_TX_MUX_CFG1
, 2,
1182 ARRAY_SIZE(cdc_if_tx5_mux_text
), cdc_if_tx5_mux_text
);
1183 static const struct soc_enum cdc_if_tx6_mux_enum
=
1184 SOC_ENUM_SINGLE(WCD934X_CDC_IF_ROUTER_TX_MUX_CFG1
, 4,
1185 ARRAY_SIZE(cdc_if_tx6_mux_text
), cdc_if_tx6_mux_text
);
1186 static const struct soc_enum cdc_if_tx7_mux_enum
=
1187 SOC_ENUM_SINGLE(WCD934X_CDC_IF_ROUTER_TX_MUX_CFG1
, 6,
1188 ARRAY_SIZE(cdc_if_tx7_mux_text
), cdc_if_tx7_mux_text
);
1189 static const struct soc_enum cdc_if_tx8_mux_enum
=
1190 SOC_ENUM_SINGLE(WCD934X_CDC_IF_ROUTER_TX_MUX_CFG2
, 0,
1191 ARRAY_SIZE(cdc_if_tx8_mux_text
), cdc_if_tx8_mux_text
);
1192 static const struct soc_enum cdc_if_tx9_mux_enum
=
1193 SOC_ENUM_SINGLE(WCD934X_CDC_IF_ROUTER_TX_MUX_CFG2
, 2,
1194 ARRAY_SIZE(cdc_if_tx9_mux_text
), cdc_if_tx9_mux_text
);
1195 static const struct soc_enum cdc_if_tx10_mux_enum
=
1196 SOC_ENUM_SINGLE(WCD934X_CDC_IF_ROUTER_TX_MUX_CFG2
, 4,
1197 ARRAY_SIZE(cdc_if_tx10_mux_text
), cdc_if_tx10_mux_text
);
1198 static const struct soc_enum cdc_if_tx11_inp1_mux_enum
=
1199 SOC_ENUM_SINGLE(WCD934X_CDC_IF_ROUTER_TX_MUX_CFG3
, 0,
1200 ARRAY_SIZE(cdc_if_tx11_inp1_mux_text
),
1201 cdc_if_tx11_inp1_mux_text
);
1202 static const struct soc_enum cdc_if_tx11_mux_enum
=
1203 SOC_ENUM_SINGLE(WCD934X_DATA_HUB_SB_TX11_INP_CFG
, 0,
1204 ARRAY_SIZE(cdc_if_tx11_mux_text
), cdc_if_tx11_mux_text
);
1205 static const struct soc_enum cdc_if_tx13_inp1_mux_enum
=
1206 SOC_ENUM_SINGLE(WCD934X_CDC_IF_ROUTER_TX_MUX_CFG3
, 4,
1207 ARRAY_SIZE(cdc_if_tx13_inp1_mux_text
),
1208 cdc_if_tx13_inp1_mux_text
);
1209 static const struct soc_enum cdc_if_tx13_mux_enum
=
1210 SOC_ENUM_SINGLE(WCD934X_DATA_HUB_SB_TX13_INP_CFG
, 0,
1211 ARRAY_SIZE(cdc_if_tx13_mux_text
), cdc_if_tx13_mux_text
);
1213 static const struct wcd_mbhc_field wcd_mbhc_fields
[WCD_MBHC_REG_FUNC_MAX
] = {
1214 WCD_MBHC_FIELD(WCD_MBHC_L_DET_EN
, WCD934X_ANA_MBHC_MECH
, 0x80),
1215 WCD_MBHC_FIELD(WCD_MBHC_GND_DET_EN
, WCD934X_ANA_MBHC_MECH
, 0x40),
1216 WCD_MBHC_FIELD(WCD_MBHC_MECH_DETECTION_TYPE
, WCD934X_ANA_MBHC_MECH
, 0x20),
1217 WCD_MBHC_FIELD(WCD_MBHC_MIC_CLAMP_CTL
, WCD934X_MBHC_NEW_PLUG_DETECT_CTL
, 0x30),
1218 WCD_MBHC_FIELD(WCD_MBHC_ELECT_DETECTION_TYPE
, WCD934X_ANA_MBHC_ELECT
, 0x08),
1219 WCD_MBHC_FIELD(WCD_MBHC_HS_L_DET_PULL_UP_CTRL
, WCD934X_MBHC_NEW_PLUG_DETECT_CTL
, 0xC0),
1220 WCD_MBHC_FIELD(WCD_MBHC_HS_L_DET_PULL_UP_COMP_CTRL
, WCD934X_ANA_MBHC_MECH
, 0x04),
1221 WCD_MBHC_FIELD(WCD_MBHC_HPHL_PLUG_TYPE
, WCD934X_ANA_MBHC_MECH
, 0x10),
1222 WCD_MBHC_FIELD(WCD_MBHC_GND_PLUG_TYPE
, WCD934X_ANA_MBHC_MECH
, 0x08),
1223 WCD_MBHC_FIELD(WCD_MBHC_SW_HPH_LP_100K_TO_GND
, WCD934X_ANA_MBHC_MECH
, 0x01),
1224 WCD_MBHC_FIELD(WCD_MBHC_ELECT_SCHMT_ISRC
, WCD934X_ANA_MBHC_ELECT
, 0x06),
1225 WCD_MBHC_FIELD(WCD_MBHC_FSM_EN
, WCD934X_ANA_MBHC_ELECT
, 0x80),
1226 WCD_MBHC_FIELD(WCD_MBHC_INSREM_DBNC
, WCD934X_MBHC_NEW_PLUG_DETECT_CTL
, 0x0F),
1227 WCD_MBHC_FIELD(WCD_MBHC_BTN_DBNC
, WCD934X_MBHC_NEW_CTL_1
, 0x03),
1228 WCD_MBHC_FIELD(WCD_MBHC_HS_VREF
, WCD934X_MBHC_NEW_CTL_2
, 0x03),
1229 WCD_MBHC_FIELD(WCD_MBHC_HS_COMP_RESULT
, WCD934X_ANA_MBHC_RESULT_3
, 0x08),
1230 WCD_MBHC_FIELD(WCD_MBHC_IN2P_CLAMP_STATE
, WCD934X_ANA_MBHC_RESULT_3
, 0x10),
1231 WCD_MBHC_FIELD(WCD_MBHC_MIC_SCHMT_RESULT
, WCD934X_ANA_MBHC_RESULT_3
, 0x20),
1232 WCD_MBHC_FIELD(WCD_MBHC_HPHL_SCHMT_RESULT
, WCD934X_ANA_MBHC_RESULT_3
, 0x80),
1233 WCD_MBHC_FIELD(WCD_MBHC_HPHR_SCHMT_RESULT
, WCD934X_ANA_MBHC_RESULT_3
, 0x40),
1234 WCD_MBHC_FIELD(WCD_MBHC_OCP_FSM_EN
, WCD934X_HPH_OCP_CTL
, 0x10),
1235 WCD_MBHC_FIELD(WCD_MBHC_BTN_RESULT
, WCD934X_ANA_MBHC_RESULT_3
, 0x07),
1236 WCD_MBHC_FIELD(WCD_MBHC_BTN_ISRC_CTL
, WCD934X_ANA_MBHC_ELECT
, 0x70),
1237 WCD_MBHC_FIELD(WCD_MBHC_ELECT_RESULT
, WCD934X_ANA_MBHC_RESULT_3
, 0xFF),
1238 WCD_MBHC_FIELD(WCD_MBHC_MICB_CTRL
, WCD934X_ANA_MICB2
, 0xC0),
1239 WCD_MBHC_FIELD(WCD_MBHC_HPH_CNP_WG_TIME
, WCD934X_HPH_CNP_WG_TIME
, 0xFF),
1240 WCD_MBHC_FIELD(WCD_MBHC_HPHR_PA_EN
, WCD934X_ANA_HPH
, 0x40),
1241 WCD_MBHC_FIELD(WCD_MBHC_HPHL_PA_EN
, WCD934X_ANA_HPH
, 0x80),
1242 WCD_MBHC_FIELD(WCD_MBHC_HPH_PA_EN
, WCD934X_ANA_HPH
, 0xC0),
1243 WCD_MBHC_FIELD(WCD_MBHC_SWCH_LEVEL_REMOVE
, WCD934X_ANA_MBHC_RESULT_3
, 0x10),
1244 WCD_MBHC_FIELD(WCD_MBHC_ANC_DET_EN
, WCD934X_MBHC_CTL_BCS
, 0x02),
1245 WCD_MBHC_FIELD(WCD_MBHC_FSM_STATUS
, WCD934X_MBHC_STATUS_SPARE_1
, 0x01),
1246 WCD_MBHC_FIELD(WCD_MBHC_MUX_CTL
, WCD934X_MBHC_NEW_CTL_2
, 0x70),
1247 WCD_MBHC_FIELD(WCD_MBHC_MOISTURE_STATUS
, WCD934X_MBHC_NEW_FSM_STATUS
, 0x20),
1248 WCD_MBHC_FIELD(WCD_MBHC_HPHR_GND
, WCD934X_HPH_PA_CTL2
, 0x40),
1249 WCD_MBHC_FIELD(WCD_MBHC_HPHL_GND
, WCD934X_HPH_PA_CTL2
, 0x10),
1250 WCD_MBHC_FIELD(WCD_MBHC_HPHL_OCP_DET_EN
, WCD934X_HPH_L_TEST
, 0x01),
1251 WCD_MBHC_FIELD(WCD_MBHC_HPHR_OCP_DET_EN
, WCD934X_HPH_R_TEST
, 0x01),
1252 WCD_MBHC_FIELD(WCD_MBHC_HPHL_OCP_STATUS
, WCD934X_INTR_PIN1_STATUS0
, 0x04),
1253 WCD_MBHC_FIELD(WCD_MBHC_HPHR_OCP_STATUS
, WCD934X_INTR_PIN1_STATUS0
, 0x08),
1254 WCD_MBHC_FIELD(WCD_MBHC_ADC_EN
, WCD934X_MBHC_NEW_CTL_1
, 0x08),
1255 WCD_MBHC_FIELD(WCD_MBHC_ADC_COMPLETE
, WCD934X_MBHC_NEW_FSM_STATUS
, 0x40),
1256 WCD_MBHC_FIELD(WCD_MBHC_ADC_TIMEOUT
, WCD934X_MBHC_NEW_FSM_STATUS
, 0x80),
1257 WCD_MBHC_FIELD(WCD_MBHC_ADC_RESULT
, WCD934X_MBHC_NEW_ADC_RESULT
, 0xFF),
1258 WCD_MBHC_FIELD(WCD_MBHC_MICB2_VOUT
, WCD934X_ANA_MICB2
, 0x3F),
1259 WCD_MBHC_FIELD(WCD_MBHC_ADC_MODE
, WCD934X_MBHC_NEW_CTL_1
, 0x10),
1260 WCD_MBHC_FIELD(WCD_MBHC_DETECTION_DONE
, WCD934X_MBHC_NEW_CTL_1
, 0x04),
1261 WCD_MBHC_FIELD(WCD_MBHC_ELECT_ISRC_EN
, WCD934X_ANA_MBHC_ZDET
, 0x02),
1264 static int wcd934x_set_sido_input_src(struct wcd934x_codec
*wcd
, int sido_src
)
1266 if (sido_src
== wcd
->sido_input_src
)
1269 if (sido_src
== SIDO_SOURCE_RCO_BG
) {
1270 regmap_update_bits(wcd
->regmap
, WCD934X_ANA_RCO
,
1271 WCD934X_ANA_RCO_BG_EN_MASK
,
1272 WCD934X_ANA_RCO_BG_ENABLE
);
1273 usleep_range(100, 110);
1275 wcd
->sido_input_src
= sido_src
;
1280 static int wcd934x_enable_ana_bias_and_sysclk(struct wcd934x_codec
*wcd
)
1282 mutex_lock(&wcd
->sysclk_mutex
);
1284 if (++wcd
->sysclk_users
!= 1) {
1285 mutex_unlock(&wcd
->sysclk_mutex
);
1288 mutex_unlock(&wcd
->sysclk_mutex
);
1290 regmap_update_bits(wcd
->regmap
, WCD934X_ANA_BIAS
,
1291 WCD934X_ANA_BIAS_EN_MASK
,
1292 WCD934X_ANA_BIAS_EN
);
1293 regmap_update_bits(wcd
->regmap
, WCD934X_ANA_BIAS
,
1294 WCD934X_ANA_PRECHRG_EN_MASK
,
1295 WCD934X_ANA_PRECHRG_EN
);
1297 * 1ms delay is required after pre-charge is enabled
1298 * as per HW requirement
1300 usleep_range(1000, 1100);
1301 regmap_update_bits(wcd
->regmap
, WCD934X_ANA_BIAS
,
1302 WCD934X_ANA_PRECHRG_EN_MASK
, 0);
1303 regmap_update_bits(wcd
->regmap
, WCD934X_ANA_BIAS
,
1304 WCD934X_ANA_PRECHRG_MODE_MASK
, 0);
1307 * In data clock contrl register is changed
1308 * to CLK_SYS_MCLK_PRG
1311 regmap_update_bits(wcd
->regmap
, WCD934X_CLK_SYS_MCLK_PRG
,
1312 WCD934X_EXT_CLK_BUF_EN_MASK
,
1313 WCD934X_EXT_CLK_BUF_EN
);
1314 regmap_update_bits(wcd
->regmap
, WCD934X_CLK_SYS_MCLK_PRG
,
1315 WCD934X_EXT_CLK_DIV_RATIO_MASK
,
1316 WCD934X_EXT_CLK_DIV_BY_2
);
1317 regmap_update_bits(wcd
->regmap
, WCD934X_CLK_SYS_MCLK_PRG
,
1318 WCD934X_MCLK_SRC_MASK
,
1319 WCD934X_MCLK_SRC_EXT_CLK
);
1320 regmap_update_bits(wcd
->regmap
, WCD934X_CLK_SYS_MCLK_PRG
,
1321 WCD934X_MCLK_EN_MASK
, WCD934X_MCLK_EN
);
1322 regmap_update_bits(wcd
->regmap
,
1323 WCD934X_CDC_CLK_RST_CTRL_FS_CNT_CONTROL
,
1324 WCD934X_CDC_FS_MCLK_CNT_EN_MASK
,
1325 WCD934X_CDC_FS_MCLK_CNT_ENABLE
);
1326 regmap_update_bits(wcd
->regmap
,
1327 WCD934X_CDC_CLK_RST_CTRL_MCLK_CONTROL
,
1328 WCD934X_MCLK_EN_MASK
,
1330 regmap_update_bits(wcd
->regmap
, WCD934X_CODEC_RPM_CLK_GATE
,
1331 WCD934X_CODEC_RPM_CLK_GATE_MASK
, 0x0);
1333 * 10us sleep is required after clock is enabled
1334 * as per HW requirement
1336 usleep_range(10, 15);
1338 wcd934x_set_sido_input_src(wcd
, SIDO_SOURCE_RCO_BG
);
1343 static int wcd934x_disable_ana_bias_and_syclk(struct wcd934x_codec
*wcd
)
1345 mutex_lock(&wcd
->sysclk_mutex
);
1346 if (--wcd
->sysclk_users
!= 0) {
1347 mutex_unlock(&wcd
->sysclk_mutex
);
1350 mutex_unlock(&wcd
->sysclk_mutex
);
1352 regmap_update_bits(wcd
->regmap
, WCD934X_CLK_SYS_MCLK_PRG
,
1353 WCD934X_EXT_CLK_BUF_EN_MASK
|
1354 WCD934X_MCLK_EN_MASK
, 0x0);
1355 regmap_update_bits(wcd
->regmap
, WCD934X_ANA_BIAS
,
1356 WCD934X_ANA_BIAS_EN_MASK
, 0);
1357 regmap_update_bits(wcd
->regmap
, WCD934X_ANA_BIAS
,
1358 WCD934X_ANA_PRECHRG_EN_MASK
, 0);
1363 static int __wcd934x_cdc_mclk_enable(struct wcd934x_codec
*wcd
, bool enable
)
1368 ret
= clk_prepare_enable(wcd
->extclk
);
1371 dev_err(wcd
->dev
, "%s: ext clk enable failed\n",
1375 ret
= wcd934x_enable_ana_bias_and_sysclk(wcd
);
1379 regmap_read(wcd
->regmap
, WCD934X_CDC_CLK_RST_CTRL_SWR_CONTROL
,
1382 /* Don't disable clock if soundwire using it.*/
1383 if (val
& WCD934X_CDC_SWR_CLK_EN_MASK
)
1386 wcd934x_disable_ana_bias_and_syclk(wcd
);
1387 clk_disable_unprepare(wcd
->extclk
);
1393 static int wcd934x_codec_enable_mclk(struct snd_soc_dapm_widget
*w
,
1394 struct snd_kcontrol
*kc
, int event
)
1396 struct snd_soc_component
*comp
= snd_soc_dapm_to_component(w
->dapm
);
1397 struct wcd934x_codec
*wcd
= dev_get_drvdata(comp
->dev
);
1400 case SND_SOC_DAPM_PRE_PMU
:
1401 return __wcd934x_cdc_mclk_enable(wcd
, true);
1402 case SND_SOC_DAPM_POST_PMD
:
1403 return __wcd934x_cdc_mclk_enable(wcd
, false);
1409 static int wcd934x_get_version(struct wcd934x_codec
*wcd
)
1411 int val1
, val2
, ver
, ret
;
1412 struct regmap
*regmap
;
1414 u32 version_mask
= 0;
1416 regmap
= wcd
->regmap
;
1419 ret
= regmap_bulk_read(regmap
, WCD934X_CHIP_TIER_CTRL_CHIP_ID_BYTE0
,
1420 (u8
*)&id_minor
, sizeof(u16
));
1425 regmap_read(regmap
, WCD934X_CHIP_TIER_CTRL_EFUSE_VAL_OUT14
, &val1
);
1426 regmap_read(regmap
, WCD934X_CHIP_TIER_CTRL_EFUSE_VAL_OUT15
, &val2
);
1428 version_mask
|= (!!((u8
)val1
& 0x80)) << DSD_DISABLED_MASK
;
1429 version_mask
|= (!!((u8
)val2
& 0x01)) << SLNQ_DISABLED_MASK
;
1431 switch (version_mask
) {
1432 case DSD_DISABLED
| SLNQ_DISABLED
:
1434 ver
= WCD_VERSION_WCD9340_1_0
;
1435 else if (id_minor
== 0x01)
1436 ver
= WCD_VERSION_WCD9340_1_1
;
1440 ver
= WCD_VERSION_WCD9341_1_0
;
1441 else if (id_minor
== 0x01)
1442 ver
= WCD_VERSION_WCD9341_1_1
;
1447 dev_info(wcd
->dev
, "WCD934X Minor:0x%x Version:0x%x\n", id_minor
, ver
);
1452 static void wcd934x_enable_efuse_sensing(struct wcd934x_codec
*wcd
)
1456 __wcd934x_cdc_mclk_enable(wcd
, true);
1458 regmap_update_bits(wcd
->regmap
,
1459 WCD934X_CHIP_TIER_CTRL_EFUSE_CTL
,
1460 WCD934X_EFUSE_SENSE_STATE_MASK
,
1461 WCD934X_EFUSE_SENSE_STATE_DEF
);
1462 regmap_update_bits(wcd
->regmap
,
1463 WCD934X_CHIP_TIER_CTRL_EFUSE_CTL
,
1464 WCD934X_EFUSE_SENSE_EN_MASK
,
1465 WCD934X_EFUSE_SENSE_ENABLE
);
1467 * 5ms sleep required after enabling efuse control
1468 * before checking the status.
1470 usleep_range(5000, 5500);
1471 wcd934x_set_sido_input_src(wcd
, SIDO_SOURCE_RCO_BG
);
1473 rc
= regmap_read(wcd
->regmap
,
1474 WCD934X_CHIP_TIER_CTRL_EFUSE_STATUS
, &val
);
1475 if (rc
|| (!(val
& 0x01)))
1476 WARN(1, "%s: Efuse sense is not complete val=%x, ret=%d\n",
1479 __wcd934x_cdc_mclk_enable(wcd
, false);
1482 static int wcd934x_swrm_clock(struct wcd934x_codec
*wcd
, bool enable
)
1485 __wcd934x_cdc_mclk_enable(wcd
, true);
1486 regmap_update_bits(wcd
->regmap
,
1487 WCD934X_CDC_CLK_RST_CTRL_SWR_CONTROL
,
1488 WCD934X_CDC_SWR_CLK_EN_MASK
,
1489 WCD934X_CDC_SWR_CLK_ENABLE
);
1491 regmap_update_bits(wcd
->regmap
,
1492 WCD934X_CDC_CLK_RST_CTRL_SWR_CONTROL
,
1493 WCD934X_CDC_SWR_CLK_EN_MASK
, 0);
1494 __wcd934x_cdc_mclk_enable(wcd
, false);
1500 static int wcd934x_set_prim_interpolator_rate(struct snd_soc_dai
*dai
,
1501 u8 rate_val
, u32 rate
)
1503 struct snd_soc_component
*comp
= dai
->component
;
1504 struct wcd934x_codec
*wcd
= dev_get_drvdata(comp
->dev
);
1505 struct wcd934x_slim_ch
*ch
;
1506 u8 cfg0
, cfg1
, inp0_sel
, inp1_sel
, inp2_sel
;
1509 list_for_each_entry(ch
, &wcd
->dai
[dai
->id
].slim_ch_list
, list
) {
1510 inp
= ch
->shift
+ INTn_1_INP_SEL_RX0
;
1512 * Loop through all interpolator MUX inputs and find out
1513 * to which interpolator input, the slim rx port
1516 for (j
= 0; j
< WCD934X_NUM_INTERPOLATORS
; j
++) {
1517 /* Interpolators 5 and 6 are not aviliable in Tavil */
1518 if (j
== INTERP_LO3_NA
|| j
== INTERP_LO4_NA
)
1521 cfg0
= snd_soc_component_read(comp
,
1522 WCD934X_CDC_RX_INP_MUX_RX_INT_CFG0(j
));
1523 cfg1
= snd_soc_component_read(comp
,
1524 WCD934X_CDC_RX_INP_MUX_RX_INT_CFG1(j
));
1527 WCD934X_CDC_RX_INP_MUX_RX_INT_SEL_MASK
;
1528 inp1_sel
= (cfg0
>> 4) &
1529 WCD934X_CDC_RX_INP_MUX_RX_INT_SEL_MASK
;
1530 inp2_sel
= (cfg1
>> 4) &
1531 WCD934X_CDC_RX_INP_MUX_RX_INT_SEL_MASK
;
1533 if ((inp0_sel
== inp
) || (inp1_sel
== inp
) ||
1534 (inp2_sel
== inp
)) {
1537 * Ear and speaker primary path does not support
1538 * native sample rates
1540 if ((j
== INTERP_EAR
|| j
== INTERP_SPKR1
||
1541 j
== INTERP_SPKR2
) && rate
== 44100)
1543 "Cannot set 44.1KHz on INT%d\n",
1546 snd_soc_component_update_bits(comp
,
1547 WCD934X_CDC_RX_PATH_CTL(j
),
1548 WCD934X_CDC_MIX_PCM_RATE_MASK
,
1557 static int wcd934x_set_mix_interpolator_rate(struct snd_soc_dai
*dai
,
1558 int rate_val
, u32 rate
)
1560 struct snd_soc_component
*component
= dai
->component
;
1561 struct wcd934x_codec
*wcd
= dev_get_drvdata(component
->dev
);
1562 struct wcd934x_slim_ch
*ch
;
1565 list_for_each_entry(ch
, &wcd
->dai
[dai
->id
].slim_ch_list
, list
) {
1566 for (j
= 0; j
< WCD934X_NUM_INTERPOLATORS
; j
++) {
1567 /* Interpolators 5 and 6 are not aviliable in Tavil */
1568 if (j
== INTERP_LO3_NA
|| j
== INTERP_LO4_NA
)
1570 val
= snd_soc_component_read(component
,
1571 WCD934X_CDC_RX_INP_MUX_RX_INT_CFG1(j
)) &
1572 WCD934X_CDC_RX_INP_MUX_RX_INT_SEL_MASK
;
1574 if (val
== (ch
->shift
+ INTn_2_INP_SEL_RX0
)) {
1576 * Ear mix path supports only 48, 96, 192,
1579 if ((j
== INTERP_EAR
) &&
1582 dev_err(component
->dev
,
1583 "Invalid rate for AIF_PB DAI(%d)\n",
1588 snd_soc_component_update_bits(component
,
1589 WCD934X_CDC_RX_PATH_MIX_CTL(j
),
1590 WCD934X_CDC_MIX_PCM_RATE_MASK
,
1599 static int wcd934x_set_interpolator_rate(struct snd_soc_dai
*dai
,
1605 for (i
= 0; i
< ARRAY_SIZE(sr_val_tbl
); i
++) {
1606 if (sample_rate
== sr_val_tbl
[i
].sample_rate
) {
1607 rate_val
= sr_val_tbl
[i
].rate_val
;
1611 if ((i
== ARRAY_SIZE(sr_val_tbl
)) || (rate_val
< 0)) {
1612 dev_err(dai
->dev
, "Unsupported sample rate: %d\n", sample_rate
);
1616 ret
= wcd934x_set_prim_interpolator_rate(dai
, (u8
)rate_val
,
1620 ret
= wcd934x_set_mix_interpolator_rate(dai
, (u8
)rate_val
,
1626 static int wcd934x_set_decimator_rate(struct snd_soc_dai
*dai
,
1627 u8 rate_val
, u32 rate
)
1629 struct snd_soc_component
*comp
= dai
->component
;
1630 struct wcd934x_codec
*wcd
= snd_soc_component_get_drvdata(comp
);
1631 u8 shift
= 0, shift_val
= 0, tx_mux_sel
;
1632 struct wcd934x_slim_ch
*ch
;
1633 int tx_port
, tx_port_reg
;
1636 list_for_each_entry(ch
, &wcd
->dai
[dai
->id
].slim_ch_list
, list
) {
1638 /* Find the SB TX MUX input - which decimator is connected */
1641 tx_port_reg
= WCD934X_CDC_IF_ROUTER_TX_MUX_CFG0
;
1642 shift
= (tx_port
<< 1);
1646 tx_port_reg
= WCD934X_CDC_IF_ROUTER_TX_MUX_CFG1
;
1647 shift
= ((tx_port
- 4) << 1);
1651 tx_port_reg
= WCD934X_CDC_IF_ROUTER_TX_MUX_CFG2
;
1652 shift
= ((tx_port
- 8) << 1);
1656 tx_port_reg
= WCD934X_CDC_IF_ROUTER_TX_MUX_CFG3
;
1661 tx_port_reg
= WCD934X_CDC_IF_ROUTER_TX_MUX_CFG3
;
1666 dev_err(wcd
->dev
, "Invalid SLIM TX%u port DAI ID:%d\n",
1671 tx_mux_sel
= snd_soc_component_read(comp
, tx_port_reg
) &
1672 (shift_val
<< shift
);
1674 tx_mux_sel
= tx_mux_sel
>> shift
;
1677 if ((tx_mux_sel
== 0x2) || (tx_mux_sel
== 0x3))
1678 decimator
= tx_port
;
1681 if ((tx_mux_sel
== 0x1) || (tx_mux_sel
== 0x2))
1682 decimator
= ((tx_port
== 9) ? 7 : 6);
1685 if ((tx_mux_sel
>= 1) && (tx_mux_sel
< 7))
1686 decimator
= tx_mux_sel
- 1;
1689 if ((tx_mux_sel
== 0x1) || (tx_mux_sel
== 0x2))
1693 dev_err(wcd
->dev
, "ERROR: Invalid tx_port: %d\n",
1698 snd_soc_component_update_bits(comp
,
1699 WCD934X_CDC_TX_PATH_CTL(decimator
),
1700 WCD934X_CDC_TX_PATH_CTL_PCM_RATE_MASK
,
1707 static int wcd934x_slim_set_hw_params(struct wcd934x_codec
*wcd
,
1708 struct wcd_slim_codec_dai_data
*dai_data
,
1711 struct list_head
*slim_ch_list
= &dai_data
->slim_ch_list
;
1712 struct slim_stream_config
*cfg
= &dai_data
->sconfig
;
1713 struct wcd934x_slim_ch
*ch
;
1718 cfg
->direction
= direction
;
1721 /* Configure slave interface device */
1722 list_for_each_entry(ch
, slim_ch_list
, list
) {
1724 payload
|= 1 << ch
->shift
;
1725 cfg
->port_mask
|= BIT(ch
->port
);
1728 cfg
->chs
= kcalloc(cfg
->ch_count
, sizeof(unsigned int), GFP_KERNEL
);
1733 list_for_each_entry(ch
, slim_ch_list
, list
) {
1734 cfg
->chs
[i
++] = ch
->ch_num
;
1735 if (direction
== SNDRV_PCM_STREAM_PLAYBACK
) {
1736 /* write to interface device */
1737 ret
= regmap_write(wcd
->if_regmap
,
1738 WCD934X_SLIM_PGD_RX_PORT_MULTI_CHNL_0(ch
->port
),
1744 /* configure the slave port for water mark and enable*/
1745 ret
= regmap_write(wcd
->if_regmap
,
1746 WCD934X_SLIM_PGD_RX_PORT_CFG(ch
->port
),
1747 WCD934X_SLIM_WATER_MARK_VAL
);
1751 ret
= regmap_write(wcd
->if_regmap
,
1752 WCD934X_SLIM_PGD_TX_PORT_MULTI_CHNL_0(ch
->port
),
1758 ret
= regmap_write(wcd
->if_regmap
,
1759 WCD934X_SLIM_PGD_TX_PORT_MULTI_CHNL_1(ch
->port
),
1760 (payload
& 0xFF00) >> 8);
1764 /* configure the slave port for water mark and enable*/
1765 ret
= regmap_write(wcd
->if_regmap
,
1766 WCD934X_SLIM_PGD_TX_PORT_CFG(ch
->port
),
1767 WCD934X_SLIM_WATER_MARK_VAL
);
1774 dai_data
->sruntime
= slim_stream_allocate(wcd
->sdev
, "WCD934x-SLIM");
1779 dev_err(wcd
->dev
, "Error Setting slim hw params\n");
1786 static int wcd934x_hw_params(struct snd_pcm_substream
*substream
,
1787 struct snd_pcm_hw_params
*params
,
1788 struct snd_soc_dai
*dai
)
1790 struct wcd934x_codec
*wcd
;
1791 int ret
, tx_fs_rate
= 0;
1793 wcd
= snd_soc_component_get_drvdata(dai
->component
);
1795 switch (substream
->stream
) {
1796 case SNDRV_PCM_STREAM_PLAYBACK
:
1797 ret
= wcd934x_set_interpolator_rate(dai
, params_rate(params
));
1799 dev_err(wcd
->dev
, "cannot set sample rate: %u\n",
1800 params_rate(params
));
1803 switch (params_width(params
)) {
1805 wcd
->dai
[dai
->id
].sconfig
.bps
= params_width(params
);
1808 dev_err(wcd
->dev
, "Invalid format 0x%x\n",
1809 params_width(params
));
1814 case SNDRV_PCM_STREAM_CAPTURE
:
1815 switch (params_rate(params
)) {
1838 dev_err(wcd
->dev
, "Invalid TX sample rate: %d\n",
1839 params_rate(params
));
1844 ret
= wcd934x_set_decimator_rate(dai
, tx_fs_rate
,
1845 params_rate(params
));
1847 dev_err(wcd
->dev
, "Cannot set TX Decimator rate\n");
1850 switch (params_width(params
)) {
1852 wcd
->dai
[dai
->id
].sconfig
.bps
= params_width(params
);
1855 dev_err(wcd
->dev
, "Invalid format 0x%x\n",
1856 params_width(params
));
1861 dev_err(wcd
->dev
, "Invalid stream type %d\n",
1866 wcd
->dai
[dai
->id
].sconfig
.rate
= params_rate(params
);
1868 return wcd934x_slim_set_hw_params(wcd
, &wcd
->dai
[dai
->id
], substream
->stream
);
1871 static int wcd934x_hw_free(struct snd_pcm_substream
*substream
,
1872 struct snd_soc_dai
*dai
)
1874 struct wcd_slim_codec_dai_data
*dai_data
;
1875 struct wcd934x_codec
*wcd
;
1877 wcd
= snd_soc_component_get_drvdata(dai
->component
);
1879 dai_data
= &wcd
->dai
[dai
->id
];
1881 kfree(dai_data
->sconfig
.chs
);
1886 static int wcd934x_trigger(struct snd_pcm_substream
*substream
, int cmd
,
1887 struct snd_soc_dai
*dai
)
1889 struct wcd_slim_codec_dai_data
*dai_data
;
1890 struct wcd934x_codec
*wcd
;
1891 struct slim_stream_config
*cfg
;
1893 wcd
= snd_soc_component_get_drvdata(dai
->component
);
1895 dai_data
= &wcd
->dai
[dai
->id
];
1898 case SNDRV_PCM_TRIGGER_START
:
1899 case SNDRV_PCM_TRIGGER_RESUME
:
1900 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE
:
1901 cfg
= &dai_data
->sconfig
;
1902 slim_stream_prepare(dai_data
->sruntime
, cfg
);
1903 slim_stream_enable(dai_data
->sruntime
);
1905 case SNDRV_PCM_TRIGGER_STOP
:
1906 case SNDRV_PCM_TRIGGER_SUSPEND
:
1907 case SNDRV_PCM_TRIGGER_PAUSE_PUSH
:
1908 slim_stream_disable(dai_data
->sruntime
);
1909 slim_stream_unprepare(dai_data
->sruntime
);
1918 static int wcd934x_set_channel_map(struct snd_soc_dai
*dai
,
1919 unsigned int tx_num
,
1920 const unsigned int *tx_slot
,
1921 unsigned int rx_num
,
1922 const unsigned int *rx_slot
)
1924 struct wcd934x_codec
*wcd
;
1927 wcd
= snd_soc_component_get_drvdata(dai
->component
);
1929 if (tx_num
> WCD934X_TX_MAX
|| rx_num
> WCD934X_RX_MAX
) {
1930 dev_err(wcd
->dev
, "Invalid tx %d or rx %d channel count\n",
1935 if (!tx_slot
|| !rx_slot
) {
1936 dev_err(wcd
->dev
, "Invalid tx_slot=%p, rx_slot=%p\n",
1941 wcd
->num_rx_port
= rx_num
;
1942 for (i
= 0; i
< rx_num
; i
++) {
1943 wcd
->rx_chs
[i
].ch_num
= rx_slot
[i
];
1944 INIT_LIST_HEAD(&wcd
->rx_chs
[i
].list
);
1947 wcd
->num_tx_port
= tx_num
;
1948 for (i
= 0; i
< tx_num
; i
++) {
1949 wcd
->tx_chs
[i
].ch_num
= tx_slot
[i
];
1950 INIT_LIST_HEAD(&wcd
->tx_chs
[i
].list
);
1956 static int wcd934x_get_channel_map(const struct snd_soc_dai
*dai
,
1957 unsigned int *tx_num
, unsigned int *tx_slot
,
1958 unsigned int *rx_num
, unsigned int *rx_slot
)
1960 struct wcd934x_slim_ch
*ch
;
1961 struct wcd934x_codec
*wcd
;
1964 wcd
= snd_soc_component_get_drvdata(dai
->component
);
1971 if (!rx_slot
|| !rx_num
) {
1972 dev_err(wcd
->dev
, "Invalid rx_slot %p or rx_num %p\n",
1977 list_for_each_entry(ch
, &wcd
->dai
[dai
->id
].slim_ch_list
, list
)
1978 rx_slot
[i
++] = ch
->ch_num
;
1985 if (!tx_slot
|| !tx_num
) {
1986 dev_err(wcd
->dev
, "Invalid tx_slot %p or tx_num %p\n",
1991 list_for_each_entry(ch
, &wcd
->dai
[dai
->id
].slim_ch_list
, list
)
1992 tx_slot
[i
++] = ch
->ch_num
;
1997 dev_err(wcd
->dev
, "Invalid DAI ID %x\n", dai
->id
);
2004 static const struct snd_soc_dai_ops wcd934x_dai_ops
= {
2005 .hw_params
= wcd934x_hw_params
,
2006 .hw_free
= wcd934x_hw_free
,
2007 .trigger
= wcd934x_trigger
,
2008 .set_channel_map
= wcd934x_set_channel_map
,
2009 .get_channel_map
= wcd934x_get_channel_map
,
2012 static struct snd_soc_dai_driver wcd934x_slim_dais
[] = {
2014 .name
= "wcd934x_rx1",
2017 .stream_name
= "AIF1 Playback",
2018 .rates
= WCD934X_RATES_MASK
| WCD934X_FRAC_RATES_MASK
,
2019 .formats
= WCD934X_FORMATS_S16_S24_LE
,
2025 .ops
= &wcd934x_dai_ops
,
2028 .name
= "wcd934x_tx1",
2031 .stream_name
= "AIF1 Capture",
2032 .rates
= WCD934X_RATES_MASK
,
2033 .formats
= SNDRV_PCM_FMTBIT_S16_LE
,
2039 .ops
= &wcd934x_dai_ops
,
2042 .name
= "wcd934x_rx2",
2045 .stream_name
= "AIF2 Playback",
2046 .rates
= WCD934X_RATES_MASK
| WCD934X_FRAC_RATES_MASK
,
2047 .formats
= WCD934X_FORMATS_S16_S24_LE
,
2053 .ops
= &wcd934x_dai_ops
,
2056 .name
= "wcd934x_tx2",
2059 .stream_name
= "AIF2 Capture",
2060 .rates
= WCD934X_RATES_MASK
,
2061 .formats
= SNDRV_PCM_FMTBIT_S16_LE
,
2067 .ops
= &wcd934x_dai_ops
,
2070 .name
= "wcd934x_rx3",
2073 .stream_name
= "AIF3 Playback",
2074 .rates
= WCD934X_RATES_MASK
| WCD934X_FRAC_RATES_MASK
,
2075 .formats
= WCD934X_FORMATS_S16_S24_LE
,
2081 .ops
= &wcd934x_dai_ops
,
2084 .name
= "wcd934x_tx3",
2087 .stream_name
= "AIF3 Capture",
2088 .rates
= WCD934X_RATES_MASK
,
2089 .formats
= SNDRV_PCM_FMTBIT_S16_LE
,
2095 .ops
= &wcd934x_dai_ops
,
2098 .name
= "wcd934x_rx4",
2101 .stream_name
= "AIF4 Playback",
2102 .rates
= WCD934X_RATES_MASK
| WCD934X_FRAC_RATES_MASK
,
2103 .formats
= WCD934X_FORMATS_S16_S24_LE
,
2109 .ops
= &wcd934x_dai_ops
,
2113 static int swclk_gate_enable(struct clk_hw
*hw
)
2115 return wcd934x_swrm_clock(to_wcd934x_codec(hw
), true);
2118 static void swclk_gate_disable(struct clk_hw
*hw
)
2120 wcd934x_swrm_clock(to_wcd934x_codec(hw
), false);
2123 static int swclk_gate_is_enabled(struct clk_hw
*hw
)
2125 struct wcd934x_codec
*wcd
= to_wcd934x_codec(hw
);
2128 regmap_read(wcd
->regmap
, WCD934X_CDC_CLK_RST_CTRL_SWR_CONTROL
, &val
);
2129 ret
= val
& WCD934X_CDC_SWR_CLK_EN_MASK
;
2134 static unsigned long swclk_recalc_rate(struct clk_hw
*hw
,
2135 unsigned long parent_rate
)
2137 return parent_rate
/ 2;
2140 static const struct clk_ops swclk_gate_ops
= {
2141 .prepare
= swclk_gate_enable
,
2142 .unprepare
= swclk_gate_disable
,
2143 .is_enabled
= swclk_gate_is_enabled
,
2144 .recalc_rate
= swclk_recalc_rate
,
2148 static struct clk
*wcd934x_register_mclk_output(struct wcd934x_codec
*wcd
)
2150 struct clk
*parent
= wcd
->extclk
;
2151 struct device
*dev
= wcd
->dev
;
2152 struct device_node
*np
= dev
->parent
->of_node
;
2153 const char *parent_clk_name
= NULL
;
2154 const char *clk_name
= "mclk";
2156 struct clk_init_data init
;
2159 if (of_property_read_u32(np
, "clock-frequency", &wcd
->rate
))
2162 parent_clk_name
= __clk_get_name(parent
);
2164 of_property_read_string(np
, "clock-output-names", &clk_name
);
2166 init
.name
= clk_name
;
2167 init
.ops
= &swclk_gate_ops
;
2169 init
.parent_names
= &parent_clk_name
;
2170 init
.num_parents
= 1;
2171 wcd
->hw
.init
= &init
;
2174 ret
= devm_clk_hw_register(wcd
->dev
->parent
, hw
);
2176 return ERR_PTR(ret
);
2178 ret
= devm_of_clk_add_hw_provider(dev
, of_clk_hw_simple_get
, hw
);
2180 return ERR_PTR(ret
);
2185 static int wcd934x_get_micbias_val(struct device
*dev
, const char *micbias
,
2190 if (of_property_read_u32(dev
->parent
->of_node
, micbias
, &mv
)) {
2191 dev_err(dev
, "%s value not found, using default\n", micbias
);
2192 mv
= WCD934X_DEF_MICBIAS_MV
;
2194 /* convert it to milli volts */
2198 if (mv
< 1000 || mv
> 2850) {
2199 dev_err(dev
, "%s value not in valid range, using default\n",
2201 mv
= WCD934X_DEF_MICBIAS_MV
;
2207 return (mv
- 1000) / 50;
2210 static int wcd934x_init_dmic(struct snd_soc_component
*comp
)
2212 int vout_ctl_1
, vout_ctl_2
, vout_ctl_3
, vout_ctl_4
;
2213 struct wcd934x_codec
*wcd
= dev_get_drvdata(comp
->dev
);
2214 u32 def_dmic_rate
, dmic_clk_drv
;
2216 vout_ctl_1
= wcd934x_get_micbias_val(comp
->dev
,
2217 "qcom,micbias1-microvolt", NULL
);
2218 vout_ctl_2
= wcd934x_get_micbias_val(comp
->dev
,
2219 "qcom,micbias2-microvolt",
2221 vout_ctl_3
= wcd934x_get_micbias_val(comp
->dev
,
2222 "qcom,micbias3-microvolt", NULL
);
2223 vout_ctl_4
= wcd934x_get_micbias_val(comp
->dev
,
2224 "qcom,micbias4-microvolt", NULL
);
2226 snd_soc_component_update_bits(comp
, WCD934X_ANA_MICB1
,
2227 WCD934X_MICB_VAL_MASK
, vout_ctl_1
);
2228 snd_soc_component_update_bits(comp
, WCD934X_ANA_MICB2
,
2229 WCD934X_MICB_VAL_MASK
, vout_ctl_2
);
2230 snd_soc_component_update_bits(comp
, WCD934X_ANA_MICB3
,
2231 WCD934X_MICB_VAL_MASK
, vout_ctl_3
);
2232 snd_soc_component_update_bits(comp
, WCD934X_ANA_MICB4
,
2233 WCD934X_MICB_VAL_MASK
, vout_ctl_4
);
2235 if (wcd
->rate
== WCD934X_MCLK_CLK_9P6MHZ
)
2236 def_dmic_rate
= WCD9XXX_DMIC_SAMPLE_RATE_4P8MHZ
;
2238 def_dmic_rate
= WCD9XXX_DMIC_SAMPLE_RATE_4P096MHZ
;
2240 wcd
->dmic_sample_rate
= def_dmic_rate
;
2243 snd_soc_component_update_bits(comp
, WCD934X_TEST_DEBUG_PAD_DRVCTL_0
,
2244 0x0C, dmic_clk_drv
<< 2);
2249 static void wcd934x_hw_init(struct wcd934x_codec
*wcd
)
2251 struct regmap
*rm
= wcd
->regmap
;
2253 /* set SPKR rate to FS_2P4_3P072 */
2254 regmap_update_bits(rm
, WCD934X_CDC_RX7_RX_PATH_CFG1
, 0x08, 0x08);
2255 regmap_update_bits(rm
, WCD934X_CDC_RX8_RX_PATH_CFG1
, 0x08, 0x08);
2257 /* Take DMICs out of reset */
2258 regmap_update_bits(rm
, WCD934X_CPE_SS_DMIC_CFG
, 0x80, 0x00);
2261 static int wcd934x_comp_init(struct snd_soc_component
*component
)
2263 struct wcd934x_codec
*wcd
= dev_get_drvdata(component
->dev
);
2265 wcd934x_hw_init(wcd
);
2266 wcd934x_enable_efuse_sensing(wcd
);
2267 wcd934x_get_version(wcd
);
2272 static irqreturn_t
wcd934x_slim_irq_handler(int irq
, void *data
)
2274 struct wcd934x_codec
*wcd
= data
;
2275 unsigned long status
= 0;
2277 unsigned int val
, int_val
= 0;
2278 irqreturn_t ret
= IRQ_NONE
;
2280 unsigned short reg
= 0;
2282 for (i
= WCD934X_SLIM_PGD_PORT_INT_STATUS_RX_0
, j
= 0;
2283 i
<= WCD934X_SLIM_PGD_PORT_INT_STATUS_TX_1
; i
++, j
++) {
2284 regmap_read(wcd
->if_regmap
, i
, &val
);
2285 status
|= ((u32
)val
<< (8 * j
));
2288 for_each_set_bit(j
, &status
, 32) {
2297 regmap_read(wcd
->if_regmap
,
2298 WCD934X_SLIM_PGD_PORT_INT_RX_SOURCE0
+ j
, &val
);
2301 reg
= WCD934X_SLIM_PGD_PORT_INT_EN0
+
2304 reg
= WCD934X_SLIM_PGD_PORT_INT_TX_EN0
+
2306 regmap_read(wcd
->if_regmap
, reg
, &int_val
);
2309 if (val
& WCD934X_SLIM_IRQ_OVERFLOW
)
2310 dev_err_ratelimited(wcd
->dev
,
2311 "overflow error on %s port %d, value %x\n",
2312 (tx
? "TX" : "RX"), port_id
, val
);
2314 if (val
& WCD934X_SLIM_IRQ_UNDERFLOW
)
2315 dev_err_ratelimited(wcd
->dev
,
2316 "underflow error on %s port %d, value %x\n",
2317 (tx
? "TX" : "RX"), port_id
, val
);
2319 if ((val
& WCD934X_SLIM_IRQ_OVERFLOW
) ||
2320 (val
& WCD934X_SLIM_IRQ_UNDERFLOW
)) {
2322 reg
= WCD934X_SLIM_PGD_PORT_INT_EN0
+
2325 reg
= WCD934X_SLIM_PGD_PORT_INT_TX_EN0
+
2328 wcd
->if_regmap
, reg
, &int_val
);
2329 if (int_val
& (1 << (port_id
% 8))) {
2330 int_val
= int_val
^ (1 << (port_id
% 8));
2331 regmap_write(wcd
->if_regmap
,
2336 if (val
& WCD934X_SLIM_IRQ_PORT_CLOSED
)
2337 dev_err_ratelimited(wcd
->dev
,
2338 "Port Closed %s port %d, value %x\n",
2339 (tx
? "TX" : "RX"), port_id
, val
);
2341 regmap_write(wcd
->if_regmap
,
2342 WCD934X_SLIM_PGD_PORT_INT_CLR_RX_0
+ (j
/ 8),
2350 static void wcd934x_mbhc_clk_setup(struct snd_soc_component
*component
,
2353 snd_soc_component_write_field(component
, WCD934X_MBHC_NEW_CTL_1
,
2354 WCD934X_MBHC_CTL_RCO_EN_MASK
, enable
);
2357 static void wcd934x_mbhc_mbhc_bias_control(struct snd_soc_component
*component
,
2360 snd_soc_component_write_field(component
, WCD934X_ANA_MBHC_ELECT
,
2361 WCD934X_ANA_MBHC_BIAS_EN
, enable
);
2364 static void wcd934x_mbhc_program_btn_thr(struct snd_soc_component
*component
,
2365 int *btn_low
, int *btn_high
,
2366 int num_btn
, bool is_micbias
)
2370 if (num_btn
> WCD_MBHC_DEF_BUTTONS
) {
2371 dev_err(component
->dev
, "%s: invalid number of buttons: %d\n",
2376 for (i
= 0; i
< num_btn
; i
++) {
2377 vth
= ((btn_high
[i
] * 2) / 25) & 0x3F;
2378 snd_soc_component_write_field(component
, WCD934X_ANA_MBHC_BTN0
+ i
,
2379 WCD934X_MBHC_BTN_VTH_MASK
, vth
);
2383 static bool wcd934x_mbhc_micb_en_status(struct snd_soc_component
*component
, int micb_num
)
2387 if (micb_num
== MIC_BIAS_2
) {
2388 val
= snd_soc_component_read_field(component
, WCD934X_ANA_MICB2
,
2389 WCD934X_ANA_MICB2_ENABLE_MASK
);
2390 if (val
== WCD934X_MICB_ENABLE
)
2396 static void wcd934x_mbhc_hph_l_pull_up_control(struct snd_soc_component
*component
,
2397 enum mbhc_hs_pullup_iref pull_up_cur
)
2399 /* Default pull up current to 2uA */
2400 if (pull_up_cur
< I_OFF
|| pull_up_cur
> I_3P0_UA
||
2401 pull_up_cur
== I_DEFAULT
)
2402 pull_up_cur
= I_2P0_UA
;
2405 snd_soc_component_write_field(component
, WCD934X_MBHC_NEW_PLUG_DETECT_CTL
,
2406 WCD934X_HSDET_PULLUP_C_MASK
, pull_up_cur
);
2409 static int wcd934x_micbias_control(struct snd_soc_component
*component
,
2410 int micb_num
, int req
, bool is_dapm
)
2412 struct wcd934x_codec
*wcd934x
= snd_soc_component_get_drvdata(component
);
2413 int micb_index
= micb_num
- 1;
2418 micb_reg
= WCD934X_ANA_MICB1
;
2421 micb_reg
= WCD934X_ANA_MICB2
;
2424 micb_reg
= WCD934X_ANA_MICB3
;
2427 micb_reg
= WCD934X_ANA_MICB4
;
2430 dev_err(component
->dev
, "%s: Invalid micbias number: %d\n",
2431 __func__
, micb_num
);
2434 mutex_lock(&wcd934x
->micb_lock
);
2437 case MICB_PULLUP_ENABLE
:
2438 wcd934x
->pullup_ref
[micb_index
]++;
2439 if ((wcd934x
->pullup_ref
[micb_index
] == 1) &&
2440 (wcd934x
->micb_ref
[micb_index
] == 0))
2441 snd_soc_component_write_field(component
, micb_reg
,
2442 WCD934X_ANA_MICB_EN_MASK
,
2443 WCD934X_MICB_PULL_UP
);
2445 case MICB_PULLUP_DISABLE
:
2446 if (wcd934x
->pullup_ref
[micb_index
] > 0)
2447 wcd934x
->pullup_ref
[micb_index
]--;
2449 if ((wcd934x
->pullup_ref
[micb_index
] == 0) &&
2450 (wcd934x
->micb_ref
[micb_index
] == 0))
2451 snd_soc_component_write_field(component
, micb_reg
,
2452 WCD934X_ANA_MICB_EN_MASK
, 0);
2455 wcd934x
->micb_ref
[micb_index
]++;
2456 if (wcd934x
->micb_ref
[micb_index
] == 1) {
2457 snd_soc_component_write_field(component
, micb_reg
,
2458 WCD934X_ANA_MICB_EN_MASK
,
2459 WCD934X_MICB_ENABLE
);
2460 if (micb_num
== MIC_BIAS_2
)
2461 wcd_mbhc_event_notify(wcd934x
->mbhc
,
2462 WCD_EVENT_POST_MICBIAS_2_ON
);
2465 if (micb_num
== MIC_BIAS_2
&& is_dapm
)
2466 wcd_mbhc_event_notify(wcd934x
->mbhc
,
2467 WCD_EVENT_POST_DAPM_MICBIAS_2_ON
);
2470 if (wcd934x
->micb_ref
[micb_index
] > 0)
2471 wcd934x
->micb_ref
[micb_index
]--;
2473 if ((wcd934x
->micb_ref
[micb_index
] == 0) &&
2474 (wcd934x
->pullup_ref
[micb_index
] > 0))
2475 snd_soc_component_write_field(component
, micb_reg
,
2476 WCD934X_ANA_MICB_EN_MASK
,
2477 WCD934X_MICB_PULL_UP
);
2478 else if ((wcd934x
->micb_ref
[micb_index
] == 0) &&
2479 (wcd934x
->pullup_ref
[micb_index
] == 0)) {
2480 if (micb_num
== MIC_BIAS_2
)
2481 wcd_mbhc_event_notify(wcd934x
->mbhc
,
2482 WCD_EVENT_PRE_MICBIAS_2_OFF
);
2484 snd_soc_component_write_field(component
, micb_reg
,
2485 WCD934X_ANA_MICB_EN_MASK
, 0);
2486 if (micb_num
== MIC_BIAS_2
)
2487 wcd_mbhc_event_notify(wcd934x
->mbhc
,
2488 WCD_EVENT_POST_MICBIAS_2_OFF
);
2490 if (is_dapm
&& micb_num
== MIC_BIAS_2
)
2491 wcd_mbhc_event_notify(wcd934x
->mbhc
,
2492 WCD_EVENT_POST_DAPM_MICBIAS_2_OFF
);
2496 mutex_unlock(&wcd934x
->micb_lock
);
2501 static int wcd934x_mbhc_request_micbias(struct snd_soc_component
*component
,
2502 int micb_num
, int req
)
2504 struct wcd934x_codec
*wcd
= dev_get_drvdata(component
->dev
);
2507 if (req
== MICB_ENABLE
)
2508 __wcd934x_cdc_mclk_enable(wcd
, true);
2510 ret
= wcd934x_micbias_control(component
, micb_num
, req
, false);
2512 if (req
== MICB_DISABLE
)
2513 __wcd934x_cdc_mclk_enable(wcd
, false);
2518 static void wcd934x_mbhc_micb_ramp_control(struct snd_soc_component
*component
,
2522 snd_soc_component_write_field(component
, WCD934X_ANA_MICB2_RAMP
,
2523 WCD934X_RAMP_SHIFT_CTRL_MASK
, 0x3);
2524 snd_soc_component_write_field(component
, WCD934X_ANA_MICB2_RAMP
,
2525 WCD934X_RAMP_EN_MASK
, 1);
2527 snd_soc_component_write_field(component
, WCD934X_ANA_MICB2_RAMP
,
2528 WCD934X_RAMP_EN_MASK
, 0);
2529 snd_soc_component_write_field(component
, WCD934X_ANA_MICB2_RAMP
,
2530 WCD934X_RAMP_SHIFT_CTRL_MASK
, 0);
2534 static int wcd934x_get_micb_vout_ctl_val(u32 micb_mv
)
2536 /* min micbias voltage is 1V and maximum is 2.85V */
2537 if (micb_mv
< 1000 || micb_mv
> 2850)
2540 return (micb_mv
- 1000) / 50;
2543 static int wcd934x_mbhc_micb_adjust_voltage(struct snd_soc_component
*component
,
2544 int req_volt
, int micb_num
)
2546 struct wcd934x_codec
*wcd934x
= snd_soc_component_get_drvdata(component
);
2547 int cur_vout_ctl
, req_vout_ctl
, micb_reg
, micb_en
, ret
= 0;
2551 micb_reg
= WCD934X_ANA_MICB1
;
2554 micb_reg
= WCD934X_ANA_MICB2
;
2557 micb_reg
= WCD934X_ANA_MICB3
;
2560 micb_reg
= WCD934X_ANA_MICB4
;
2565 mutex_lock(&wcd934x
->micb_lock
);
2567 * If requested micbias voltage is same as current micbias
2568 * voltage, then just return. Otherwise, adjust voltage as
2569 * per requested value. If micbias is already enabled, then
2570 * to avoid slow micbias ramp-up or down enable pull-up
2571 * momentarily, change the micbias value and then re-enable
2574 micb_en
= snd_soc_component_read_field(component
, micb_reg
,
2575 WCD934X_ANA_MICB_EN_MASK
);
2576 cur_vout_ctl
= snd_soc_component_read_field(component
, micb_reg
,
2577 WCD934X_MICB_VAL_MASK
);
2579 req_vout_ctl
= wcd934x_get_micb_vout_ctl_val(req_volt
);
2580 if (req_vout_ctl
< 0) {
2585 if (cur_vout_ctl
== req_vout_ctl
) {
2590 if (micb_en
== WCD934X_MICB_ENABLE
)
2591 snd_soc_component_write_field(component
, micb_reg
,
2592 WCD934X_ANA_MICB_EN_MASK
,
2593 WCD934X_MICB_PULL_UP
);
2595 snd_soc_component_write_field(component
, micb_reg
,
2596 WCD934X_MICB_VAL_MASK
,
2599 if (micb_en
== WCD934X_MICB_ENABLE
) {
2600 snd_soc_component_write_field(component
, micb_reg
,
2601 WCD934X_ANA_MICB_EN_MASK
,
2602 WCD934X_MICB_ENABLE
);
2604 * Add 2ms delay as per HW requirement after enabling
2607 usleep_range(2000, 2100);
2610 mutex_unlock(&wcd934x
->micb_lock
);
2614 static int wcd934x_mbhc_micb_ctrl_threshold_mic(struct snd_soc_component
*component
,
2615 int micb_num
, bool req_en
)
2617 struct wcd934x_codec
*wcd934x
= snd_soc_component_get_drvdata(component
);
2620 if (micb_num
!= MIC_BIAS_2
)
2623 * If device tree micbias level is already above the minimum
2624 * voltage needed to detect threshold microphone, then do
2625 * not change the micbias, just return.
2627 if (wcd934x
->micb2_mv
>= WCD_MBHC_THR_HS_MICB_MV
)
2630 micb_mv
= req_en
? WCD_MBHC_THR_HS_MICB_MV
: wcd934x
->micb2_mv
;
2632 rc
= wcd934x_mbhc_micb_adjust_voltage(component
, micb_mv
, MIC_BIAS_2
);
2637 static void wcd934x_mbhc_get_result_params(struct wcd934x_codec
*wcd934x
,
2638 s16
*d1_a
, u16 noff
,
2646 static const int minCode_param
[] = {
2647 3277, 1639, 820, 410, 205, 103, 52, 26
2650 regmap_update_bits(wcd934x
->regmap
, WCD934X_ANA_MBHC_ZDET
, 0x20, 0x20);
2651 for (i
= 0; i
< WCD934X_ZDET_NUM_MEASUREMENTS
; i
++) {
2652 regmap_read(wcd934x
->regmap
, WCD934X_ANA_MBHC_RESULT_2
, &val
);
2657 regmap_read(wcd934x
->regmap
, WCD934X_ANA_MBHC_RESULT_1
, &val1
);
2659 regmap_update_bits(wcd934x
->regmap
, WCD934X_ANA_MBHC_ZDET
, 0x20, 0x00);
2660 x1
= WCD934X_MBHC_GET_X1(val
);
2661 c1
= WCD934X_MBHC_GET_C1(val
);
2662 /* If ramp is not complete, give additional 5ms */
2664 usleep_range(5000, 5050);
2667 dev_err(wcd934x
->dev
, "%s: Impedance detect ramp error, c1=%d, x1=0x%x\n",
2672 denom
= (x1
* d1
) - (1 << (14 - noff
));
2674 *zdet
= (WCD934X_MBHC_ZDET_CONST
* 1000) / denom
;
2675 else if (x1
< minCode_param
[noff
])
2676 *zdet
= WCD934X_ZDET_FLOATING_IMPEDANCE
;
2678 dev_dbg(wcd934x
->dev
, "%s: d1=%d, c1=%d, x1=0x%x, z_val=%di (milliohm)\n",
2679 __func__
, d1
, c1
, x1
, *zdet
);
2684 regmap_read(wcd934x
->regmap
, WCD934X_ANA_MBHC_RESULT_1
, &val
);
2685 regmap_read(wcd934x
->regmap
, WCD934X_ANA_MBHC_RESULT_2
, &val1
);
2688 x1
= WCD934X_MBHC_GET_X1(val
);
2690 if (i
== WCD934X_ZDET_NUM_MEASUREMENTS
)
2695 static void wcd934x_mbhc_zdet_ramp(struct snd_soc_component
*component
,
2696 struct wcd934x_mbhc_zdet_param
*zdet_param
,
2697 int32_t *zl
, int32_t *zr
, s16
*d1_a
)
2699 struct wcd934x_codec
*wcd934x
= dev_get_drvdata(component
->dev
);
2702 snd_soc_component_write_field(component
, WCD934X_MBHC_NEW_ZDET_ANA_CTL
,
2703 WCD934X_ZDET_MAXV_CTL_MASK
, zdet_param
->ldo_ctl
);
2704 snd_soc_component_update_bits(component
, WCD934X_ANA_MBHC_BTN5
,
2705 WCD934X_VTH_MASK
, zdet_param
->btn5
);
2706 snd_soc_component_update_bits(component
, WCD934X_ANA_MBHC_BTN6
,
2707 WCD934X_VTH_MASK
, zdet_param
->btn6
);
2708 snd_soc_component_update_bits(component
, WCD934X_ANA_MBHC_BTN7
,
2709 WCD934X_VTH_MASK
, zdet_param
->btn7
);
2710 snd_soc_component_write_field(component
, WCD934X_MBHC_NEW_ZDET_ANA_CTL
,
2711 WCD934X_ZDET_RANGE_CTL_MASK
, zdet_param
->noff
);
2712 snd_soc_component_update_bits(component
, WCD934X_MBHC_NEW_ZDET_RAMP_CTL
,
2713 0x0F, zdet_param
->nshift
);
2717 /* Start impedance measurement for HPH_L */
2718 regmap_update_bits(wcd934x
->regmap
, WCD934X_ANA_MBHC_ZDET
, 0x80, 0x80);
2719 wcd934x_mbhc_get_result_params(wcd934x
, d1_a
, zdet_param
->noff
, &zdet
);
2720 regmap_update_bits(wcd934x
->regmap
, WCD934X_ANA_MBHC_ZDET
, 0x80, 0x00);
2727 /* Start impedance measurement for HPH_R */
2728 regmap_update_bits(wcd934x
->regmap
, WCD934X_ANA_MBHC_ZDET
, 0x40, 0x40);
2729 wcd934x_mbhc_get_result_params(wcd934x
, d1_a
, zdet_param
->noff
, &zdet
);
2730 regmap_update_bits(wcd934x
->regmap
, WCD934X_ANA_MBHC_ZDET
, 0x40, 0x00);
2735 static void wcd934x_wcd_mbhc_qfuse_cal(struct snd_soc_component
*component
,
2736 int32_t *z_val
, int flag_l_r
)
2741 if (*z_val
< (WCD934X_ZDET_VAL_400
/1000))
2742 q1
= snd_soc_component_read(component
,
2743 WCD934X_CHIP_TIER_CTRL_EFUSE_VAL_OUT1
+ (2 * flag_l_r
));
2745 q1
= snd_soc_component_read(component
,
2746 WCD934X_CHIP_TIER_CTRL_EFUSE_VAL_OUT2
+ (2 * flag_l_r
));
2748 q1_cal
= (10000 - ((q1
& 0x7F) * 25));
2750 q1_cal
= (10000 + (q1
* 25));
2752 *z_val
= ((*z_val
) * 10000) / q1_cal
;
2755 static void wcd934x_wcd_mbhc_calc_impedance(struct snd_soc_component
*component
,
2756 uint32_t *zl
, uint32_t *zr
)
2758 struct wcd934x_codec
*wcd934x
= dev_get_drvdata(component
->dev
);
2759 s16 reg0
, reg1
, reg2
, reg3
, reg4
;
2760 int32_t z1L
, z1R
, z1Ls
;
2761 int zMono
, z_diff1
, z_diff2
;
2762 bool is_fsm_disable
= false;
2763 struct wcd934x_mbhc_zdet_param zdet_param
[] = {
2764 {4, 0, 4, 0x08, 0x14, 0x18}, /* < 32ohm */
2765 {2, 0, 3, 0x18, 0x7C, 0x90}, /* 32ohm < Z < 400ohm */
2766 {1, 4, 5, 0x18, 0x7C, 0x90}, /* 400ohm < Z < 1200ohm */
2767 {1, 6, 7, 0x18, 0x7C, 0x90}, /* >1200ohm */
2769 struct wcd934x_mbhc_zdet_param
*zdet_param_ptr
= NULL
;
2778 reg0
= snd_soc_component_read(component
, WCD934X_ANA_MBHC_BTN5
);
2779 reg1
= snd_soc_component_read(component
, WCD934X_ANA_MBHC_BTN6
);
2780 reg2
= snd_soc_component_read(component
, WCD934X_ANA_MBHC_BTN7
);
2781 reg3
= snd_soc_component_read(component
, WCD934X_MBHC_CTL_CLK
);
2782 reg4
= snd_soc_component_read(component
, WCD934X_MBHC_NEW_ZDET_ANA_CTL
);
2784 if (snd_soc_component_read(component
, WCD934X_ANA_MBHC_ELECT
) & 0x80) {
2785 is_fsm_disable
= true;
2786 regmap_update_bits(wcd934x
->regmap
, WCD934X_ANA_MBHC_ELECT
, 0x80, 0x00);
2789 /* For NO-jack, disable L_DET_EN before Z-det measurements */
2790 if (wcd934x
->mbhc_cfg
.hphl_swh
)
2791 regmap_update_bits(wcd934x
->regmap
, WCD934X_ANA_MBHC_MECH
, 0x80, 0x00);
2793 /* Turn off 100k pull down on HPHL */
2794 regmap_update_bits(wcd934x
->regmap
, WCD934X_ANA_MBHC_MECH
, 0x01, 0x00);
2796 /* First get impedance on Left */
2798 zdet_param_ptr
= &zdet_param
[1];
2799 wcd934x_mbhc_zdet_ramp(component
, zdet_param_ptr
, &z1L
, NULL
, d1
);
2801 if (!WCD934X_MBHC_IS_SECOND_RAMP_REQUIRED(z1L
))
2802 goto left_ch_impedance
;
2804 /* Second ramp for left ch */
2805 if (z1L
< WCD934X_ZDET_VAL_32
) {
2806 zdet_param_ptr
= &zdet_param
[0];
2808 } else if ((z1L
> WCD934X_ZDET_VAL_400
) &&
2809 (z1L
<= WCD934X_ZDET_VAL_1200
)) {
2810 zdet_param_ptr
= &zdet_param
[2];
2812 } else if (z1L
> WCD934X_ZDET_VAL_1200
) {
2813 zdet_param_ptr
= &zdet_param
[3];
2816 wcd934x_mbhc_zdet_ramp(component
, zdet_param_ptr
, &z1L
, NULL
, d1
);
2819 if ((z1L
== WCD934X_ZDET_FLOATING_IMPEDANCE
) ||
2820 (z1L
> WCD934X_ZDET_VAL_100K
)) {
2821 *zl
= WCD934X_ZDET_FLOATING_IMPEDANCE
;
2822 zdet_param_ptr
= &zdet_param
[1];
2826 wcd934x_wcd_mbhc_qfuse_cal(component
, zl
, 0);
2828 dev_info(component
->dev
, "%s: impedance on HPH_L = %d(ohms)\n",
2831 /* Start of right impedance ramp and calculation */
2832 wcd934x_mbhc_zdet_ramp(component
, zdet_param_ptr
, NULL
, &z1R
, d1
);
2833 if (WCD934X_MBHC_IS_SECOND_RAMP_REQUIRED(z1R
)) {
2834 if (((z1R
> WCD934X_ZDET_VAL_1200
) &&
2835 (zdet_param_ptr
->noff
== 0x6)) ||
2836 ((*zl
) != WCD934X_ZDET_FLOATING_IMPEDANCE
))
2837 goto right_ch_impedance
;
2838 /* Second ramp for right ch */
2839 if (z1R
< WCD934X_ZDET_VAL_32
) {
2840 zdet_param_ptr
= &zdet_param
[0];
2842 } else if ((z1R
> WCD934X_ZDET_VAL_400
) &&
2843 (z1R
<= WCD934X_ZDET_VAL_1200
)) {
2844 zdet_param_ptr
= &zdet_param
[2];
2846 } else if (z1R
> WCD934X_ZDET_VAL_1200
) {
2847 zdet_param_ptr
= &zdet_param
[3];
2850 wcd934x_mbhc_zdet_ramp(component
, zdet_param_ptr
, NULL
, &z1R
, d1
);
2853 if ((z1R
== WCD934X_ZDET_FLOATING_IMPEDANCE
) ||
2854 (z1R
> WCD934X_ZDET_VAL_100K
)) {
2855 *zr
= WCD934X_ZDET_FLOATING_IMPEDANCE
;
2858 wcd934x_wcd_mbhc_qfuse_cal(component
, zr
, 1);
2860 dev_err(component
->dev
, "%s: impedance on HPH_R = %d(ohms)\n",
2863 /* Mono/stereo detection */
2864 if ((*zl
== WCD934X_ZDET_FLOATING_IMPEDANCE
) &&
2865 (*zr
== WCD934X_ZDET_FLOATING_IMPEDANCE
)) {
2866 dev_dbg(component
->dev
,
2867 "%s: plug type is invalid or extension cable\n",
2871 if ((*zl
== WCD934X_ZDET_FLOATING_IMPEDANCE
) ||
2872 (*zr
== WCD934X_ZDET_FLOATING_IMPEDANCE
) ||
2873 ((*zl
< WCD_MONO_HS_MIN_THR
) && (*zr
> WCD_MONO_HS_MIN_THR
)) ||
2874 ((*zl
> WCD_MONO_HS_MIN_THR
) && (*zr
< WCD_MONO_HS_MIN_THR
))) {
2875 dev_dbg(component
->dev
,
2876 "%s: Mono plug type with one ch floating or shorted to GND\n",
2878 wcd_mbhc_set_hph_type(wcd934x
->mbhc
, WCD_MBHC_HPH_MONO
);
2881 snd_soc_component_write_field(component
, WCD934X_HPH_R_ATEST
,
2882 WCD934X_HPHPA_GND_OVR_MASK
, 1);
2883 snd_soc_component_write_field(component
, WCD934X_HPH_PA_CTL2
,
2884 WCD934X_HPHPA_GND_R_MASK
, 1);
2885 if (*zl
< (WCD934X_ZDET_VAL_32
/1000))
2886 wcd934x_mbhc_zdet_ramp(component
, &zdet_param
[0], &z1Ls
, NULL
, d1
);
2888 wcd934x_mbhc_zdet_ramp(component
, &zdet_param
[1], &z1Ls
, NULL
, d1
);
2889 snd_soc_component_write_field(component
, WCD934X_HPH_PA_CTL2
,
2890 WCD934X_HPHPA_GND_R_MASK
, 0);
2891 snd_soc_component_write_field(component
, WCD934X_HPH_R_ATEST
,
2892 WCD934X_HPHPA_GND_OVR_MASK
, 0);
2894 wcd934x_wcd_mbhc_qfuse_cal(component
, &z1Ls
, 0);
2895 /* Parallel of left Z and 9 ohm pull down resistor */
2896 zMono
= ((*zl
) * 9) / ((*zl
) + 9);
2897 z_diff1
= (z1Ls
> zMono
) ? (z1Ls
- zMono
) : (zMono
- z1Ls
);
2898 z_diff2
= ((*zl
) > z1Ls
) ? ((*zl
) - z1Ls
) : (z1Ls
- (*zl
));
2899 if ((z_diff1
* (*zl
+ z1Ls
)) > (z_diff2
* (z1Ls
+ zMono
))) {
2900 dev_err(component
->dev
, "%s: stereo plug type detected\n",
2902 wcd_mbhc_set_hph_type(wcd934x
->mbhc
, WCD_MBHC_HPH_STEREO
);
2904 dev_err(component
->dev
, "%s: MONO plug type detected\n",
2906 wcd_mbhc_set_hph_type(wcd934x
->mbhc
, WCD_MBHC_HPH_MONO
);
2910 snd_soc_component_write(component
, WCD934X_ANA_MBHC_BTN5
, reg0
);
2911 snd_soc_component_write(component
, WCD934X_ANA_MBHC_BTN6
, reg1
);
2912 snd_soc_component_write(component
, WCD934X_ANA_MBHC_BTN7
, reg2
);
2913 /* Turn on 100k pull down on HPHL */
2914 regmap_update_bits(wcd934x
->regmap
, WCD934X_ANA_MBHC_MECH
, 0x01, 0x01);
2916 /* For NO-jack, re-enable L_DET_EN after Z-det measurements */
2917 if (wcd934x
->mbhc_cfg
.hphl_swh
)
2918 regmap_update_bits(wcd934x
->regmap
, WCD934X_ANA_MBHC_MECH
, 0x80, 0x80);
2920 snd_soc_component_write(component
, WCD934X_MBHC_NEW_ZDET_ANA_CTL
, reg4
);
2921 snd_soc_component_write(component
, WCD934X_MBHC_CTL_CLK
, reg3
);
2923 regmap_update_bits(wcd934x
->regmap
, WCD934X_ANA_MBHC_ELECT
, 0x80, 0x80);
2926 static void wcd934x_mbhc_gnd_det_ctrl(struct snd_soc_component
*component
,
2930 snd_soc_component_write_field(component
, WCD934X_ANA_MBHC_MECH
,
2931 WCD934X_MBHC_HSG_PULLUP_COMP_EN
, 1);
2932 snd_soc_component_write_field(component
, WCD934X_ANA_MBHC_MECH
,
2933 WCD934X_MBHC_GND_DET_EN_MASK
, 1);
2935 snd_soc_component_write_field(component
, WCD934X_ANA_MBHC_MECH
,
2936 WCD934X_MBHC_GND_DET_EN_MASK
, 0);
2937 snd_soc_component_write_field(component
, WCD934X_ANA_MBHC_MECH
,
2938 WCD934X_MBHC_HSG_PULLUP_COMP_EN
, 0);
2942 static void wcd934x_mbhc_hph_pull_down_ctrl(struct snd_soc_component
*component
,
2945 snd_soc_component_write_field(component
, WCD934X_HPH_PA_CTL2
,
2946 WCD934X_HPHPA_GND_R_MASK
, enable
);
2947 snd_soc_component_write_field(component
, WCD934X_HPH_PA_CTL2
,
2948 WCD934X_HPHPA_GND_L_MASK
, enable
);
2951 static const struct wcd_mbhc_cb mbhc_cb
= {
2952 .clk_setup
= wcd934x_mbhc_clk_setup
,
2953 .mbhc_bias
= wcd934x_mbhc_mbhc_bias_control
,
2954 .set_btn_thr
= wcd934x_mbhc_program_btn_thr
,
2955 .micbias_enable_status
= wcd934x_mbhc_micb_en_status
,
2956 .hph_pull_up_control
= wcd934x_mbhc_hph_l_pull_up_control
,
2957 .mbhc_micbias_control
= wcd934x_mbhc_request_micbias
,
2958 .mbhc_micb_ramp_control
= wcd934x_mbhc_micb_ramp_control
,
2959 .mbhc_micb_ctrl_thr_mic
= wcd934x_mbhc_micb_ctrl_threshold_mic
,
2960 .compute_impedance
= wcd934x_wcd_mbhc_calc_impedance
,
2961 .mbhc_gnd_det_ctrl
= wcd934x_mbhc_gnd_det_ctrl
,
2962 .hph_pull_down_ctrl
= wcd934x_mbhc_hph_pull_down_ctrl
,
2965 static int wcd934x_get_hph_type(struct snd_kcontrol
*kcontrol
,
2966 struct snd_ctl_elem_value
*ucontrol
)
2968 struct snd_soc_component
*component
= snd_soc_kcontrol_component(kcontrol
);
2969 struct wcd934x_codec
*wcd
= snd_soc_component_get_drvdata(component
);
2971 ucontrol
->value
.integer
.value
[0] = wcd_mbhc_get_hph_type(wcd
->mbhc
);
2976 static int wcd934x_hph_impedance_get(struct snd_kcontrol
*kcontrol
,
2977 struct snd_ctl_elem_value
*ucontrol
)
2981 struct soc_mixer_control
*mc
;
2982 struct snd_soc_component
*component
= snd_soc_kcontrol_component(kcontrol
);
2983 struct wcd934x_codec
*wcd
= snd_soc_component_get_drvdata(component
);
2985 mc
= (struct soc_mixer_control
*)(kcontrol
->private_value
);
2987 wcd_mbhc_get_impedance(wcd
->mbhc
, &zl
, &zr
);
2988 dev_dbg(component
->dev
, "%s: zl=%u(ohms), zr=%u(ohms)\n", __func__
, zl
, zr
);
2989 ucontrol
->value
.integer
.value
[0] = hphr
? zr
: zl
;
2993 static const struct snd_kcontrol_new hph_type_detect_controls
[] = {
2994 SOC_SINGLE_EXT("HPH Type", 0, 0, WCD_MBHC_HPH_STEREO
, 0,
2995 wcd934x_get_hph_type
, NULL
),
2998 static const struct snd_kcontrol_new impedance_detect_controls
[] = {
2999 SOC_SINGLE_EXT("HPHL Impedance", 0, 0, INT_MAX
, 0,
3000 wcd934x_hph_impedance_get
, NULL
),
3001 SOC_SINGLE_EXT("HPHR Impedance", 0, 1, INT_MAX
, 0,
3002 wcd934x_hph_impedance_get
, NULL
),
3005 static int wcd934x_mbhc_init(struct snd_soc_component
*component
)
3007 struct wcd934x_ddata
*data
= dev_get_drvdata(component
->dev
->parent
);
3008 struct wcd934x_codec
*wcd
= snd_soc_component_get_drvdata(component
);
3009 struct wcd_mbhc_intr
*intr_ids
= &wcd
->intr_ids
;
3011 intr_ids
->mbhc_sw_intr
= regmap_irq_get_virq(data
->irq_data
,
3012 WCD934X_IRQ_MBHC_SW_DET
);
3013 intr_ids
->mbhc_btn_press_intr
= regmap_irq_get_virq(data
->irq_data
,
3014 WCD934X_IRQ_MBHC_BUTTON_PRESS_DET
);
3015 intr_ids
->mbhc_btn_release_intr
= regmap_irq_get_virq(data
->irq_data
,
3016 WCD934X_IRQ_MBHC_BUTTON_RELEASE_DET
);
3017 intr_ids
->mbhc_hs_ins_intr
= regmap_irq_get_virq(data
->irq_data
,
3018 WCD934X_IRQ_MBHC_ELECT_INS_REM_LEG_DET
);
3019 intr_ids
->mbhc_hs_rem_intr
= regmap_irq_get_virq(data
->irq_data
,
3020 WCD934X_IRQ_MBHC_ELECT_INS_REM_DET
);
3021 intr_ids
->hph_left_ocp
= regmap_irq_get_virq(data
->irq_data
,
3022 WCD934X_IRQ_HPH_PA_OCPL_FAULT
);
3023 intr_ids
->hph_right_ocp
= regmap_irq_get_virq(data
->irq_data
,
3024 WCD934X_IRQ_HPH_PA_OCPR_FAULT
);
3026 wcd
->mbhc
= wcd_mbhc_init(component
, &mbhc_cb
, intr_ids
, wcd_mbhc_fields
, true);
3027 if (IS_ERR(wcd
->mbhc
)) {
3032 snd_soc_add_component_controls(component
, impedance_detect_controls
,
3033 ARRAY_SIZE(impedance_detect_controls
));
3034 snd_soc_add_component_controls(component
, hph_type_detect_controls
,
3035 ARRAY_SIZE(hph_type_detect_controls
));
3040 static void wcd934x_mbhc_deinit(struct snd_soc_component
*component
)
3042 struct wcd934x_codec
*wcd
= snd_soc_component_get_drvdata(component
);
3047 wcd_mbhc_deinit(wcd
->mbhc
);
3050 static int wcd934x_comp_probe(struct snd_soc_component
*component
)
3052 struct wcd934x_codec
*wcd
= dev_get_drvdata(component
->dev
);
3055 snd_soc_component_init_regmap(component
, wcd
->regmap
);
3056 wcd
->component
= component
;
3059 wcd
->clsh_ctrl
= wcd_clsh_ctrl_alloc(component
, wcd
->version
);
3060 if (IS_ERR(wcd
->clsh_ctrl
))
3061 return PTR_ERR(wcd
->clsh_ctrl
);
3063 /* Default HPH Mode to Class-H Low HiFi */
3064 wcd
->hph_mode
= CLS_H_LOHIFI
;
3066 wcd934x_comp_init(component
);
3068 for (i
= 0; i
< NUM_CODEC_DAIS
; i
++)
3069 INIT_LIST_HEAD(&wcd
->dai
[i
].slim_ch_list
);
3071 wcd934x_init_dmic(component
);
3073 if (wcd934x_mbhc_init(component
))
3074 dev_err(component
->dev
, "Failed to Initialize MBHC\n");
3079 static void wcd934x_comp_remove(struct snd_soc_component
*comp
)
3081 struct wcd934x_codec
*wcd
= dev_get_drvdata(comp
->dev
);
3083 wcd934x_mbhc_deinit(comp
);
3084 wcd_clsh_ctrl_free(wcd
->clsh_ctrl
);
3087 static int wcd934x_comp_set_sysclk(struct snd_soc_component
*comp
,
3088 int clk_id
, int source
,
3089 unsigned int freq
, int dir
)
3091 struct wcd934x_codec
*wcd
= dev_get_drvdata(comp
->dev
);
3092 int val
= WCD934X_CODEC_RPM_CLK_MCLK_CFG_9P6MHZ
;
3096 if (wcd
->rate
== WCD934X_MCLK_CLK_12P288MHZ
)
3097 val
= WCD934X_CODEC_RPM_CLK_MCLK_CFG_12P288MHZ
;
3099 snd_soc_component_update_bits(comp
, WCD934X_CODEC_RPM_CLK_MCLK_CFG
,
3100 WCD934X_CODEC_RPM_CLK_MCLK_CFG_MCLK_MASK
,
3103 return clk_set_rate(wcd
->extclk
, freq
);
3106 static uint32_t get_iir_band_coeff(struct snd_soc_component
*component
,
3107 int iir_idx
, int band_idx
, int coeff_idx
)
3112 /* Address does not automatically update if reading */
3113 reg
= WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL
+ 16 * iir_idx
;
3114 b2_reg
= WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL
+ 16 * iir_idx
;
3116 snd_soc_component_write(component
, reg
,
3117 ((band_idx
* BAND_MAX
+ coeff_idx
) *
3118 sizeof(uint32_t)) & 0x7F);
3120 value
|= snd_soc_component_read(component
, b2_reg
);
3121 snd_soc_component_write(component
, reg
,
3122 ((band_idx
* BAND_MAX
+ coeff_idx
)
3123 * sizeof(uint32_t) + 1) & 0x7F);
3125 value
|= (snd_soc_component_read(component
, b2_reg
) << 8);
3126 snd_soc_component_write(component
, reg
,
3127 ((band_idx
* BAND_MAX
+ coeff_idx
)
3128 * sizeof(uint32_t) + 2) & 0x7F);
3130 value
|= (snd_soc_component_read(component
, b2_reg
) << 16);
3131 snd_soc_component_write(component
, reg
,
3132 ((band_idx
* BAND_MAX
+ coeff_idx
)
3133 * sizeof(uint32_t) + 3) & 0x7F);
3135 /* Mask bits top 2 bits since they are reserved */
3136 value
|= (snd_soc_component_read(component
, b2_reg
) << 24);
3140 static void set_iir_band_coeff(struct snd_soc_component
*component
,
3141 int iir_idx
, int band_idx
, uint32_t value
)
3143 int reg
= WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL
+ 16 * iir_idx
;
3145 snd_soc_component_write(component
, reg
, (value
& 0xFF));
3146 snd_soc_component_write(component
, reg
, (value
>> 8) & 0xFF);
3147 snd_soc_component_write(component
, reg
, (value
>> 16) & 0xFF);
3148 /* Mask top 2 bits, 7-8 are reserved */
3149 snd_soc_component_write(component
, reg
, (value
>> 24) & 0x3F);
3152 static int wcd934x_put_iir_band_audio_mixer(
3153 struct snd_kcontrol
*kcontrol
,
3154 struct snd_ctl_elem_value
*ucontrol
)
3156 struct snd_soc_component
*component
=
3157 snd_soc_kcontrol_component(kcontrol
);
3158 struct wcd_iir_filter_ctl
*ctl
=
3159 (struct wcd_iir_filter_ctl
*)kcontrol
->private_value
;
3160 struct soc_bytes_ext
*params
= &ctl
->bytes_ext
;
3161 int iir_idx
= ctl
->iir_idx
;
3162 int band_idx
= ctl
->band_idx
;
3163 u32 coeff
[BAND_MAX
];
3164 int reg
= WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL
+ 16 * iir_idx
;
3166 memcpy(&coeff
[0], ucontrol
->value
.bytes
.data
, params
->max
);
3168 /* Mask top bit it is reserved */
3169 /* Updates addr automatically for each B2 write */
3170 snd_soc_component_write(component
, reg
, (band_idx
* BAND_MAX
*
3171 sizeof(uint32_t)) & 0x7F);
3173 set_iir_band_coeff(component
, iir_idx
, band_idx
, coeff
[0]);
3174 set_iir_band_coeff(component
, iir_idx
, band_idx
, coeff
[1]);
3175 set_iir_band_coeff(component
, iir_idx
, band_idx
, coeff
[2]);
3176 set_iir_band_coeff(component
, iir_idx
, band_idx
, coeff
[3]);
3177 set_iir_band_coeff(component
, iir_idx
, band_idx
, coeff
[4]);
3182 static int wcd934x_get_iir_band_audio_mixer(struct snd_kcontrol
*kcontrol
,
3183 struct snd_ctl_elem_value
*ucontrol
)
3185 struct snd_soc_component
*component
=
3186 snd_soc_kcontrol_component(kcontrol
);
3187 struct wcd_iir_filter_ctl
*ctl
=
3188 (struct wcd_iir_filter_ctl
*)kcontrol
->private_value
;
3189 struct soc_bytes_ext
*params
= &ctl
->bytes_ext
;
3190 int iir_idx
= ctl
->iir_idx
;
3191 int band_idx
= ctl
->band_idx
;
3192 u32 coeff
[BAND_MAX
];
3194 coeff
[0] = get_iir_band_coeff(component
, iir_idx
, band_idx
, 0);
3195 coeff
[1] = get_iir_band_coeff(component
, iir_idx
, band_idx
, 1);
3196 coeff
[2] = get_iir_band_coeff(component
, iir_idx
, band_idx
, 2);
3197 coeff
[3] = get_iir_band_coeff(component
, iir_idx
, band_idx
, 3);
3198 coeff
[4] = get_iir_band_coeff(component
, iir_idx
, band_idx
, 4);
3200 memcpy(ucontrol
->value
.bytes
.data
, &coeff
[0], params
->max
);
3205 static int wcd934x_iir_filter_info(struct snd_kcontrol
*kcontrol
,
3206 struct snd_ctl_elem_info
*ucontrol
)
3208 struct wcd_iir_filter_ctl
*ctl
=
3209 (struct wcd_iir_filter_ctl
*)kcontrol
->private_value
;
3210 struct soc_bytes_ext
*params
= &ctl
->bytes_ext
;
3212 ucontrol
->type
= SNDRV_CTL_ELEM_TYPE_BYTES
;
3213 ucontrol
->count
= params
->max
;
3218 static int wcd934x_compander_get(struct snd_kcontrol
*kc
,
3219 struct snd_ctl_elem_value
*ucontrol
)
3221 struct snd_soc_component
*component
= snd_soc_kcontrol_component(kc
);
3222 int comp
= ((struct soc_mixer_control
*)kc
->private_value
)->shift
;
3223 struct wcd934x_codec
*wcd
= dev_get_drvdata(component
->dev
);
3225 ucontrol
->value
.integer
.value
[0] = wcd
->comp_enabled
[comp
];
3230 static int wcd934x_compander_set(struct snd_kcontrol
*kc
,
3231 struct snd_ctl_elem_value
*ucontrol
)
3233 struct snd_soc_component
*component
= snd_soc_kcontrol_component(kc
);
3234 struct wcd934x_codec
*wcd
= dev_get_drvdata(component
->dev
);
3235 int comp
= ((struct soc_mixer_control
*)kc
->private_value
)->shift
;
3236 int value
= ucontrol
->value
.integer
.value
[0];
3239 if (wcd
->comp_enabled
[comp
] == value
)
3242 wcd
->comp_enabled
[comp
] = value
;
3243 sel
= value
? WCD934X_HPH_GAIN_SRC_SEL_COMPANDER
:
3244 WCD934X_HPH_GAIN_SRC_SEL_REGISTER
;
3246 /* Any specific register configuration for compander */
3249 /* Set Gain Source Select based on compander enable/disable */
3250 snd_soc_component_update_bits(component
, WCD934X_HPH_L_EN
,
3251 WCD934X_HPH_GAIN_SRC_SEL_MASK
,
3255 snd_soc_component_update_bits(component
, WCD934X_HPH_R_EN
,
3256 WCD934X_HPH_GAIN_SRC_SEL_MASK
,
3271 static int wcd934x_rx_hph_mode_get(struct snd_kcontrol
*kc
,
3272 struct snd_ctl_elem_value
*ucontrol
)
3274 struct snd_soc_component
*component
= snd_soc_kcontrol_component(kc
);
3275 struct wcd934x_codec
*wcd
= dev_get_drvdata(component
->dev
);
3277 ucontrol
->value
.enumerated
.item
[0] = wcd
->hph_mode
;
3282 static int wcd934x_rx_hph_mode_put(struct snd_kcontrol
*kc
,
3283 struct snd_ctl_elem_value
*ucontrol
)
3285 struct snd_soc_component
*component
= snd_soc_kcontrol_component(kc
);
3286 struct wcd934x_codec
*wcd
= dev_get_drvdata(component
->dev
);
3289 mode_val
= ucontrol
->value
.enumerated
.item
[0];
3291 if (mode_val
== wcd
->hph_mode
)
3294 if (mode_val
== 0) {
3295 dev_err(wcd
->dev
, "Invalid HPH Mode, default to ClSH HiFi\n");
3296 mode_val
= CLS_H_LOHIFI
;
3298 wcd
->hph_mode
= mode_val
;
3303 static int slim_rx_mux_get(struct snd_kcontrol
*kc
,
3304 struct snd_ctl_elem_value
*ucontrol
)
3306 struct snd_soc_dapm_context
*dapm
= snd_soc_dapm_kcontrol_dapm(kc
);
3307 struct snd_soc_dapm_widget
*w
= snd_soc_dapm_kcontrol_widget(kc
);
3308 struct wcd934x_codec
*wcd
= dev_get_drvdata(dapm
->dev
);
3310 ucontrol
->value
.enumerated
.item
[0] = wcd
->rx_port_value
[w
->shift
];
3315 static int slim_rx_mux_to_dai_id(int mux
)
3340 static int slim_rx_mux_put(struct snd_kcontrol
*kc
,
3341 struct snd_ctl_elem_value
*ucontrol
)
3343 struct snd_soc_dapm_widget
*w
= snd_soc_dapm_kcontrol_widget(kc
);
3344 struct wcd934x_codec
*wcd
= dev_get_drvdata(w
->dapm
->dev
);
3345 struct soc_enum
*e
= (struct soc_enum
*)kc
->private_value
;
3346 struct snd_soc_dapm_update
*update
= NULL
;
3347 struct wcd934x_slim_ch
*ch
, *c
;
3348 u32 port_id
= w
->shift
;
3351 int prev_mux_idx
= wcd
->rx_port_value
[port_id
];
3354 mux_idx
= ucontrol
->value
.enumerated
.item
[0];
3356 if (mux_idx
== prev_mux_idx
)
3361 aif_id
= slim_rx_mux_to_dai_id(prev_mux_idx
);
3365 list_for_each_entry_safe(ch
, c
, &wcd
->dai
[aif_id
].slim_ch_list
, list
) {
3366 if (ch
->port
== port_id
+ WCD934X_RX_START
) {
3368 list_del_init(&ch
->list
);
3377 aif_id
= slim_rx_mux_to_dai_id(mux_idx
);
3381 if (list_empty(&wcd
->rx_chs
[port_id
].list
)) {
3382 list_add_tail(&wcd
->rx_chs
[port_id
].list
,
3383 &wcd
->dai
[aif_id
].slim_ch_list
);
3385 dev_err(wcd
->dev
,"SLIM_RX%d PORT is busy\n", port_id
);
3391 dev_err(wcd
->dev
, "Unknown AIF %d\n", mux_idx
);
3395 wcd
->rx_port_value
[port_id
] = mux_idx
;
3396 snd_soc_dapm_mux_update_power(w
->dapm
, kc
, wcd
->rx_port_value
[port_id
],
3404 static int wcd934x_int_dem_inp_mux_put(struct snd_kcontrol
*kc
,
3405 struct snd_ctl_elem_value
*ucontrol
)
3407 struct soc_enum
*e
= (struct soc_enum
*)kc
->private_value
;
3408 struct snd_soc_component
*component
;
3411 component
= snd_soc_dapm_kcontrol_component(kc
);
3412 val
= ucontrol
->value
.enumerated
.item
[0];
3413 if (e
->reg
== WCD934X_CDC_RX0_RX_PATH_SEC0
)
3414 reg
= WCD934X_CDC_RX0_RX_PATH_CFG0
;
3415 else if (e
->reg
== WCD934X_CDC_RX1_RX_PATH_SEC0
)
3416 reg
= WCD934X_CDC_RX1_RX_PATH_CFG0
;
3417 else if (e
->reg
== WCD934X_CDC_RX2_RX_PATH_SEC0
)
3418 reg
= WCD934X_CDC_RX2_RX_PATH_CFG0
;
3422 /* Set Look Ahead Delay */
3424 snd_soc_component_update_bits(component
, reg
,
3425 WCD934X_RX_DLY_ZN_EN_MASK
,
3426 WCD934X_RX_DLY_ZN_ENABLE
);
3428 snd_soc_component_update_bits(component
, reg
,
3429 WCD934X_RX_DLY_ZN_EN_MASK
,
3430 WCD934X_RX_DLY_ZN_DISABLE
);
3432 return snd_soc_dapm_put_enum_double(kc
, ucontrol
);
3435 static int wcd934x_dec_enum_put(struct snd_kcontrol
*kcontrol
,
3436 struct snd_ctl_elem_value
*ucontrol
)
3438 struct snd_soc_component
*comp
;
3439 struct soc_enum
*e
= (struct soc_enum
*)kcontrol
->private_value
;
3441 u16 mic_sel_reg
= 0;
3444 comp
= snd_soc_dapm_kcontrol_component(kcontrol
);
3446 val
= ucontrol
->value
.enumerated
.item
[0];
3447 if (val
> e
->items
- 1)
3451 case WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1
:
3452 if (e
->shift_l
== 0)
3453 mic_sel_reg
= WCD934X_CDC_TX0_TX_PATH_CFG0
;
3454 else if (e
->shift_l
== 2)
3455 mic_sel_reg
= WCD934X_CDC_TX4_TX_PATH_CFG0
;
3456 else if (e
->shift_l
== 4)
3457 mic_sel_reg
= WCD934X_CDC_TX8_TX_PATH_CFG0
;
3459 case WCD934X_CDC_TX_INP_MUX_ADC_MUX1_CFG1
:
3460 if (e
->shift_l
== 0)
3461 mic_sel_reg
= WCD934X_CDC_TX1_TX_PATH_CFG0
;
3462 else if (e
->shift_l
== 2)
3463 mic_sel_reg
= WCD934X_CDC_TX5_TX_PATH_CFG0
;
3465 case WCD934X_CDC_TX_INP_MUX_ADC_MUX2_CFG1
:
3466 if (e
->shift_l
== 0)
3467 mic_sel_reg
= WCD934X_CDC_TX2_TX_PATH_CFG0
;
3468 else if (e
->shift_l
== 2)
3469 mic_sel_reg
= WCD934X_CDC_TX6_TX_PATH_CFG0
;
3471 case WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG1
:
3472 if (e
->shift_l
== 0)
3473 mic_sel_reg
= WCD934X_CDC_TX3_TX_PATH_CFG0
;
3474 else if (e
->shift_l
== 2)
3475 mic_sel_reg
= WCD934X_CDC_TX7_TX_PATH_CFG0
;
3478 dev_err(comp
->dev
, "%s: e->reg: 0x%x not expected\n",
3483 /* ADC: 0, DMIC: 1 */
3484 mic_sel
= val
? 0x0 : 0x1;
3486 snd_soc_component_update_bits(comp
, mic_sel_reg
, BIT(7),
3489 return snd_soc_dapm_put_enum_double(kcontrol
, ucontrol
);
3492 static const struct snd_kcontrol_new rx_int0_2_mux
=
3493 SOC_DAPM_ENUM("RX INT0_2 MUX Mux", rx_int0_2_mux_chain_enum
);
3495 static const struct snd_kcontrol_new rx_int1_2_mux
=
3496 SOC_DAPM_ENUM("RX INT1_2 MUX Mux", rx_int1_2_mux_chain_enum
);
3498 static const struct snd_kcontrol_new rx_int2_2_mux
=
3499 SOC_DAPM_ENUM("RX INT2_2 MUX Mux", rx_int2_2_mux_chain_enum
);
3501 static const struct snd_kcontrol_new rx_int3_2_mux
=
3502 SOC_DAPM_ENUM("RX INT3_2 MUX Mux", rx_int3_2_mux_chain_enum
);
3504 static const struct snd_kcontrol_new rx_int4_2_mux
=
3505 SOC_DAPM_ENUM("RX INT4_2 MUX Mux", rx_int4_2_mux_chain_enum
);
3507 static const struct snd_kcontrol_new rx_int7_2_mux
=
3508 SOC_DAPM_ENUM("RX INT7_2 MUX Mux", rx_int7_2_mux_chain_enum
);
3510 static const struct snd_kcontrol_new rx_int8_2_mux
=
3511 SOC_DAPM_ENUM("RX INT8_2 MUX Mux", rx_int8_2_mux_chain_enum
);
3513 static const struct snd_kcontrol_new rx_int0_1_mix_inp0_mux
=
3514 SOC_DAPM_ENUM("RX INT0_1 MIX1 INP0 Mux", rx_int0_1_mix_inp0_chain_enum
);
3516 static const struct snd_kcontrol_new rx_int0_1_mix_inp1_mux
=
3517 SOC_DAPM_ENUM("RX INT0_1 MIX1 INP1 Mux", rx_int0_1_mix_inp1_chain_enum
);
3519 static const struct snd_kcontrol_new rx_int0_1_mix_inp2_mux
=
3520 SOC_DAPM_ENUM("RX INT0_1 MIX1 INP2 Mux", rx_int0_1_mix_inp2_chain_enum
);
3522 static const struct snd_kcontrol_new rx_int1_1_mix_inp0_mux
=
3523 SOC_DAPM_ENUM("RX INT1_1 MIX1 INP0 Mux", rx_int1_1_mix_inp0_chain_enum
);
3525 static const struct snd_kcontrol_new rx_int1_1_mix_inp1_mux
=
3526 SOC_DAPM_ENUM("RX INT1_1 MIX1 INP1 Mux", rx_int1_1_mix_inp1_chain_enum
);
3528 static const struct snd_kcontrol_new rx_int1_1_mix_inp2_mux
=
3529 SOC_DAPM_ENUM("RX INT1_1 MIX1 INP2 Mux", rx_int1_1_mix_inp2_chain_enum
);
3531 static const struct snd_kcontrol_new rx_int2_1_mix_inp0_mux
=
3532 SOC_DAPM_ENUM("RX INT2_1 MIX1 INP0 Mux", rx_int2_1_mix_inp0_chain_enum
);
3534 static const struct snd_kcontrol_new rx_int2_1_mix_inp1_mux
=
3535 SOC_DAPM_ENUM("RX INT2_1 MIX1 INP1 Mux", rx_int2_1_mix_inp1_chain_enum
);
3537 static const struct snd_kcontrol_new rx_int2_1_mix_inp2_mux
=
3538 SOC_DAPM_ENUM("RX INT2_1 MIX1 INP2 Mux", rx_int2_1_mix_inp2_chain_enum
);
3540 static const struct snd_kcontrol_new rx_int3_1_mix_inp0_mux
=
3541 SOC_DAPM_ENUM("RX INT3_1 MIX1 INP0 Mux", rx_int3_1_mix_inp0_chain_enum
);
3543 static const struct snd_kcontrol_new rx_int3_1_mix_inp1_mux
=
3544 SOC_DAPM_ENUM("RX INT3_1 MIX1 INP1 Mux", rx_int3_1_mix_inp1_chain_enum
);
3546 static const struct snd_kcontrol_new rx_int3_1_mix_inp2_mux
=
3547 SOC_DAPM_ENUM("RX INT3_1 MIX1 INP2 Mux", rx_int3_1_mix_inp2_chain_enum
);
3549 static const struct snd_kcontrol_new rx_int4_1_mix_inp0_mux
=
3550 SOC_DAPM_ENUM("RX INT4_1 MIX1 INP0 Mux", rx_int4_1_mix_inp0_chain_enum
);
3552 static const struct snd_kcontrol_new rx_int4_1_mix_inp1_mux
=
3553 SOC_DAPM_ENUM("RX INT4_1 MIX1 INP1 Mux", rx_int4_1_mix_inp1_chain_enum
);
3555 static const struct snd_kcontrol_new rx_int4_1_mix_inp2_mux
=
3556 SOC_DAPM_ENUM("RX INT4_1 MIX1 INP2 Mux", rx_int4_1_mix_inp2_chain_enum
);
3558 static const struct snd_kcontrol_new rx_int7_1_mix_inp0_mux
=
3559 SOC_DAPM_ENUM("RX INT7_1 MIX1 INP0 Mux", rx_int7_1_mix_inp0_chain_enum
);
3561 static const struct snd_kcontrol_new rx_int7_1_mix_inp1_mux
=
3562 SOC_DAPM_ENUM("RX INT7_1 MIX1 INP1 Mux", rx_int7_1_mix_inp1_chain_enum
);
3564 static const struct snd_kcontrol_new rx_int7_1_mix_inp2_mux
=
3565 SOC_DAPM_ENUM("RX INT7_1 MIX1 INP2 Mux", rx_int7_1_mix_inp2_chain_enum
);
3567 static const struct snd_kcontrol_new rx_int8_1_mix_inp0_mux
=
3568 SOC_DAPM_ENUM("RX INT8_1 MIX1 INP0 Mux", rx_int8_1_mix_inp0_chain_enum
);
3570 static const struct snd_kcontrol_new rx_int8_1_mix_inp1_mux
=
3571 SOC_DAPM_ENUM("RX INT8_1 MIX1 INP1 Mux", rx_int8_1_mix_inp1_chain_enum
);
3573 static const struct snd_kcontrol_new rx_int8_1_mix_inp2_mux
=
3574 SOC_DAPM_ENUM("RX INT8_1 MIX1 INP2 Mux", rx_int8_1_mix_inp2_chain_enum
);
3576 static const struct snd_kcontrol_new rx_int0_mix2_inp_mux
=
3577 SOC_DAPM_ENUM("RX INT0 MIX2 INP Mux", rx_int0_mix2_inp_mux_enum
);
3579 static const struct snd_kcontrol_new rx_int1_mix2_inp_mux
=
3580 SOC_DAPM_ENUM("RX INT1 MIX2 INP Mux", rx_int1_mix2_inp_mux_enum
);
3582 static const struct snd_kcontrol_new rx_int2_mix2_inp_mux
=
3583 SOC_DAPM_ENUM("RX INT2 MIX2 INP Mux", rx_int2_mix2_inp_mux_enum
);
3585 static const struct snd_kcontrol_new rx_int3_mix2_inp_mux
=
3586 SOC_DAPM_ENUM("RX INT3 MIX2 INP Mux", rx_int3_mix2_inp_mux_enum
);
3588 static const struct snd_kcontrol_new rx_int4_mix2_inp_mux
=
3589 SOC_DAPM_ENUM("RX INT4 MIX2 INP Mux", rx_int4_mix2_inp_mux_enum
);
3591 static const struct snd_kcontrol_new rx_int7_mix2_inp_mux
=
3592 SOC_DAPM_ENUM("RX INT7 MIX2 INP Mux", rx_int7_mix2_inp_mux_enum
);
3594 static const struct snd_kcontrol_new iir0_inp0_mux
=
3595 SOC_DAPM_ENUM("IIR0 INP0 Mux", iir0_inp0_mux_enum
);
3596 static const struct snd_kcontrol_new iir0_inp1_mux
=
3597 SOC_DAPM_ENUM("IIR0 INP1 Mux", iir0_inp1_mux_enum
);
3598 static const struct snd_kcontrol_new iir0_inp2_mux
=
3599 SOC_DAPM_ENUM("IIR0 INP2 Mux", iir0_inp2_mux_enum
);
3600 static const struct snd_kcontrol_new iir0_inp3_mux
=
3601 SOC_DAPM_ENUM("IIR0 INP3 Mux", iir0_inp3_mux_enum
);
3603 static const struct snd_kcontrol_new iir1_inp0_mux
=
3604 SOC_DAPM_ENUM("IIR1 INP0 Mux", iir1_inp0_mux_enum
);
3605 static const struct snd_kcontrol_new iir1_inp1_mux
=
3606 SOC_DAPM_ENUM("IIR1 INP1 Mux", iir1_inp1_mux_enum
);
3607 static const struct snd_kcontrol_new iir1_inp2_mux
=
3608 SOC_DAPM_ENUM("IIR1 INP2 Mux", iir1_inp2_mux_enum
);
3609 static const struct snd_kcontrol_new iir1_inp3_mux
=
3610 SOC_DAPM_ENUM("IIR1 INP3 Mux", iir1_inp3_mux_enum
);
3612 static const struct snd_kcontrol_new slim_rx_mux
[WCD934X_RX_MAX
] = {
3613 SOC_DAPM_ENUM_EXT("SLIM RX0 Mux", slim_rx_mux_enum
,
3614 slim_rx_mux_get
, slim_rx_mux_put
),
3615 SOC_DAPM_ENUM_EXT("SLIM RX1 Mux", slim_rx_mux_enum
,
3616 slim_rx_mux_get
, slim_rx_mux_put
),
3617 SOC_DAPM_ENUM_EXT("SLIM RX2 Mux", slim_rx_mux_enum
,
3618 slim_rx_mux_get
, slim_rx_mux_put
),
3619 SOC_DAPM_ENUM_EXT("SLIM RX3 Mux", slim_rx_mux_enum
,
3620 slim_rx_mux_get
, slim_rx_mux_put
),
3621 SOC_DAPM_ENUM_EXT("SLIM RX4 Mux", slim_rx_mux_enum
,
3622 slim_rx_mux_get
, slim_rx_mux_put
),
3623 SOC_DAPM_ENUM_EXT("SLIM RX5 Mux", slim_rx_mux_enum
,
3624 slim_rx_mux_get
, slim_rx_mux_put
),
3625 SOC_DAPM_ENUM_EXT("SLIM RX6 Mux", slim_rx_mux_enum
,
3626 slim_rx_mux_get
, slim_rx_mux_put
),
3627 SOC_DAPM_ENUM_EXT("SLIM RX7 Mux", slim_rx_mux_enum
,
3628 slim_rx_mux_get
, slim_rx_mux_put
),
3631 static const struct snd_kcontrol_new rx_int1_asrc_switch
[] = {
3632 SOC_DAPM_SINGLE("HPHL Switch", SND_SOC_NOPM
, 0, 1, 0),
3635 static const struct snd_kcontrol_new rx_int2_asrc_switch
[] = {
3636 SOC_DAPM_SINGLE("HPHR Switch", SND_SOC_NOPM
, 0, 1, 0),
3639 static const struct snd_kcontrol_new rx_int3_asrc_switch
[] = {
3640 SOC_DAPM_SINGLE("LO1 Switch", SND_SOC_NOPM
, 0, 1, 0),
3643 static const struct snd_kcontrol_new rx_int4_asrc_switch
[] = {
3644 SOC_DAPM_SINGLE("LO2 Switch", SND_SOC_NOPM
, 0, 1, 0),
3647 static const struct snd_kcontrol_new rx_int0_dem_inp_mux
=
3648 SOC_DAPM_ENUM_EXT("RX INT0 DEM MUX Mux", rx_int0_dem_inp_mux_enum
,
3649 snd_soc_dapm_get_enum_double
,
3650 wcd934x_int_dem_inp_mux_put
);
3652 static const struct snd_kcontrol_new rx_int1_dem_inp_mux
=
3653 SOC_DAPM_ENUM_EXT("RX INT1 DEM MUX Mux", rx_int1_dem_inp_mux_enum
,
3654 snd_soc_dapm_get_enum_double
,
3655 wcd934x_int_dem_inp_mux_put
);
3657 static const struct snd_kcontrol_new rx_int2_dem_inp_mux
=
3658 SOC_DAPM_ENUM_EXT("RX INT2 DEM MUX Mux", rx_int2_dem_inp_mux_enum
,
3659 snd_soc_dapm_get_enum_double
,
3660 wcd934x_int_dem_inp_mux_put
);
3662 static const struct snd_kcontrol_new rx_int0_1_interp_mux
=
3663 SOC_DAPM_ENUM("RX INT0_1 INTERP Mux", rx_int0_1_interp_mux_enum
);
3665 static const struct snd_kcontrol_new rx_int1_1_interp_mux
=
3666 SOC_DAPM_ENUM("RX INT1_1 INTERP Mux", rx_int1_1_interp_mux_enum
);
3668 static const struct snd_kcontrol_new rx_int2_1_interp_mux
=
3669 SOC_DAPM_ENUM("RX INT2_1 INTERP Mux", rx_int2_1_interp_mux_enum
);
3671 static const struct snd_kcontrol_new rx_int3_1_interp_mux
=
3672 SOC_DAPM_ENUM("RX INT3_1 INTERP Mux", rx_int3_1_interp_mux_enum
);
3674 static const struct snd_kcontrol_new rx_int4_1_interp_mux
=
3675 SOC_DAPM_ENUM("RX INT4_1 INTERP Mux", rx_int4_1_interp_mux_enum
);
3677 static const struct snd_kcontrol_new rx_int7_1_interp_mux
=
3678 SOC_DAPM_ENUM("RX INT7_1 INTERP Mux", rx_int7_1_interp_mux_enum
);
3680 static const struct snd_kcontrol_new rx_int8_1_interp_mux
=
3681 SOC_DAPM_ENUM("RX INT8_1 INTERP Mux", rx_int8_1_interp_mux_enum
);
3683 static const struct snd_kcontrol_new rx_int0_2_interp_mux
=
3684 SOC_DAPM_ENUM("RX INT0_2 INTERP Mux", rx_int0_2_interp_mux_enum
);
3686 static const struct snd_kcontrol_new rx_int1_2_interp_mux
=
3687 SOC_DAPM_ENUM("RX INT1_2 INTERP Mux", rx_int1_2_interp_mux_enum
);
3689 static const struct snd_kcontrol_new rx_int2_2_interp_mux
=
3690 SOC_DAPM_ENUM("RX INT2_2 INTERP Mux", rx_int2_2_interp_mux_enum
);
3692 static const struct snd_kcontrol_new rx_int3_2_interp_mux
=
3693 SOC_DAPM_ENUM("RX INT3_2 INTERP Mux", rx_int3_2_interp_mux_enum
);
3695 static const struct snd_kcontrol_new rx_int4_2_interp_mux
=
3696 SOC_DAPM_ENUM("RX INT4_2 INTERP Mux", rx_int4_2_interp_mux_enum
);
3698 static const struct snd_kcontrol_new rx_int7_2_interp_mux
=
3699 SOC_DAPM_ENUM("RX INT7_2 INTERP Mux", rx_int7_2_interp_mux_enum
);
3701 static const struct snd_kcontrol_new rx_int8_2_interp_mux
=
3702 SOC_DAPM_ENUM("RX INT8_2 INTERP Mux", rx_int8_2_interp_mux_enum
);
3704 static const struct snd_kcontrol_new tx_dmic_mux0
=
3705 SOC_DAPM_ENUM("DMIC MUX0 Mux", tx_dmic_mux0_enum
);
3707 static const struct snd_kcontrol_new tx_dmic_mux1
=
3708 SOC_DAPM_ENUM("DMIC MUX1 Mux", tx_dmic_mux1_enum
);
3710 static const struct snd_kcontrol_new tx_dmic_mux2
=
3711 SOC_DAPM_ENUM("DMIC MUX2 Mux", tx_dmic_mux2_enum
);
3713 static const struct snd_kcontrol_new tx_dmic_mux3
=
3714 SOC_DAPM_ENUM("DMIC MUX3 Mux", tx_dmic_mux3_enum
);
3716 static const struct snd_kcontrol_new tx_dmic_mux4
=
3717 SOC_DAPM_ENUM("DMIC MUX4 Mux", tx_dmic_mux4_enum
);
3719 static const struct snd_kcontrol_new tx_dmic_mux5
=
3720 SOC_DAPM_ENUM("DMIC MUX5 Mux", tx_dmic_mux5_enum
);
3722 static const struct snd_kcontrol_new tx_dmic_mux6
=
3723 SOC_DAPM_ENUM("DMIC MUX6 Mux", tx_dmic_mux6_enum
);
3725 static const struct snd_kcontrol_new tx_dmic_mux7
=
3726 SOC_DAPM_ENUM("DMIC MUX7 Mux", tx_dmic_mux7_enum
);
3728 static const struct snd_kcontrol_new tx_dmic_mux8
=
3729 SOC_DAPM_ENUM("DMIC MUX8 Mux", tx_dmic_mux8_enum
);
3731 static const struct snd_kcontrol_new tx_amic_mux0
=
3732 SOC_DAPM_ENUM("AMIC MUX0 Mux", tx_amic_mux0_enum
);
3734 static const struct snd_kcontrol_new tx_amic_mux1
=
3735 SOC_DAPM_ENUM("AMIC MUX1 Mux", tx_amic_mux1_enum
);
3737 static const struct snd_kcontrol_new tx_amic_mux2
=
3738 SOC_DAPM_ENUM("AMIC MUX2 Mux", tx_amic_mux2_enum
);
3740 static const struct snd_kcontrol_new tx_amic_mux3
=
3741 SOC_DAPM_ENUM("AMIC MUX3 Mux", tx_amic_mux3_enum
);
3743 static const struct snd_kcontrol_new tx_amic_mux4
=
3744 SOC_DAPM_ENUM("AMIC MUX4 Mux", tx_amic_mux4_enum
);
3746 static const struct snd_kcontrol_new tx_amic_mux5
=
3747 SOC_DAPM_ENUM("AMIC MUX5 Mux", tx_amic_mux5_enum
);
3749 static const struct snd_kcontrol_new tx_amic_mux6
=
3750 SOC_DAPM_ENUM("AMIC MUX6 Mux", tx_amic_mux6_enum
);
3752 static const struct snd_kcontrol_new tx_amic_mux7
=
3753 SOC_DAPM_ENUM("AMIC MUX7 Mux", tx_amic_mux7_enum
);
3755 static const struct snd_kcontrol_new tx_amic_mux8
=
3756 SOC_DAPM_ENUM("AMIC MUX8 Mux", tx_amic_mux8_enum
);
3758 static const struct snd_kcontrol_new tx_amic4_5
=
3759 SOC_DAPM_ENUM("AMIC4_5 SEL Mux", tx_amic4_5_enum
);
3761 static const struct snd_kcontrol_new tx_adc_mux0_mux
=
3762 SOC_DAPM_ENUM_EXT("ADC MUX0 Mux", tx_adc_mux0_enum
,
3763 snd_soc_dapm_get_enum_double
, wcd934x_dec_enum_put
);
3764 static const struct snd_kcontrol_new tx_adc_mux1_mux
=
3765 SOC_DAPM_ENUM_EXT("ADC MUX1 Mux", tx_adc_mux1_enum
,
3766 snd_soc_dapm_get_enum_double
, wcd934x_dec_enum_put
);
3767 static const struct snd_kcontrol_new tx_adc_mux2_mux
=
3768 SOC_DAPM_ENUM_EXT("ADC MUX2 Mux", tx_adc_mux2_enum
,
3769 snd_soc_dapm_get_enum_double
, wcd934x_dec_enum_put
);
3770 static const struct snd_kcontrol_new tx_adc_mux3_mux
=
3771 SOC_DAPM_ENUM_EXT("ADC MUX3 Mux", tx_adc_mux3_enum
,
3772 snd_soc_dapm_get_enum_double
, wcd934x_dec_enum_put
);
3773 static const struct snd_kcontrol_new tx_adc_mux4_mux
=
3774 SOC_DAPM_ENUM_EXT("ADC MUX4 Mux", tx_adc_mux4_enum
,
3775 snd_soc_dapm_get_enum_double
, wcd934x_dec_enum_put
);
3776 static const struct snd_kcontrol_new tx_adc_mux5_mux
=
3777 SOC_DAPM_ENUM_EXT("ADC MUX5 Mux", tx_adc_mux5_enum
,
3778 snd_soc_dapm_get_enum_double
, wcd934x_dec_enum_put
);
3779 static const struct snd_kcontrol_new tx_adc_mux6_mux
=
3780 SOC_DAPM_ENUM_EXT("ADC MUX6 Mux", tx_adc_mux6_enum
,
3781 snd_soc_dapm_get_enum_double
, wcd934x_dec_enum_put
);
3782 static const struct snd_kcontrol_new tx_adc_mux7_mux
=
3783 SOC_DAPM_ENUM_EXT("ADC MUX7 Mux", tx_adc_mux7_enum
,
3784 snd_soc_dapm_get_enum_double
, wcd934x_dec_enum_put
);
3785 static const struct snd_kcontrol_new tx_adc_mux8_mux
=
3786 SOC_DAPM_ENUM_EXT("ADC MUX8 Mux", tx_adc_mux8_enum
,
3787 snd_soc_dapm_get_enum_double
, wcd934x_dec_enum_put
);
3789 static const struct snd_kcontrol_new cdc_if_tx0_mux
=
3790 SOC_DAPM_ENUM("CDC_IF TX0 MUX Mux", cdc_if_tx0_mux_enum
);
3791 static const struct snd_kcontrol_new cdc_if_tx1_mux
=
3792 SOC_DAPM_ENUM("CDC_IF TX1 MUX Mux", cdc_if_tx1_mux_enum
);
3793 static const struct snd_kcontrol_new cdc_if_tx2_mux
=
3794 SOC_DAPM_ENUM("CDC_IF TX2 MUX Mux", cdc_if_tx2_mux_enum
);
3795 static const struct snd_kcontrol_new cdc_if_tx3_mux
=
3796 SOC_DAPM_ENUM("CDC_IF TX3 MUX Mux", cdc_if_tx3_mux_enum
);
3797 static const struct snd_kcontrol_new cdc_if_tx4_mux
=
3798 SOC_DAPM_ENUM("CDC_IF TX4 MUX Mux", cdc_if_tx4_mux_enum
);
3799 static const struct snd_kcontrol_new cdc_if_tx5_mux
=
3800 SOC_DAPM_ENUM("CDC_IF TX5 MUX Mux", cdc_if_tx5_mux_enum
);
3801 static const struct snd_kcontrol_new cdc_if_tx6_mux
=
3802 SOC_DAPM_ENUM("CDC_IF TX6 MUX Mux", cdc_if_tx6_mux_enum
);
3803 static const struct snd_kcontrol_new cdc_if_tx7_mux
=
3804 SOC_DAPM_ENUM("CDC_IF TX7 MUX Mux", cdc_if_tx7_mux_enum
);
3805 static const struct snd_kcontrol_new cdc_if_tx8_mux
=
3806 SOC_DAPM_ENUM("CDC_IF TX8 MUX Mux", cdc_if_tx8_mux_enum
);
3807 static const struct snd_kcontrol_new cdc_if_tx9_mux
=
3808 SOC_DAPM_ENUM("CDC_IF TX9 MUX Mux", cdc_if_tx9_mux_enum
);
3809 static const struct snd_kcontrol_new cdc_if_tx10_mux
=
3810 SOC_DAPM_ENUM("CDC_IF TX10 MUX Mux", cdc_if_tx10_mux_enum
);
3811 static const struct snd_kcontrol_new cdc_if_tx11_mux
=
3812 SOC_DAPM_ENUM("CDC_IF TX11 MUX Mux", cdc_if_tx11_mux_enum
);
3813 static const struct snd_kcontrol_new cdc_if_tx11_inp1_mux
=
3814 SOC_DAPM_ENUM("CDC_IF TX11 INP1 MUX Mux", cdc_if_tx11_inp1_mux_enum
);
3815 static const struct snd_kcontrol_new cdc_if_tx13_mux
=
3816 SOC_DAPM_ENUM("CDC_IF TX13 MUX Mux", cdc_if_tx13_mux_enum
);
3817 static const struct snd_kcontrol_new cdc_if_tx13_inp1_mux
=
3818 SOC_DAPM_ENUM("CDC_IF TX13 INP1 MUX Mux", cdc_if_tx13_inp1_mux_enum
);
3820 static int slim_tx_mixer_get(struct snd_kcontrol
*kc
,
3821 struct snd_ctl_elem_value
*ucontrol
)
3823 struct snd_soc_dapm_context
*dapm
= snd_soc_dapm_kcontrol_dapm(kc
);
3824 struct wcd934x_codec
*wcd
= dev_get_drvdata(dapm
->dev
);
3825 struct soc_mixer_control
*mixer
=
3826 (struct soc_mixer_control
*)kc
->private_value
;
3827 int port_id
= mixer
->shift
;
3829 ucontrol
->value
.integer
.value
[0] = wcd
->tx_port_value
[port_id
];
3834 static int slim_tx_mixer_put(struct snd_kcontrol
*kc
,
3835 struct snd_ctl_elem_value
*ucontrol
)
3837 struct snd_soc_dapm_widget
*widget
= snd_soc_dapm_kcontrol_widget(kc
);
3838 struct wcd934x_codec
*wcd
= dev_get_drvdata(widget
->dapm
->dev
);
3839 struct snd_soc_dapm_update
*update
= NULL
;
3840 struct soc_mixer_control
*mixer
=
3841 (struct soc_mixer_control
*)kc
->private_value
;
3842 int enable
= ucontrol
->value
.integer
.value
[0];
3843 struct wcd934x_slim_ch
*ch
, *c
;
3844 int dai_id
= widget
->shift
;
3845 int port_id
= mixer
->shift
;
3847 /* only add to the list if value not set */
3848 if (enable
== wcd
->tx_port_value
[port_id
])
3852 if (list_empty(&wcd
->tx_chs
[port_id
].list
)) {
3853 list_add_tail(&wcd
->tx_chs
[port_id
].list
,
3854 &wcd
->dai
[dai_id
].slim_ch_list
);
3856 dev_err(wcd
->dev
,"SLIM_TX%d PORT is busy\n", port_id
);
3862 list_for_each_entry_safe(ch
, c
, &wcd
->dai
[dai_id
].slim_ch_list
, list
) {
3863 if (ch
->port
== port_id
) {
3865 list_del_init(&wcd
->tx_chs
[port_id
].list
);
3873 wcd
->tx_port_value
[port_id
] = enable
;
3874 snd_soc_dapm_mixer_update_power(widget
->dapm
, kc
, enable
, update
);
3879 static const struct snd_kcontrol_new aif1_slim_cap_mixer
[] = {
3880 SOC_SINGLE_EXT("SLIM TX0", SND_SOC_NOPM
, WCD934X_TX0
, 1, 0,
3881 slim_tx_mixer_get
, slim_tx_mixer_put
),
3882 SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM
, WCD934X_TX1
, 1, 0,
3883 slim_tx_mixer_get
, slim_tx_mixer_put
),
3884 SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM
, WCD934X_TX2
, 1, 0,
3885 slim_tx_mixer_get
, slim_tx_mixer_put
),
3886 SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM
, WCD934X_TX3
, 1, 0,
3887 slim_tx_mixer_get
, slim_tx_mixer_put
),
3888 SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM
, WCD934X_TX4
, 1, 0,
3889 slim_tx_mixer_get
, slim_tx_mixer_put
),
3890 SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM
, WCD934X_TX5
, 1, 0,
3891 slim_tx_mixer_get
, slim_tx_mixer_put
),
3892 SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM
, WCD934X_TX6
, 1, 0,
3893 slim_tx_mixer_get
, slim_tx_mixer_put
),
3894 SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM
, WCD934X_TX7
, 1, 0,
3895 slim_tx_mixer_get
, slim_tx_mixer_put
),
3896 SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM
, WCD934X_TX8
, 1, 0,
3897 slim_tx_mixer_get
, slim_tx_mixer_put
),
3898 SOC_SINGLE_EXT("SLIM TX9", SND_SOC_NOPM
, WCD934X_TX9
, 1, 0,
3899 slim_tx_mixer_get
, slim_tx_mixer_put
),
3900 SOC_SINGLE_EXT("SLIM TX10", SND_SOC_NOPM
, WCD934X_TX10
, 1, 0,
3901 slim_tx_mixer_get
, slim_tx_mixer_put
),
3902 SOC_SINGLE_EXT("SLIM TX11", SND_SOC_NOPM
, WCD934X_TX11
, 1, 0,
3903 slim_tx_mixer_get
, slim_tx_mixer_put
),
3904 SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM
, WCD934X_TX13
, 1, 0,
3905 slim_tx_mixer_get
, slim_tx_mixer_put
),
3908 static const struct snd_kcontrol_new aif2_slim_cap_mixer
[] = {
3909 SOC_SINGLE_EXT("SLIM TX0", SND_SOC_NOPM
, WCD934X_TX0
, 1, 0,
3910 slim_tx_mixer_get
, slim_tx_mixer_put
),
3911 SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM
, WCD934X_TX1
, 1, 0,
3912 slim_tx_mixer_get
, slim_tx_mixer_put
),
3913 SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM
, WCD934X_TX2
, 1, 0,
3914 slim_tx_mixer_get
, slim_tx_mixer_put
),
3915 SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM
, WCD934X_TX3
, 1, 0,
3916 slim_tx_mixer_get
, slim_tx_mixer_put
),
3917 SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM
, WCD934X_TX4
, 1, 0,
3918 slim_tx_mixer_get
, slim_tx_mixer_put
),
3919 SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM
, WCD934X_TX5
, 1, 0,
3920 slim_tx_mixer_get
, slim_tx_mixer_put
),
3921 SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM
, WCD934X_TX6
, 1, 0,
3922 slim_tx_mixer_get
, slim_tx_mixer_put
),
3923 SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM
, WCD934X_TX7
, 1, 0,
3924 slim_tx_mixer_get
, slim_tx_mixer_put
),
3925 SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM
, WCD934X_TX8
, 1, 0,
3926 slim_tx_mixer_get
, slim_tx_mixer_put
),
3927 SOC_SINGLE_EXT("SLIM TX9", SND_SOC_NOPM
, WCD934X_TX9
, 1, 0,
3928 slim_tx_mixer_get
, slim_tx_mixer_put
),
3929 SOC_SINGLE_EXT("SLIM TX10", SND_SOC_NOPM
, WCD934X_TX10
, 1, 0,
3930 slim_tx_mixer_get
, slim_tx_mixer_put
),
3931 SOC_SINGLE_EXT("SLIM TX11", SND_SOC_NOPM
, WCD934X_TX11
, 1, 0,
3932 slim_tx_mixer_get
, slim_tx_mixer_put
),
3933 SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM
, WCD934X_TX13
, 1, 0,
3934 slim_tx_mixer_get
, slim_tx_mixer_put
),
3937 static const struct snd_kcontrol_new aif3_slim_cap_mixer
[] = {
3938 SOC_SINGLE_EXT("SLIM TX0", SND_SOC_NOPM
, WCD934X_TX0
, 1, 0,
3939 slim_tx_mixer_get
, slim_tx_mixer_put
),
3940 SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM
, WCD934X_TX1
, 1, 0,
3941 slim_tx_mixer_get
, slim_tx_mixer_put
),
3942 SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM
, WCD934X_TX2
, 1, 0,
3943 slim_tx_mixer_get
, slim_tx_mixer_put
),
3944 SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM
, WCD934X_TX3
, 1, 0,
3945 slim_tx_mixer_get
, slim_tx_mixer_put
),
3946 SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM
, WCD934X_TX4
, 1, 0,
3947 slim_tx_mixer_get
, slim_tx_mixer_put
),
3948 SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM
, WCD934X_TX5
, 1, 0,
3949 slim_tx_mixer_get
, slim_tx_mixer_put
),
3950 SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM
, WCD934X_TX6
, 1, 0,
3951 slim_tx_mixer_get
, slim_tx_mixer_put
),
3952 SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM
, WCD934X_TX7
, 1, 0,
3953 slim_tx_mixer_get
, slim_tx_mixer_put
),
3954 SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM
, WCD934X_TX8
, 1, 0,
3955 slim_tx_mixer_get
, slim_tx_mixer_put
),
3956 SOC_SINGLE_EXT("SLIM TX9", SND_SOC_NOPM
, WCD934X_TX9
, 1, 0,
3957 slim_tx_mixer_get
, slim_tx_mixer_put
),
3958 SOC_SINGLE_EXT("SLIM TX10", SND_SOC_NOPM
, WCD934X_TX10
, 1, 0,
3959 slim_tx_mixer_get
, slim_tx_mixer_put
),
3960 SOC_SINGLE_EXT("SLIM TX11", SND_SOC_NOPM
, WCD934X_TX11
, 1, 0,
3961 slim_tx_mixer_get
, slim_tx_mixer_put
),
3962 SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM
, WCD934X_TX13
, 1, 0,
3963 slim_tx_mixer_get
, slim_tx_mixer_put
),
3966 static const struct snd_kcontrol_new wcd934x_snd_controls
[] = {
3968 SOC_SINGLE_TLV("EAR PA Volume", WCD934X_ANA_EAR
, 4, 4, 1, ear_pa_gain
),
3969 SOC_SINGLE_TLV("HPHL Volume", WCD934X_HPH_L_EN
, 0, 24, 1, line_gain
),
3970 SOC_SINGLE_TLV("HPHR Volume", WCD934X_HPH_R_EN
, 0, 24, 1, line_gain
),
3971 SOC_SINGLE_TLV("LINEOUT1 Volume", WCD934X_DIFF_LO_LO1_COMPANDER
,
3972 3, 16, 1, line_gain
),
3973 SOC_SINGLE_TLV("LINEOUT2 Volume", WCD934X_DIFF_LO_LO2_COMPANDER
,
3974 3, 16, 1, line_gain
),
3976 SOC_SINGLE_TLV("ADC1 Volume", WCD934X_ANA_AMIC1
, 0, 20, 0, analog_gain
),
3977 SOC_SINGLE_TLV("ADC2 Volume", WCD934X_ANA_AMIC2
, 0, 20, 0, analog_gain
),
3978 SOC_SINGLE_TLV("ADC3 Volume", WCD934X_ANA_AMIC3
, 0, 20, 0, analog_gain
),
3979 SOC_SINGLE_TLV("ADC4 Volume", WCD934X_ANA_AMIC4
, 0, 20, 0, analog_gain
),
3981 SOC_SINGLE_S8_TLV("RX0 Digital Volume", WCD934X_CDC_RX0_RX_VOL_CTL
,
3982 -84, 40, digital_gain
), /* -84dB min - 40dB max */
3983 SOC_SINGLE_S8_TLV("RX1 Digital Volume", WCD934X_CDC_RX1_RX_VOL_CTL
,
3984 -84, 40, digital_gain
),
3985 SOC_SINGLE_S8_TLV("RX2 Digital Volume", WCD934X_CDC_RX2_RX_VOL_CTL
,
3986 -84, 40, digital_gain
),
3987 SOC_SINGLE_S8_TLV("RX3 Digital Volume", WCD934X_CDC_RX3_RX_VOL_CTL
,
3988 -84, 40, digital_gain
),
3989 SOC_SINGLE_S8_TLV("RX4 Digital Volume", WCD934X_CDC_RX4_RX_VOL_CTL
,
3990 -84, 40, digital_gain
),
3991 SOC_SINGLE_S8_TLV("RX7 Digital Volume", WCD934X_CDC_RX7_RX_VOL_CTL
,
3992 -84, 40, digital_gain
),
3993 SOC_SINGLE_S8_TLV("RX8 Digital Volume", WCD934X_CDC_RX8_RX_VOL_CTL
,
3994 -84, 40, digital_gain
),
3995 SOC_SINGLE_S8_TLV("RX0 Mix Digital Volume",
3996 WCD934X_CDC_RX0_RX_VOL_MIX_CTL
,
3997 -84, 40, digital_gain
),
3998 SOC_SINGLE_S8_TLV("RX1 Mix Digital Volume",
3999 WCD934X_CDC_RX1_RX_VOL_MIX_CTL
,
4000 -84, 40, digital_gain
),
4001 SOC_SINGLE_S8_TLV("RX2 Mix Digital Volume",
4002 WCD934X_CDC_RX2_RX_VOL_MIX_CTL
,
4003 -84, 40, digital_gain
),
4004 SOC_SINGLE_S8_TLV("RX3 Mix Digital Volume",
4005 WCD934X_CDC_RX3_RX_VOL_MIX_CTL
,
4006 -84, 40, digital_gain
),
4007 SOC_SINGLE_S8_TLV("RX4 Mix Digital Volume",
4008 WCD934X_CDC_RX4_RX_VOL_MIX_CTL
,
4009 -84, 40, digital_gain
),
4010 SOC_SINGLE_S8_TLV("RX7 Mix Digital Volume",
4011 WCD934X_CDC_RX7_RX_VOL_MIX_CTL
,
4012 -84, 40, digital_gain
),
4013 SOC_SINGLE_S8_TLV("RX8 Mix Digital Volume",
4014 WCD934X_CDC_RX8_RX_VOL_MIX_CTL
,
4015 -84, 40, digital_gain
),
4017 SOC_SINGLE_S8_TLV("DEC0 Volume", WCD934X_CDC_TX0_TX_VOL_CTL
,
4018 -84, 40, digital_gain
),
4019 SOC_SINGLE_S8_TLV("DEC1 Volume", WCD934X_CDC_TX1_TX_VOL_CTL
,
4020 -84, 40, digital_gain
),
4021 SOC_SINGLE_S8_TLV("DEC2 Volume", WCD934X_CDC_TX2_TX_VOL_CTL
,
4022 -84, 40, digital_gain
),
4023 SOC_SINGLE_S8_TLV("DEC3 Volume", WCD934X_CDC_TX3_TX_VOL_CTL
,
4024 -84, 40, digital_gain
),
4025 SOC_SINGLE_S8_TLV("DEC4 Volume", WCD934X_CDC_TX4_TX_VOL_CTL
,
4026 -84, 40, digital_gain
),
4027 SOC_SINGLE_S8_TLV("DEC5 Volume", WCD934X_CDC_TX5_TX_VOL_CTL
,
4028 -84, 40, digital_gain
),
4029 SOC_SINGLE_S8_TLV("DEC6 Volume", WCD934X_CDC_TX6_TX_VOL_CTL
,
4030 -84, 40, digital_gain
),
4031 SOC_SINGLE_S8_TLV("DEC7 Volume", WCD934X_CDC_TX7_TX_VOL_CTL
,
4032 -84, 40, digital_gain
),
4033 SOC_SINGLE_S8_TLV("DEC8 Volume", WCD934X_CDC_TX8_TX_VOL_CTL
,
4034 -84, 40, digital_gain
),
4036 SOC_SINGLE_S8_TLV("IIR0 INP0 Volume",
4037 WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B1_CTL
, -84, 40,
4039 SOC_SINGLE_S8_TLV("IIR0 INP1 Volume",
4040 WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B2_CTL
, -84, 40,
4042 SOC_SINGLE_S8_TLV("IIR0 INP2 Volume",
4043 WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B3_CTL
, -84, 40,
4045 SOC_SINGLE_S8_TLV("IIR0 INP3 Volume",
4046 WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B4_CTL
, -84, 40,
4048 SOC_SINGLE_S8_TLV("IIR1 INP0 Volume",
4049 WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B1_CTL
, -84, 40,
4051 SOC_SINGLE_S8_TLV("IIR1 INP1 Volume",
4052 WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B2_CTL
, -84, 40,
4054 SOC_SINGLE_S8_TLV("IIR1 INP2 Volume",
4055 WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B3_CTL
, -84, 40,
4057 SOC_SINGLE_S8_TLV("IIR1 INP3 Volume",
4058 WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B4_CTL
, -84, 40,
4061 SOC_ENUM("TX0 HPF cut off", cf_dec0_enum
),
4062 SOC_ENUM("TX1 HPF cut off", cf_dec1_enum
),
4063 SOC_ENUM("TX2 HPF cut off", cf_dec2_enum
),
4064 SOC_ENUM("TX3 HPF cut off", cf_dec3_enum
),
4065 SOC_ENUM("TX4 HPF cut off", cf_dec4_enum
),
4066 SOC_ENUM("TX5 HPF cut off", cf_dec5_enum
),
4067 SOC_ENUM("TX6 HPF cut off", cf_dec6_enum
),
4068 SOC_ENUM("TX7 HPF cut off", cf_dec7_enum
),
4069 SOC_ENUM("TX8 HPF cut off", cf_dec8_enum
),
4071 SOC_ENUM("RX INT0_1 HPF cut off", cf_int0_1_enum
),
4072 SOC_ENUM("RX INT0_2 HPF cut off", cf_int0_2_enum
),
4073 SOC_ENUM("RX INT1_1 HPF cut off", cf_int1_1_enum
),
4074 SOC_ENUM("RX INT1_2 HPF cut off", cf_int1_2_enum
),
4075 SOC_ENUM("RX INT2_1 HPF cut off", cf_int2_1_enum
),
4076 SOC_ENUM("RX INT2_2 HPF cut off", cf_int2_2_enum
),
4077 SOC_ENUM("RX INT3_1 HPF cut off", cf_int3_1_enum
),
4078 SOC_ENUM("RX INT3_2 HPF cut off", cf_int3_2_enum
),
4079 SOC_ENUM("RX INT4_1 HPF cut off", cf_int4_1_enum
),
4080 SOC_ENUM("RX INT4_2 HPF cut off", cf_int4_2_enum
),
4081 SOC_ENUM("RX INT7_1 HPF cut off", cf_int7_1_enum
),
4082 SOC_ENUM("RX INT7_2 HPF cut off", cf_int7_2_enum
),
4083 SOC_ENUM("RX INT8_1 HPF cut off", cf_int8_1_enum
),
4084 SOC_ENUM("RX INT8_2 HPF cut off", cf_int8_2_enum
),
4086 SOC_ENUM_EXT("RX HPH Mode", rx_hph_mode_mux_enum
,
4087 wcd934x_rx_hph_mode_get
, wcd934x_rx_hph_mode_put
),
4089 SOC_SINGLE("IIR1 Band1 Switch", WCD934X_CDC_SIDETONE_IIR0_IIR_CTL
,
4091 SOC_SINGLE("IIR1 Band2 Switch", WCD934X_CDC_SIDETONE_IIR0_IIR_CTL
,
4093 SOC_SINGLE("IIR1 Band3 Switch", WCD934X_CDC_SIDETONE_IIR0_IIR_CTL
,
4095 SOC_SINGLE("IIR1 Band4 Switch", WCD934X_CDC_SIDETONE_IIR0_IIR_CTL
,
4097 SOC_SINGLE("IIR1 Band5 Switch", WCD934X_CDC_SIDETONE_IIR0_IIR_CTL
,
4099 SOC_SINGLE("IIR2 Band1 Switch", WCD934X_CDC_SIDETONE_IIR1_IIR_CTL
,
4101 SOC_SINGLE("IIR2 Band2 Switch", WCD934X_CDC_SIDETONE_IIR1_IIR_CTL
,
4103 SOC_SINGLE("IIR2 Band3 Switch", WCD934X_CDC_SIDETONE_IIR1_IIR_CTL
,
4105 SOC_SINGLE("IIR2 Band4 Switch", WCD934X_CDC_SIDETONE_IIR1_IIR_CTL
,
4107 SOC_SINGLE("IIR2 Band5 Switch", WCD934X_CDC_SIDETONE_IIR1_IIR_CTL
,
4109 WCD_IIR_FILTER_CTL("IIR0 Band1", IIR0
, BAND1
),
4110 WCD_IIR_FILTER_CTL("IIR0 Band2", IIR0
, BAND2
),
4111 WCD_IIR_FILTER_CTL("IIR0 Band3", IIR0
, BAND3
),
4112 WCD_IIR_FILTER_CTL("IIR0 Band4", IIR0
, BAND4
),
4113 WCD_IIR_FILTER_CTL("IIR0 Band5", IIR0
, BAND5
),
4115 WCD_IIR_FILTER_CTL("IIR1 Band1", IIR1
, BAND1
),
4116 WCD_IIR_FILTER_CTL("IIR1 Band2", IIR1
, BAND2
),
4117 WCD_IIR_FILTER_CTL("IIR1 Band3", IIR1
, BAND3
),
4118 WCD_IIR_FILTER_CTL("IIR1 Band4", IIR1
, BAND4
),
4119 WCD_IIR_FILTER_CTL("IIR1 Band5", IIR1
, BAND5
),
4121 SOC_SINGLE_EXT("COMP1 Switch", SND_SOC_NOPM
, COMPANDER_1
, 1, 0,
4122 wcd934x_compander_get
, wcd934x_compander_set
),
4123 SOC_SINGLE_EXT("COMP2 Switch", SND_SOC_NOPM
, COMPANDER_2
, 1, 0,
4124 wcd934x_compander_get
, wcd934x_compander_set
),
4125 SOC_SINGLE_EXT("COMP3 Switch", SND_SOC_NOPM
, COMPANDER_3
, 1, 0,
4126 wcd934x_compander_get
, wcd934x_compander_set
),
4127 SOC_SINGLE_EXT("COMP4 Switch", SND_SOC_NOPM
, COMPANDER_4
, 1, 0,
4128 wcd934x_compander_get
, wcd934x_compander_set
),
4129 SOC_SINGLE_EXT("COMP7 Switch", SND_SOC_NOPM
, COMPANDER_7
, 1, 0,
4130 wcd934x_compander_get
, wcd934x_compander_set
),
4131 SOC_SINGLE_EXT("COMP8 Switch", SND_SOC_NOPM
, COMPANDER_8
, 1, 0,
4132 wcd934x_compander_get
, wcd934x_compander_set
),
4135 static void wcd934x_codec_enable_int_port(struct wcd_slim_codec_dai_data
*dai
,
4136 struct snd_soc_component
*component
)
4139 unsigned short reg
= 0;
4140 unsigned int val
= 0;
4141 struct wcd934x_codec
*wcd
= dev_get_drvdata(component
->dev
);
4142 struct wcd934x_slim_ch
*ch
;
4144 list_for_each_entry(ch
, &dai
->slim_ch_list
, list
) {
4145 if (ch
->port
>= WCD934X_RX_START
) {
4146 port_num
= ch
->port
- WCD934X_RX_START
;
4147 reg
= WCD934X_SLIM_PGD_PORT_INT_EN0
+ (port_num
/ 8);
4149 port_num
= ch
->port
;
4150 reg
= WCD934X_SLIM_PGD_PORT_INT_TX_EN0
+ (port_num
/ 8);
4153 regmap_read(wcd
->if_regmap
, reg
, &val
);
4154 if (!(val
& BIT(port_num
% 8)))
4155 regmap_write(wcd
->if_regmap
, reg
,
4156 val
| BIT(port_num
% 8));
4160 static int wcd934x_codec_enable_slim(struct snd_soc_dapm_widget
*w
,
4161 struct snd_kcontrol
*kc
, int event
)
4163 struct snd_soc_component
*comp
= snd_soc_dapm_to_component(w
->dapm
);
4164 struct wcd934x_codec
*wcd
= snd_soc_component_get_drvdata(comp
);
4165 struct wcd_slim_codec_dai_data
*dai
= &wcd
->dai
[w
->shift
];
4168 case SND_SOC_DAPM_POST_PMU
:
4169 wcd934x_codec_enable_int_port(dai
, comp
);
4176 static void wcd934x_codec_hd2_control(struct snd_soc_component
*component
,
4177 u16 interp_idx
, int event
)
4180 u16 hd2_enable_reg
= 0;
4182 switch (interp_idx
) {
4184 hd2_scale_reg
= WCD934X_CDC_RX1_RX_PATH_SEC3
;
4185 hd2_enable_reg
= WCD934X_CDC_RX1_RX_PATH_CFG0
;
4188 hd2_scale_reg
= WCD934X_CDC_RX2_RX_PATH_SEC3
;
4189 hd2_enable_reg
= WCD934X_CDC_RX2_RX_PATH_CFG0
;
4195 if (SND_SOC_DAPM_EVENT_ON(event
)) {
4196 snd_soc_component_update_bits(component
, hd2_scale_reg
,
4197 WCD934X_CDC_RX_PATH_SEC_HD2_ALPHA_MASK
,
4198 WCD934X_CDC_RX_PATH_SEC_HD2_ALPHA_0P3125
);
4199 snd_soc_component_update_bits(component
, hd2_enable_reg
,
4200 WCD934X_CDC_RX_PATH_CFG_HD2_EN_MASK
,
4201 WCD934X_CDC_RX_PATH_CFG_HD2_ENABLE
);
4204 if (SND_SOC_DAPM_EVENT_OFF(event
)) {
4205 snd_soc_component_update_bits(component
, hd2_enable_reg
,
4206 WCD934X_CDC_RX_PATH_CFG_HD2_EN_MASK
,
4207 WCD934X_CDC_RX_PATH_CFG_HD2_DISABLE
);
4208 snd_soc_component_update_bits(component
, hd2_scale_reg
,
4209 WCD934X_CDC_RX_PATH_SEC_HD2_ALPHA_MASK
,
4210 WCD934X_CDC_RX_PATH_SEC_HD2_ALPHA_0P0000
);
4214 static void wcd934x_codec_hphdelay_lutbypass(struct snd_soc_component
*comp
,
4215 u16 interp_idx
, int event
)
4218 u16 hph_lut_bypass_reg
= 0;
4220 switch (interp_idx
) {
4223 hph_lut_bypass_reg
= WCD934X_CDC_TOP_HPHL_COMP_LUT
;
4227 hph_lut_bypass_reg
= WCD934X_CDC_TOP_HPHR_COMP_LUT
;
4233 if (SND_SOC_DAPM_EVENT_ON(event
)) {
4234 snd_soc_component_update_bits(comp
, WCD934X_CDC_CLSH_TEST0
,
4236 snd_soc_component_update_bits(comp
, hph_lut_bypass_reg
,
4237 WCD934X_HPH_LUT_BYPASS_MASK
,
4238 WCD934X_HPH_LUT_BYPASS_ENABLE
);
4241 if (SND_SOC_DAPM_EVENT_OFF(event
)) {
4242 snd_soc_component_update_bits(comp
, WCD934X_CDC_CLSH_TEST0
,
4243 hph_dly_mask
, hph_dly_mask
);
4244 snd_soc_component_update_bits(comp
, hph_lut_bypass_reg
,
4245 WCD934X_HPH_LUT_BYPASS_MASK
,
4246 WCD934X_HPH_LUT_BYPASS_DISABLE
);
4250 static int wcd934x_config_compander(struct snd_soc_component
*comp
,
4251 int interp_n
, int event
)
4253 struct wcd934x_codec
*wcd
= dev_get_drvdata(comp
->dev
);
4255 u16 comp_ctl0_reg
, rx_path_cfg0_reg
;
4257 /* EAR does not have compander */
4261 compander
= interp_n
- 1;
4262 if (!wcd
->comp_enabled
[compander
])
4265 comp_ctl0_reg
= WCD934X_CDC_COMPANDER1_CTL0
+ (compander
* 8);
4266 rx_path_cfg0_reg
= WCD934X_CDC_RX1_RX_PATH_CFG0
+ (compander
* 20);
4269 case SND_SOC_DAPM_PRE_PMU
:
4270 /* Enable Compander Clock */
4271 snd_soc_component_update_bits(comp
, comp_ctl0_reg
,
4272 WCD934X_COMP_CLK_EN_MASK
,
4273 WCD934X_COMP_CLK_ENABLE
);
4274 snd_soc_component_update_bits(comp
, comp_ctl0_reg
,
4275 WCD934X_COMP_SOFT_RST_MASK
,
4276 WCD934X_COMP_SOFT_RST_ENABLE
);
4277 snd_soc_component_update_bits(comp
, comp_ctl0_reg
,
4278 WCD934X_COMP_SOFT_RST_MASK
,
4279 WCD934X_COMP_SOFT_RST_DISABLE
);
4280 snd_soc_component_update_bits(comp
, rx_path_cfg0_reg
,
4281 WCD934X_HPH_CMP_EN_MASK
,
4282 WCD934X_HPH_CMP_ENABLE
);
4284 case SND_SOC_DAPM_POST_PMD
:
4285 snd_soc_component_update_bits(comp
, rx_path_cfg0_reg
,
4286 WCD934X_HPH_CMP_EN_MASK
,
4287 WCD934X_HPH_CMP_DISABLE
);
4288 snd_soc_component_update_bits(comp
, comp_ctl0_reg
,
4289 WCD934X_COMP_HALT_MASK
,
4291 snd_soc_component_update_bits(comp
, comp_ctl0_reg
,
4292 WCD934X_COMP_SOFT_RST_MASK
,
4293 WCD934X_COMP_SOFT_RST_ENABLE
);
4294 snd_soc_component_update_bits(comp
, comp_ctl0_reg
,
4295 WCD934X_COMP_SOFT_RST_MASK
,
4296 WCD934X_COMP_SOFT_RST_DISABLE
);
4297 snd_soc_component_update_bits(comp
, comp_ctl0_reg
,
4298 WCD934X_COMP_CLK_EN_MASK
, 0x0);
4299 snd_soc_component_update_bits(comp
, comp_ctl0_reg
,
4300 WCD934X_COMP_SOFT_RST_MASK
, 0x0);
4307 static int wcd934x_codec_enable_interp_clk(struct snd_soc_dapm_widget
*w
,
4308 struct snd_kcontrol
*kc
, int event
)
4310 struct snd_soc_component
*comp
= snd_soc_dapm_to_component(w
->dapm
);
4311 int interp_idx
= w
->shift
;
4312 u16 main_reg
= WCD934X_CDC_RX0_RX_PATH_CTL
+ (interp_idx
* 20);
4315 case SND_SOC_DAPM_PRE_PMU
:
4317 snd_soc_component_update_bits(comp
, main_reg
,
4318 WCD934X_RX_CLK_EN_MASK
,
4319 WCD934X_RX_CLK_ENABLE
);
4320 wcd934x_codec_hd2_control(comp
, interp_idx
, event
);
4321 wcd934x_codec_hphdelay_lutbypass(comp
, interp_idx
, event
);
4322 wcd934x_config_compander(comp
, interp_idx
, event
);
4324 case SND_SOC_DAPM_POST_PMD
:
4325 wcd934x_config_compander(comp
, interp_idx
, event
);
4326 wcd934x_codec_hphdelay_lutbypass(comp
, interp_idx
, event
);
4327 wcd934x_codec_hd2_control(comp
, interp_idx
, event
);
4329 snd_soc_component_update_bits(comp
, main_reg
,
4330 WCD934X_RX_CLK_EN_MASK
, 0);
4331 /* Reset enable and disable */
4332 snd_soc_component_update_bits(comp
, main_reg
,
4333 WCD934X_RX_RESET_MASK
,
4334 WCD934X_RX_RESET_ENABLE
);
4335 snd_soc_component_update_bits(comp
, main_reg
,
4336 WCD934X_RX_RESET_MASK
,
4337 WCD934X_RX_RESET_DISABLE
);
4338 /* Reset rate to 48K*/
4339 snd_soc_component_update_bits(comp
, main_reg
,
4340 WCD934X_RX_PCM_RATE_MASK
,
4341 WCD934X_RX_PCM_RATE_F_48K
);
4348 static int wcd934x_codec_enable_mix_path(struct snd_soc_dapm_widget
*w
,
4349 struct snd_kcontrol
*kc
, int event
)
4351 struct snd_soc_component
*comp
= snd_soc_dapm_to_component(w
->dapm
);
4353 u16 gain_reg
, mix_reg
;
4356 gain_reg
= WCD934X_CDC_RX0_RX_VOL_MIX_CTL
+
4357 (w
->shift
* WCD934X_RX_PATH_CTL_OFFSET
);
4358 mix_reg
= WCD934X_CDC_RX0_RX_PATH_MIX_CTL
+
4359 (w
->shift
* WCD934X_RX_PATH_CTL_OFFSET
);
4362 case SND_SOC_DAPM_PRE_PMU
:
4364 snd_soc_component_update_bits(comp
, mix_reg
,
4365 WCD934X_CDC_RX_MIX_CLK_EN_MASK
,
4366 WCD934X_CDC_RX_MIX_CLK_ENABLE
);
4369 case SND_SOC_DAPM_POST_PMU
:
4370 val
= snd_soc_component_read(comp
, gain_reg
);
4372 snd_soc_component_write(comp
, gain_reg
, val
);
4379 static int wcd934x_codec_set_iir_gain(struct snd_soc_dapm_widget
*w
,
4380 struct snd_kcontrol
*kcontrol
, int event
)
4382 struct snd_soc_component
*comp
= snd_soc_dapm_to_component(w
->dapm
);
4386 case SND_SOC_DAPM_POST_PMU
:
4388 snd_soc_component_write(comp
, reg
,
4389 snd_soc_component_read(comp
, reg
));
4392 snd_soc_component_write(comp
, reg
,
4393 snd_soc_component_read(comp
, reg
));
4396 snd_soc_component_write(comp
, reg
,
4397 snd_soc_component_read(comp
, reg
));
4400 snd_soc_component_write(comp
, reg
,
4401 snd_soc_component_read(comp
, reg
));
4404 snd_soc_component_write(comp
, reg
,
4405 snd_soc_component_read(comp
, reg
));
4413 static int wcd934x_codec_enable_main_path(struct snd_soc_dapm_widget
*w
,
4414 struct snd_kcontrol
*kcontrol
,
4417 struct snd_soc_component
*comp
= snd_soc_dapm_to_component(w
->dapm
);
4420 gain_reg
= WCD934X_CDC_RX0_RX_VOL_CTL
+ (w
->shift
*
4421 WCD934X_RX_PATH_CTL_OFFSET
);
4424 case SND_SOC_DAPM_POST_PMU
:
4425 snd_soc_component_write(comp
, gain_reg
,
4426 snd_soc_component_read(comp
, gain_reg
));
4433 static int wcd934x_codec_ear_dac_event(struct snd_soc_dapm_widget
*w
,
4434 struct snd_kcontrol
*kc
, int event
)
4436 struct snd_soc_component
*comp
= snd_soc_dapm_to_component(w
->dapm
);
4437 struct wcd934x_codec
*wcd
= dev_get_drvdata(comp
->dev
);
4440 case SND_SOC_DAPM_PRE_PMU
:
4441 /* Disable AutoChop timer during power up */
4442 snd_soc_component_update_bits(comp
,
4443 WCD934X_HPH_NEW_INT_HPH_TIMER1
,
4444 WCD934X_HPH_AUTOCHOP_TIMER_EN_MASK
, 0x0);
4445 wcd_clsh_ctrl_set_state(wcd
->clsh_ctrl
, WCD_CLSH_EVENT_PRE_DAC
,
4446 WCD_CLSH_STATE_EAR
, CLS_H_NORMAL
);
4449 case SND_SOC_DAPM_POST_PMD
:
4450 wcd_clsh_ctrl_set_state(wcd
->clsh_ctrl
, WCD_CLSH_EVENT_POST_PA
,
4451 WCD_CLSH_STATE_EAR
, CLS_H_NORMAL
);
4458 static int wcd934x_codec_hphl_dac_event(struct snd_soc_dapm_widget
*w
,
4459 struct snd_kcontrol
*kcontrol
,
4462 struct snd_soc_component
*comp
= snd_soc_dapm_to_component(w
->dapm
);
4463 struct wcd934x_codec
*wcd
= dev_get_drvdata(comp
->dev
);
4464 int hph_mode
= wcd
->hph_mode
;
4468 case SND_SOC_DAPM_PRE_PMU
:
4469 /* Read DEM INP Select */
4470 dem_inp
= snd_soc_component_read(comp
,
4471 WCD934X_CDC_RX1_RX_PATH_SEC0
) & 0x03;
4473 if (((hph_mode
== CLS_H_HIFI
) || (hph_mode
== CLS_H_LOHIFI
) ||
4474 (hph_mode
== CLS_H_LP
)) && (dem_inp
!= 0x01)) {
4477 if (hph_mode
!= CLS_H_LP
)
4478 /* Ripple freq control enable */
4479 snd_soc_component_update_bits(comp
,
4480 WCD934X_SIDO_NEW_VOUT_D_FREQ2
,
4481 WCD934X_SIDO_RIPPLE_FREQ_EN_MASK
,
4482 WCD934X_SIDO_RIPPLE_FREQ_ENABLE
);
4483 /* Disable AutoChop timer during power up */
4484 snd_soc_component_update_bits(comp
,
4485 WCD934X_HPH_NEW_INT_HPH_TIMER1
,
4486 WCD934X_HPH_AUTOCHOP_TIMER_EN_MASK
, 0x0);
4487 wcd_clsh_ctrl_set_state(wcd
->clsh_ctrl
, WCD_CLSH_EVENT_PRE_DAC
,
4488 WCD_CLSH_STATE_HPHL
, hph_mode
);
4491 case SND_SOC_DAPM_POST_PMD
:
4492 /* 1000us required as per HW requirement */
4493 usleep_range(1000, 1100);
4494 wcd_clsh_ctrl_set_state(wcd
->clsh_ctrl
, WCD_CLSH_EVENT_POST_PA
,
4495 WCD_CLSH_STATE_HPHL
, hph_mode
);
4496 if (hph_mode
!= CLS_H_LP
)
4497 /* Ripple freq control disable */
4498 snd_soc_component_update_bits(comp
,
4499 WCD934X_SIDO_NEW_VOUT_D_FREQ2
,
4500 WCD934X_SIDO_RIPPLE_FREQ_EN_MASK
, 0x0);
4510 static int wcd934x_codec_hphr_dac_event(struct snd_soc_dapm_widget
*w
,
4511 struct snd_kcontrol
*kcontrol
,
4514 struct snd_soc_component
*comp
= snd_soc_dapm_to_component(w
->dapm
);
4515 struct wcd934x_codec
*wcd
= dev_get_drvdata(comp
->dev
);
4516 int hph_mode
= wcd
->hph_mode
;
4520 case SND_SOC_DAPM_PRE_PMU
:
4521 dem_inp
= snd_soc_component_read(comp
,
4522 WCD934X_CDC_RX2_RX_PATH_SEC0
) & 0x03;
4523 if (((hph_mode
== CLS_H_HIFI
) || (hph_mode
== CLS_H_LOHIFI
) ||
4524 (hph_mode
== CLS_H_LP
)) && (dem_inp
!= 0x01)) {
4527 if (hph_mode
!= CLS_H_LP
)
4528 /* Ripple freq control enable */
4529 snd_soc_component_update_bits(comp
,
4530 WCD934X_SIDO_NEW_VOUT_D_FREQ2
,
4531 WCD934X_SIDO_RIPPLE_FREQ_EN_MASK
,
4532 WCD934X_SIDO_RIPPLE_FREQ_ENABLE
);
4533 /* Disable AutoChop timer during power up */
4534 snd_soc_component_update_bits(comp
,
4535 WCD934X_HPH_NEW_INT_HPH_TIMER1
,
4536 WCD934X_HPH_AUTOCHOP_TIMER_EN_MASK
, 0x0);
4537 wcd_clsh_ctrl_set_state(wcd
->clsh_ctrl
, WCD_CLSH_EVENT_PRE_DAC
,
4538 WCD_CLSH_STATE_HPHR
,
4541 case SND_SOC_DAPM_POST_PMD
:
4542 /* 1000us required as per HW requirement */
4543 usleep_range(1000, 1100);
4545 wcd_clsh_ctrl_set_state(wcd
->clsh_ctrl
, WCD_CLSH_EVENT_POST_PA
,
4546 WCD_CLSH_STATE_HPHR
, hph_mode
);
4547 if (hph_mode
!= CLS_H_LP
)
4548 /* Ripple freq control disable */
4549 snd_soc_component_update_bits(comp
,
4550 WCD934X_SIDO_NEW_VOUT_D_FREQ2
,
4551 WCD934X_SIDO_RIPPLE_FREQ_EN_MASK
, 0x0);
4560 static int wcd934x_codec_lineout_dac_event(struct snd_soc_dapm_widget
*w
,
4561 struct snd_kcontrol
*kc
, int event
)
4563 struct snd_soc_component
*comp
= snd_soc_dapm_to_component(w
->dapm
);
4564 struct wcd934x_codec
*wcd
= dev_get_drvdata(comp
->dev
);
4567 case SND_SOC_DAPM_PRE_PMU
:
4568 wcd_clsh_ctrl_set_state(wcd
->clsh_ctrl
, WCD_CLSH_EVENT_PRE_DAC
,
4569 WCD_CLSH_STATE_LO
, CLS_AB
);
4571 case SND_SOC_DAPM_POST_PMD
:
4572 wcd_clsh_ctrl_set_state(wcd
->clsh_ctrl
, WCD_CLSH_EVENT_POST_PA
,
4573 WCD_CLSH_STATE_LO
, CLS_AB
);
4580 static int wcd934x_codec_enable_hphl_pa(struct snd_soc_dapm_widget
*w
,
4581 struct snd_kcontrol
*kcontrol
,
4584 struct snd_soc_component
*comp
= snd_soc_dapm_to_component(w
->dapm
);
4585 struct wcd934x_codec
*wcd
= snd_soc_component_get_drvdata(comp
);
4588 case SND_SOC_DAPM_POST_PMU
:
4590 * 7ms sleep is required after PA is enabled as per
4591 * HW requirement. If compander is disabled, then
4592 * 20ms delay is needed.
4594 usleep_range(20000, 20100);
4596 snd_soc_component_update_bits(comp
, WCD934X_HPH_L_TEST
,
4597 WCD934X_HPH_OCP_DET_MASK
,
4598 WCD934X_HPH_OCP_DET_ENABLE
);
4599 /* Remove Mute on primary path */
4600 snd_soc_component_update_bits(comp
, WCD934X_CDC_RX1_RX_PATH_CTL
,
4601 WCD934X_RX_PATH_PGA_MUTE_EN_MASK
,
4603 /* Enable GM3 boost */
4604 snd_soc_component_update_bits(comp
, WCD934X_HPH_CNP_WG_CTL
,
4605 WCD934X_HPH_GM3_BOOST_EN_MASK
,
4606 WCD934X_HPH_GM3_BOOST_ENABLE
);
4607 /* Enable AutoChop timer at the end of power up */
4608 snd_soc_component_update_bits(comp
,
4609 WCD934X_HPH_NEW_INT_HPH_TIMER1
,
4610 WCD934X_HPH_AUTOCHOP_TIMER_EN_MASK
,
4611 WCD934X_HPH_AUTOCHOP_TIMER_ENABLE
);
4612 /* Remove mix path mute */
4613 snd_soc_component_update_bits(comp
,
4614 WCD934X_CDC_RX1_RX_PATH_MIX_CTL
,
4615 WCD934X_CDC_RX_PGA_MUTE_EN_MASK
, 0x00);
4617 case SND_SOC_DAPM_PRE_PMD
:
4618 wcd_mbhc_event_notify(wcd
->mbhc
, WCD_EVENT_POST_HPHL_PA_OFF
);
4619 /* Enable DSD Mute before PA disable */
4620 snd_soc_component_update_bits(comp
, WCD934X_HPH_L_TEST
,
4621 WCD934X_HPH_OCP_DET_MASK
,
4622 WCD934X_HPH_OCP_DET_DISABLE
);
4623 snd_soc_component_update_bits(comp
, WCD934X_CDC_RX1_RX_PATH_CTL
,
4624 WCD934X_RX_PATH_PGA_MUTE_EN_MASK
,
4625 WCD934X_RX_PATH_PGA_MUTE_ENABLE
);
4626 snd_soc_component_update_bits(comp
,
4627 WCD934X_CDC_RX1_RX_PATH_MIX_CTL
,
4628 WCD934X_RX_PATH_PGA_MUTE_EN_MASK
,
4629 WCD934X_RX_PATH_PGA_MUTE_ENABLE
);
4631 case SND_SOC_DAPM_POST_PMD
:
4633 * 5ms sleep is required after PA disable. If compander is
4634 * disabled, then 20ms delay is needed after PA disable.
4636 usleep_range(20000, 20100);
4637 wcd_mbhc_event_notify(wcd
->mbhc
, WCD_EVENT_POST_HPHL_PA_OFF
);
4644 static int wcd934x_codec_enable_hphr_pa(struct snd_soc_dapm_widget
*w
,
4645 struct snd_kcontrol
*kcontrol
,
4648 struct snd_soc_component
*comp
= snd_soc_dapm_to_component(w
->dapm
);
4649 struct wcd934x_codec
*wcd
= snd_soc_component_get_drvdata(comp
);
4652 case SND_SOC_DAPM_POST_PMU
:
4654 * 7ms sleep is required after PA is enabled as per
4655 * HW requirement. If compander is disabled, then
4656 * 20ms delay is needed.
4658 usleep_range(20000, 20100);
4659 snd_soc_component_update_bits(comp
, WCD934X_HPH_R_TEST
,
4660 WCD934X_HPH_OCP_DET_MASK
,
4661 WCD934X_HPH_OCP_DET_ENABLE
);
4663 snd_soc_component_update_bits(comp
, WCD934X_CDC_RX2_RX_PATH_CTL
,
4664 WCD934X_RX_PATH_PGA_MUTE_EN_MASK
,
4666 /* Enable GM3 boost */
4667 snd_soc_component_update_bits(comp
, WCD934X_HPH_CNP_WG_CTL
,
4668 WCD934X_HPH_GM3_BOOST_EN_MASK
,
4669 WCD934X_HPH_GM3_BOOST_ENABLE
);
4670 /* Enable AutoChop timer at the end of power up */
4671 snd_soc_component_update_bits(comp
,
4672 WCD934X_HPH_NEW_INT_HPH_TIMER1
,
4673 WCD934X_HPH_AUTOCHOP_TIMER_EN_MASK
,
4674 WCD934X_HPH_AUTOCHOP_TIMER_ENABLE
);
4675 /* Remove mix path mute if it is enabled */
4676 if ((snd_soc_component_read(comp
,
4677 WCD934X_CDC_RX2_RX_PATH_MIX_CTL
)) & 0x10)
4678 snd_soc_component_update_bits(comp
,
4679 WCD934X_CDC_RX2_RX_PATH_MIX_CTL
,
4680 WCD934X_CDC_RX_PGA_MUTE_EN_MASK
,
4681 WCD934X_CDC_RX_PGA_MUTE_DISABLE
);
4683 case SND_SOC_DAPM_PRE_PMD
:
4684 wcd_mbhc_event_notify(wcd
->mbhc
, WCD_EVENT_PRE_HPHR_PA_OFF
);
4685 snd_soc_component_update_bits(comp
, WCD934X_HPH_R_TEST
,
4686 WCD934X_HPH_OCP_DET_MASK
,
4687 WCD934X_HPH_OCP_DET_DISABLE
);
4688 snd_soc_component_update_bits(comp
, WCD934X_CDC_RX2_RX_PATH_CTL
,
4689 WCD934X_RX_PATH_PGA_MUTE_EN_MASK
,
4690 WCD934X_RX_PATH_PGA_MUTE_ENABLE
);
4691 snd_soc_component_update_bits(comp
,
4692 WCD934X_CDC_RX2_RX_PATH_MIX_CTL
,
4693 WCD934X_CDC_RX_PGA_MUTE_EN_MASK
,
4694 WCD934X_CDC_RX_PGA_MUTE_ENABLE
);
4696 case SND_SOC_DAPM_POST_PMD
:
4698 * 5ms sleep is required after PA disable. If compander is
4699 * disabled, then 20ms delay is needed after PA disable.
4701 usleep_range(20000, 20100);
4702 wcd_mbhc_event_notify(wcd
->mbhc
, WCD_EVENT_POST_HPHR_PA_OFF
);
4709 static u32
wcd934x_get_dmic_sample_rate(struct snd_soc_component
*comp
,
4711 struct wcd934x_codec
*wcd
)
4714 u8 adc_mux_index
= 0, adc_mux_sel
= 0;
4715 bool dec_found
= false;
4716 u16 adc_mux_ctl_reg
, tx_fs_reg
;
4719 while (!dec_found
&& adc_mux_index
< WCD934X_MAX_VALID_ADC_MUX
) {
4720 if (adc_mux_index
< 4) {
4721 adc_mux_ctl_reg
= WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG0
+
4722 (adc_mux_index
* 2);
4723 } else if (adc_mux_index
< WCD934X_INVALID_ADC_MUX
) {
4724 adc_mux_ctl_reg
= WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0
+
4726 } else if (adc_mux_index
== WCD934X_INVALID_ADC_MUX
) {
4730 adc_mux_sel
= ((snd_soc_component_read(comp
, adc_mux_ctl_reg
)
4733 if (adc_mux_sel
== dmic
) {
4741 if (dec_found
&& adc_mux_index
<= 8) {
4742 tx_fs_reg
= WCD934X_CDC_TX0_TX_PATH_CTL
+ (16 * adc_mux_index
);
4743 tx_stream_fs
= snd_soc_component_read(comp
, tx_fs_reg
) & 0x0F;
4744 if (tx_stream_fs
<= 4)
4745 dmic_fs
= min(wcd
->dmic_sample_rate
, WCD9XXX_DMIC_SAMPLE_RATE_2P4MHZ
);
4747 dmic_fs
= WCD9XXX_DMIC_SAMPLE_RATE_4P8MHZ
;
4749 dmic_fs
= wcd
->dmic_sample_rate
;
4755 static u8
wcd934x_get_dmic_clk_val(struct snd_soc_component
*comp
,
4756 u32 mclk_rate
, u32 dmic_clk_rate
)
4761 /* Default value to return in case of error */
4762 if (mclk_rate
== WCD934X_MCLK_CLK_9P6MHZ
)
4763 dmic_ctl_val
= WCD934X_DMIC_CLK_DIV_2
;
4765 dmic_ctl_val
= WCD934X_DMIC_CLK_DIV_3
;
4767 if (dmic_clk_rate
== 0) {
4769 "%s: dmic_sample_rate cannot be 0\n",
4774 div_factor
= mclk_rate
/ dmic_clk_rate
;
4775 switch (div_factor
) {
4777 dmic_ctl_val
= WCD934X_DMIC_CLK_DIV_2
;
4780 dmic_ctl_val
= WCD934X_DMIC_CLK_DIV_3
;
4783 dmic_ctl_val
= WCD934X_DMIC_CLK_DIV_4
;
4786 dmic_ctl_val
= WCD934X_DMIC_CLK_DIV_6
;
4789 dmic_ctl_val
= WCD934X_DMIC_CLK_DIV_8
;
4792 dmic_ctl_val
= WCD934X_DMIC_CLK_DIV_16
;
4796 "%s: Invalid div_factor %u, clk_rate(%u), dmic_rate(%u)\n",
4797 __func__
, div_factor
, mclk_rate
, dmic_clk_rate
);
4802 return dmic_ctl_val
;
4805 static int wcd934x_codec_enable_dmic(struct snd_soc_dapm_widget
*w
,
4806 struct snd_kcontrol
*kcontrol
, int event
)
4808 struct snd_soc_component
*comp
= snd_soc_dapm_to_component(w
->dapm
);
4809 struct wcd934x_codec
*wcd
= dev_get_drvdata(comp
->dev
);
4810 u8 dmic_clk_en
= 0x01;
4813 u8 dmic_rate_val
, dmic_rate_shift
= 1;
4815 u32 dmic_sample_rate
;
4819 wname
= strpbrk(w
->name
, "012345");
4821 dev_err(comp
->dev
, "%s: widget not found\n", __func__
);
4825 ret
= kstrtouint(wname
, 10, &dmic
);
4827 dev_err(comp
->dev
, "%s: Invalid DMIC line on the codec\n",
4835 dmic_clk_cnt
= &wcd
->dmic_0_1_clk_cnt
;
4836 dmic_clk_reg
= WCD934X_CPE_SS_DMIC0_CTL
;
4840 dmic_clk_cnt
= &wcd
->dmic_2_3_clk_cnt
;
4841 dmic_clk_reg
= WCD934X_CPE_SS_DMIC1_CTL
;
4845 dmic_clk_cnt
= &wcd
->dmic_4_5_clk_cnt
;
4846 dmic_clk_reg
= WCD934X_CPE_SS_DMIC2_CTL
;
4849 dev_err(comp
->dev
, "%s: Invalid DMIC Selection\n",
4855 case SND_SOC_DAPM_PRE_PMU
:
4856 dmic_sample_rate
= wcd934x_get_dmic_sample_rate(comp
, dmic
,
4858 dmic_rate_val
= wcd934x_get_dmic_clk_val(comp
, wcd
->rate
,
4861 if (*dmic_clk_cnt
== 1) {
4862 dmic_rate_val
= dmic_rate_val
<< dmic_rate_shift
;
4863 snd_soc_component_update_bits(comp
, dmic_clk_reg
,
4864 WCD934X_DMIC_RATE_MASK
,
4866 snd_soc_component_update_bits(comp
, dmic_clk_reg
,
4867 dmic_clk_en
, dmic_clk_en
);
4871 case SND_SOC_DAPM_POST_PMD
:
4873 if (*dmic_clk_cnt
== 0)
4874 snd_soc_component_update_bits(comp
, dmic_clk_reg
,
4882 static int wcd934x_codec_find_amic_input(struct snd_soc_component
*comp
,
4885 u16 mask
, shift
, adc_mux_in_reg
;
4886 u16 amic_mux_sel_reg
;
4889 if (adc_mux_n
< 0 || adc_mux_n
> WCD934X_MAX_VALID_ADC_MUX
||
4890 adc_mux_n
== WCD934X_INVALID_ADC_MUX
)
4893 if (adc_mux_n
< 3) {
4894 adc_mux_in_reg
= WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1
+
4898 amic_mux_sel_reg
= WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG0
+
4900 } else if (adc_mux_n
< 4) {
4901 adc_mux_in_reg
= WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG1
;
4904 amic_mux_sel_reg
= WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG0
+
4906 } else if (adc_mux_n
< 7) {
4907 adc_mux_in_reg
= WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1
+
4911 amic_mux_sel_reg
= WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0
+
4913 } else if (adc_mux_n
< 8) {
4914 adc_mux_in_reg
= WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG1
;
4917 amic_mux_sel_reg
= WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0
+
4919 } else if (adc_mux_n
< 12) {
4920 adc_mux_in_reg
= WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1
+
4921 ((adc_mux_n
== 8) ? (adc_mux_n
- 8) :
4925 amic_mux_sel_reg
= WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0
+
4927 } else if (adc_mux_n
< 13) {
4928 adc_mux_in_reg
= WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG1
;
4931 amic_mux_sel_reg
= WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0
+
4934 adc_mux_in_reg
= WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1
;
4937 amic_mux_sel_reg
= WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0
+
4941 is_amic
= (((snd_soc_component_read(comp
, adc_mux_in_reg
)
4942 & mask
) >> shift
) == 1);
4946 return snd_soc_component_read(comp
, amic_mux_sel_reg
) & 0x07;
4949 static u16
wcd934x_codec_get_amic_pwlvl_reg(struct snd_soc_component
*comp
,
4952 u16 pwr_level_reg
= 0;
4957 pwr_level_reg
= WCD934X_ANA_AMIC1
;
4962 pwr_level_reg
= WCD934X_ANA_AMIC3
;
4968 return pwr_level_reg
;
4971 static int wcd934x_codec_enable_dec(struct snd_soc_dapm_widget
*w
,
4972 struct snd_kcontrol
*kcontrol
, int event
)
4974 struct snd_soc_component
*comp
= snd_soc_dapm_to_component(w
->dapm
);
4975 unsigned int decimator
;
4976 char *dec_adc_mux_name
= NULL
;
4978 int ret
= 0, amic_n
;
4979 u16 tx_vol_ctl_reg
, pwr_level_reg
= 0, dec_cfg_reg
, hpf_gate_reg
;
4980 u16 tx_gain_ctl_reg
;
4984 char *wname
__free(kfree
) = kstrndup(w
->name
, 15, GFP_KERNEL
);
4988 widget_name
= wname
;
4989 dec_adc_mux_name
= strsep(&widget_name
, " ");
4990 if (!dec_adc_mux_name
) {
4991 dev_err(comp
->dev
, "%s: Invalid decimator = %s\n",
4995 dec_adc_mux_name
= widget_name
;
4997 dec
= strpbrk(dec_adc_mux_name
, "012345678");
4999 dev_err(comp
->dev
, "%s: decimator index not found\n",
5004 ret
= kstrtouint(dec
, 10, &decimator
);
5006 dev_err(comp
->dev
, "%s: Invalid decimator = %s\n",
5011 tx_vol_ctl_reg
= WCD934X_CDC_TX0_TX_PATH_CTL
+ 16 * decimator
;
5012 hpf_gate_reg
= WCD934X_CDC_TX0_TX_PATH_SEC2
+ 16 * decimator
;
5013 dec_cfg_reg
= WCD934X_CDC_TX0_TX_PATH_CFG0
+ 16 * decimator
;
5014 tx_gain_ctl_reg
= WCD934X_CDC_TX0_TX_VOL_CTL
+ 16 * decimator
;
5017 case SND_SOC_DAPM_PRE_PMU
:
5018 amic_n
= wcd934x_codec_find_amic_input(comp
, decimator
);
5020 pwr_level_reg
= wcd934x_codec_get_amic_pwlvl_reg(comp
,
5026 switch ((snd_soc_component_read(comp
, pwr_level_reg
) &
5027 WCD934X_AMIC_PWR_LVL_MASK
) >>
5028 WCD934X_AMIC_PWR_LVL_SHIFT
) {
5029 case WCD934X_AMIC_PWR_LEVEL_LP
:
5030 snd_soc_component_update_bits(comp
, dec_cfg_reg
,
5031 WCD934X_DEC_PWR_LVL_MASK
,
5032 WCD934X_DEC_PWR_LVL_LP
);
5034 case WCD934X_AMIC_PWR_LEVEL_HP
:
5035 snd_soc_component_update_bits(comp
, dec_cfg_reg
,
5036 WCD934X_DEC_PWR_LVL_MASK
,
5037 WCD934X_DEC_PWR_LVL_HP
);
5039 case WCD934X_AMIC_PWR_LEVEL_DEFAULT
:
5040 case WCD934X_AMIC_PWR_LEVEL_HYBRID
:
5042 snd_soc_component_update_bits(comp
, dec_cfg_reg
,
5043 WCD934X_DEC_PWR_LVL_MASK
,
5044 WCD934X_DEC_PWR_LVL_DF
);
5048 case SND_SOC_DAPM_POST_PMU
:
5049 hpf_coff_freq
= (snd_soc_component_read(comp
, dec_cfg_reg
) &
5050 TX_HPF_CUT_OFF_FREQ_MASK
) >> 5;
5051 if (hpf_coff_freq
!= CF_MIN_3DB_150HZ
) {
5052 snd_soc_component_update_bits(comp
, dec_cfg_reg
,
5053 TX_HPF_CUT_OFF_FREQ_MASK
,
5054 CF_MIN_3DB_150HZ
<< 5);
5055 snd_soc_component_update_bits(comp
, hpf_gate_reg
,
5056 WCD934X_HPH_CUTOFF_FREQ_CHANGE_REQ_MASK
,
5057 WCD934X_HPH_CUTOFF_FREQ_CHANGE_REQ
);
5059 * Minimum 1 clk cycle delay is required as per
5062 usleep_range(1000, 1010);
5063 snd_soc_component_update_bits(comp
, hpf_gate_reg
,
5064 WCD934X_HPH_CUTOFF_FREQ_CHANGE_REQ_MASK
,
5067 /* apply gain after decimator is enabled */
5068 snd_soc_component_write(comp
, tx_gain_ctl_reg
,
5069 snd_soc_component_read(comp
,
5072 case SND_SOC_DAPM_PRE_PMD
:
5073 hpf_coff_freq
= (snd_soc_component_read(comp
, dec_cfg_reg
) &
5074 TX_HPF_CUT_OFF_FREQ_MASK
) >> 5;
5076 if (hpf_coff_freq
!= CF_MIN_3DB_150HZ
) {
5077 snd_soc_component_update_bits(comp
, dec_cfg_reg
,
5078 TX_HPF_CUT_OFF_FREQ_MASK
,
5079 hpf_coff_freq
<< 5);
5080 snd_soc_component_update_bits(comp
, hpf_gate_reg
,
5081 WCD934X_HPH_CUTOFF_FREQ_CHANGE_REQ_MASK
,
5082 WCD934X_HPH_CUTOFF_FREQ_CHANGE_REQ
);
5084 * Minimum 1 clk cycle delay is required as per
5087 usleep_range(1000, 1010);
5088 snd_soc_component_update_bits(comp
, hpf_gate_reg
,
5089 WCD934X_HPH_CUTOFF_FREQ_CHANGE_REQ_MASK
,
5093 case SND_SOC_DAPM_POST_PMD
:
5094 snd_soc_component_update_bits(comp
, tx_vol_ctl_reg
,
5096 snd_soc_component_update_bits(comp
, dec_cfg_reg
,
5097 WCD934X_DEC_PWR_LVL_MASK
,
5098 WCD934X_DEC_PWR_LVL_DF
);
5105 static void wcd934x_codec_set_tx_hold(struct snd_soc_component
*comp
,
5106 u16 amic_reg
, bool set
)
5111 if (amic_reg
== WCD934X_ANA_AMIC1
||
5112 amic_reg
== WCD934X_ANA_AMIC3
)
5115 val
= set
? mask
: 0x00;
5118 case WCD934X_ANA_AMIC1
:
5119 case WCD934X_ANA_AMIC2
:
5120 snd_soc_component_update_bits(comp
, WCD934X_ANA_AMIC2
,
5123 case WCD934X_ANA_AMIC3
:
5124 case WCD934X_ANA_AMIC4
:
5125 snd_soc_component_update_bits(comp
, WCD934X_ANA_AMIC4
,
5133 static int wcd934x_codec_enable_adc(struct snd_soc_dapm_widget
*w
,
5134 struct snd_kcontrol
*kcontrol
, int event
)
5136 struct snd_soc_component
*comp
= snd_soc_dapm_to_component(w
->dapm
);
5139 case SND_SOC_DAPM_PRE_PMU
:
5140 wcd934x_codec_set_tx_hold(comp
, w
->reg
, true);
5149 static int wcd934x_codec_enable_micbias(struct snd_soc_dapm_widget
*w
,
5150 struct snd_kcontrol
*kcontrol
,
5153 struct snd_soc_component
*component
= snd_soc_dapm_to_component(w
->dapm
);
5154 int micb_num
= w
->shift
;
5157 case SND_SOC_DAPM_PRE_PMU
:
5158 wcd934x_micbias_control(component
, micb_num
, MICB_ENABLE
, true);
5160 case SND_SOC_DAPM_POST_PMU
:
5161 /* 1 msec delay as per HW requirement */
5162 usleep_range(1000, 1100);
5164 case SND_SOC_DAPM_POST_PMD
:
5165 wcd934x_micbias_control(component
, micb_num
, MICB_DISABLE
, true);
5172 static const struct snd_soc_dapm_widget wcd934x_dapm_widgets
[] = {
5173 /* Analog Outputs */
5174 SND_SOC_DAPM_OUTPUT("EAR"),
5175 SND_SOC_DAPM_OUTPUT("HPHL"),
5176 SND_SOC_DAPM_OUTPUT("HPHR"),
5177 SND_SOC_DAPM_OUTPUT("LINEOUT1"),
5178 SND_SOC_DAPM_OUTPUT("LINEOUT2"),
5179 SND_SOC_DAPM_OUTPUT("SPK1 OUT"),
5180 SND_SOC_DAPM_OUTPUT("SPK2 OUT"),
5181 SND_SOC_DAPM_OUTPUT("ANC EAR"),
5182 SND_SOC_DAPM_OUTPUT("ANC HPHL"),
5183 SND_SOC_DAPM_OUTPUT("ANC HPHR"),
5184 SND_SOC_DAPM_OUTPUT("WDMA3_OUT"),
5185 SND_SOC_DAPM_OUTPUT("MAD_CPE_OUT1"),
5186 SND_SOC_DAPM_OUTPUT("MAD_CPE_OUT2"),
5187 SND_SOC_DAPM_AIF_IN_E("AIF1 PB", "AIF1 Playback", 0, SND_SOC_NOPM
,
5188 AIF1_PB
, 0, wcd934x_codec_enable_slim
,
5189 SND_SOC_DAPM_POST_PMU
| SND_SOC_DAPM_POST_PMD
),
5190 SND_SOC_DAPM_AIF_IN_E("AIF2 PB", "AIF2 Playback", 0, SND_SOC_NOPM
,
5191 AIF2_PB
, 0, wcd934x_codec_enable_slim
,
5192 SND_SOC_DAPM_POST_PMU
| SND_SOC_DAPM_POST_PMD
),
5193 SND_SOC_DAPM_AIF_IN_E("AIF3 PB", "AIF3 Playback", 0, SND_SOC_NOPM
,
5194 AIF3_PB
, 0, wcd934x_codec_enable_slim
,
5195 SND_SOC_DAPM_POST_PMU
| SND_SOC_DAPM_POST_PMD
),
5196 SND_SOC_DAPM_AIF_IN_E("AIF4 PB", "AIF4 Playback", 0, SND_SOC_NOPM
,
5197 AIF4_PB
, 0, wcd934x_codec_enable_slim
,
5198 SND_SOC_DAPM_POST_PMU
| SND_SOC_DAPM_POST_PMD
),
5200 SND_SOC_DAPM_MUX("SLIM RX0 MUX", SND_SOC_NOPM
, WCD934X_RX0
, 0,
5201 &slim_rx_mux
[WCD934X_RX0
]),
5202 SND_SOC_DAPM_MUX("SLIM RX1 MUX", SND_SOC_NOPM
, WCD934X_RX1
, 0,
5203 &slim_rx_mux
[WCD934X_RX1
]),
5204 SND_SOC_DAPM_MUX("SLIM RX2 MUX", SND_SOC_NOPM
, WCD934X_RX2
, 0,
5205 &slim_rx_mux
[WCD934X_RX2
]),
5206 SND_SOC_DAPM_MUX("SLIM RX3 MUX", SND_SOC_NOPM
, WCD934X_RX3
, 0,
5207 &slim_rx_mux
[WCD934X_RX3
]),
5208 SND_SOC_DAPM_MUX("SLIM RX4 MUX", SND_SOC_NOPM
, WCD934X_RX4
, 0,
5209 &slim_rx_mux
[WCD934X_RX4
]),
5210 SND_SOC_DAPM_MUX("SLIM RX5 MUX", SND_SOC_NOPM
, WCD934X_RX5
, 0,
5211 &slim_rx_mux
[WCD934X_RX5
]),
5212 SND_SOC_DAPM_MUX("SLIM RX6 MUX", SND_SOC_NOPM
, WCD934X_RX6
, 0,
5213 &slim_rx_mux
[WCD934X_RX6
]),
5214 SND_SOC_DAPM_MUX("SLIM RX7 MUX", SND_SOC_NOPM
, WCD934X_RX7
, 0,
5215 &slim_rx_mux
[WCD934X_RX7
]),
5217 SND_SOC_DAPM_MIXER("SLIM RX0", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5218 SND_SOC_DAPM_MIXER("SLIM RX1", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5219 SND_SOC_DAPM_MIXER("SLIM RX2", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5220 SND_SOC_DAPM_MIXER("SLIM RX3", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5221 SND_SOC_DAPM_MIXER("SLIM RX4", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5222 SND_SOC_DAPM_MIXER("SLIM RX5", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5223 SND_SOC_DAPM_MIXER("SLIM RX6", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5224 SND_SOC_DAPM_MIXER("SLIM RX7", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5226 SND_SOC_DAPM_MUX_E("RX INT0_2 MUX", SND_SOC_NOPM
, INTERP_EAR
, 0,
5227 &rx_int0_2_mux
, wcd934x_codec_enable_mix_path
,
5228 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMU
|
5229 SND_SOC_DAPM_POST_PMD
),
5230 SND_SOC_DAPM_MUX_E("RX INT1_2 MUX", SND_SOC_NOPM
, INTERP_HPHL
, 0,
5231 &rx_int1_2_mux
, wcd934x_codec_enable_mix_path
,
5232 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMU
|
5233 SND_SOC_DAPM_POST_PMD
),
5234 SND_SOC_DAPM_MUX_E("RX INT2_2 MUX", SND_SOC_NOPM
, INTERP_HPHR
, 0,
5235 &rx_int2_2_mux
, wcd934x_codec_enable_mix_path
,
5236 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMU
|
5237 SND_SOC_DAPM_POST_PMD
),
5238 SND_SOC_DAPM_MUX_E("RX INT3_2 MUX", SND_SOC_NOPM
, INTERP_LO1
, 0,
5239 &rx_int3_2_mux
, wcd934x_codec_enable_mix_path
,
5240 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMU
|
5241 SND_SOC_DAPM_POST_PMD
),
5242 SND_SOC_DAPM_MUX_E("RX INT4_2 MUX", SND_SOC_NOPM
, INTERP_LO2
, 0,
5243 &rx_int4_2_mux
, wcd934x_codec_enable_mix_path
,
5244 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMU
|
5245 SND_SOC_DAPM_POST_PMD
),
5246 SND_SOC_DAPM_MUX_E("RX INT7_2 MUX", SND_SOC_NOPM
, INTERP_SPKR1
, 0,
5247 &rx_int7_2_mux
, wcd934x_codec_enable_mix_path
,
5248 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMU
|
5249 SND_SOC_DAPM_POST_PMD
),
5250 SND_SOC_DAPM_MUX_E("RX INT8_2 MUX", SND_SOC_NOPM
, INTERP_SPKR2
, 0,
5251 &rx_int8_2_mux
, wcd934x_codec_enable_mix_path
,
5252 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMU
|
5253 SND_SOC_DAPM_POST_PMD
),
5255 SND_SOC_DAPM_MUX("RX INT0_1 MIX1 INP0", SND_SOC_NOPM
, 0, 0,
5256 &rx_int0_1_mix_inp0_mux
),
5257 SND_SOC_DAPM_MUX("RX INT0_1 MIX1 INP1", SND_SOC_NOPM
, 0, 0,
5258 &rx_int0_1_mix_inp1_mux
),
5259 SND_SOC_DAPM_MUX("RX INT0_1 MIX1 INP2", SND_SOC_NOPM
, 0, 0,
5260 &rx_int0_1_mix_inp2_mux
),
5261 SND_SOC_DAPM_MUX("RX INT1_1 MIX1 INP0", SND_SOC_NOPM
, 0, 0,
5262 &rx_int1_1_mix_inp0_mux
),
5263 SND_SOC_DAPM_MUX("RX INT1_1 MIX1 INP1", SND_SOC_NOPM
, 0, 0,
5264 &rx_int1_1_mix_inp1_mux
),
5265 SND_SOC_DAPM_MUX("RX INT1_1 MIX1 INP2", SND_SOC_NOPM
, 0, 0,
5266 &rx_int1_1_mix_inp2_mux
),
5267 SND_SOC_DAPM_MUX("RX INT2_1 MIX1 INP0", SND_SOC_NOPM
, 0, 0,
5268 &rx_int2_1_mix_inp0_mux
),
5269 SND_SOC_DAPM_MUX("RX INT2_1 MIX1 INP1", SND_SOC_NOPM
, 0, 0,
5270 &rx_int2_1_mix_inp1_mux
),
5271 SND_SOC_DAPM_MUX("RX INT2_1 MIX1 INP2", SND_SOC_NOPM
, 0, 0,
5272 &rx_int2_1_mix_inp2_mux
),
5273 SND_SOC_DAPM_MUX("RX INT3_1 MIX1 INP0", SND_SOC_NOPM
, 0, 0,
5274 &rx_int3_1_mix_inp0_mux
),
5275 SND_SOC_DAPM_MUX("RX INT3_1 MIX1 INP1", SND_SOC_NOPM
, 0, 0,
5276 &rx_int3_1_mix_inp1_mux
),
5277 SND_SOC_DAPM_MUX("RX INT3_1 MIX1 INP2", SND_SOC_NOPM
, 0, 0,
5278 &rx_int3_1_mix_inp2_mux
),
5279 SND_SOC_DAPM_MUX("RX INT4_1 MIX1 INP0", SND_SOC_NOPM
, 0, 0,
5280 &rx_int4_1_mix_inp0_mux
),
5281 SND_SOC_DAPM_MUX("RX INT4_1 MIX1 INP1", SND_SOC_NOPM
, 0, 0,
5282 &rx_int4_1_mix_inp1_mux
),
5283 SND_SOC_DAPM_MUX("RX INT4_1 MIX1 INP2", SND_SOC_NOPM
, 0, 0,
5284 &rx_int4_1_mix_inp2_mux
),
5285 SND_SOC_DAPM_MUX("RX INT7_1 MIX1 INP0", SND_SOC_NOPM
, 0, 0,
5286 &rx_int7_1_mix_inp0_mux
),
5287 SND_SOC_DAPM_MUX("RX INT7_1 MIX1 INP1", SND_SOC_NOPM
, 0, 0,
5288 &rx_int7_1_mix_inp1_mux
),
5289 SND_SOC_DAPM_MUX("RX INT7_1 MIX1 INP2", SND_SOC_NOPM
, 0, 0,
5290 &rx_int7_1_mix_inp2_mux
),
5291 SND_SOC_DAPM_MUX("RX INT8_1 MIX1 INP0", SND_SOC_NOPM
, 0, 0,
5292 &rx_int8_1_mix_inp0_mux
),
5293 SND_SOC_DAPM_MUX("RX INT8_1 MIX1 INP1", SND_SOC_NOPM
, 0, 0,
5294 &rx_int8_1_mix_inp1_mux
),
5295 SND_SOC_DAPM_MUX("RX INT8_1 MIX1 INP2", SND_SOC_NOPM
, 0, 0,
5296 &rx_int8_1_mix_inp2_mux
),
5297 SND_SOC_DAPM_MIXER("RX INT0_1 MIX1", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5298 SND_SOC_DAPM_MIXER("RX INT0 SEC MIX", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5299 SND_SOC_DAPM_MIXER("RX INT1_1 MIX1", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5300 SND_SOC_DAPM_MIXER("RX INT1 SEC MIX", SND_SOC_NOPM
, 0, 0,
5301 rx_int1_asrc_switch
,
5302 ARRAY_SIZE(rx_int1_asrc_switch
)),
5303 SND_SOC_DAPM_MIXER("RX INT2_1 MIX1", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5304 SND_SOC_DAPM_MIXER("RX INT2 SEC MIX", SND_SOC_NOPM
, 0, 0,
5305 rx_int2_asrc_switch
,
5306 ARRAY_SIZE(rx_int2_asrc_switch
)),
5307 SND_SOC_DAPM_MIXER("RX INT3_1 MIX1", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5308 SND_SOC_DAPM_MIXER("RX INT3 SEC MIX", SND_SOC_NOPM
, 0, 0,
5309 rx_int3_asrc_switch
,
5310 ARRAY_SIZE(rx_int3_asrc_switch
)),
5311 SND_SOC_DAPM_MIXER("RX INT4_1 MIX1", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5312 SND_SOC_DAPM_MIXER("RX INT4 SEC MIX", SND_SOC_NOPM
, 0, 0,
5313 rx_int4_asrc_switch
,
5314 ARRAY_SIZE(rx_int4_asrc_switch
)),
5315 SND_SOC_DAPM_MIXER("RX INT7_1 MIX1", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5316 SND_SOC_DAPM_MIXER("RX INT7 SEC MIX", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5317 SND_SOC_DAPM_MIXER("RX INT8_1 MIX1", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5318 SND_SOC_DAPM_MIXER("RX INT8 SEC MIX", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5319 SND_SOC_DAPM_MIXER("RX INT0 MIX2", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5320 SND_SOC_DAPM_MIXER("RX INT1 MIX2", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5321 SND_SOC_DAPM_MIXER("RX INT1 MIX3", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5322 SND_SOC_DAPM_MIXER("RX INT2 MIX2", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5323 SND_SOC_DAPM_MIXER("RX INT2 MIX3", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5324 SND_SOC_DAPM_MIXER("RX INT3 MIX2", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5325 SND_SOC_DAPM_MIXER("RX INT3 MIX3", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5326 SND_SOC_DAPM_MIXER("RX INT4 MIX2", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5327 SND_SOC_DAPM_MIXER("RX INT4 MIX3", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5329 SND_SOC_DAPM_MIXER("RX INT7 MIX2", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5330 SND_SOC_DAPM_MIXER_E("RX INT7 CHAIN", SND_SOC_NOPM
, 0, 0,
5332 SND_SOC_DAPM_MIXER_E("RX INT8 CHAIN", SND_SOC_NOPM
, 0, 0,
5334 SND_SOC_DAPM_MUX_E("RX INT0 MIX2 INP", WCD934X_CDC_RX0_RX_PATH_CFG0
, 4,
5335 0, &rx_int0_mix2_inp_mux
, NULL
,
5336 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMD
),
5337 SND_SOC_DAPM_MUX_E("RX INT1 MIX2 INP", WCD934X_CDC_RX1_RX_PATH_CFG0
, 4,
5338 0, &rx_int1_mix2_inp_mux
, NULL
,
5339 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMD
),
5340 SND_SOC_DAPM_MUX_E("RX INT2 MIX2 INP", WCD934X_CDC_RX2_RX_PATH_CFG0
, 4,
5341 0, &rx_int2_mix2_inp_mux
, NULL
,
5342 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMD
),
5343 SND_SOC_DAPM_MUX_E("RX INT3 MIX2 INP", WCD934X_CDC_RX3_RX_PATH_CFG0
, 4,
5344 0, &rx_int3_mix2_inp_mux
, NULL
,
5345 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMD
),
5346 SND_SOC_DAPM_MUX_E("RX INT4 MIX2 INP", WCD934X_CDC_RX4_RX_PATH_CFG0
, 4,
5347 0, &rx_int4_mix2_inp_mux
, NULL
,
5348 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMD
),
5349 SND_SOC_DAPM_MUX_E("RX INT7 MIX2 INP", WCD934X_CDC_RX7_RX_PATH_CFG0
, 4,
5350 0, &rx_int7_mix2_inp_mux
, NULL
,
5351 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMD
),
5353 SND_SOC_DAPM_MUX("IIR0 INP0 MUX", SND_SOC_NOPM
, 0, 0, &iir0_inp0_mux
),
5354 SND_SOC_DAPM_MUX("IIR0 INP1 MUX", SND_SOC_NOPM
, 0, 0, &iir0_inp1_mux
),
5355 SND_SOC_DAPM_MUX("IIR0 INP2 MUX", SND_SOC_NOPM
, 0, 0, &iir0_inp2_mux
),
5356 SND_SOC_DAPM_MUX("IIR0 INP3 MUX", SND_SOC_NOPM
, 0, 0, &iir0_inp3_mux
),
5357 SND_SOC_DAPM_MUX("IIR1 INP0 MUX", SND_SOC_NOPM
, 0, 0, &iir1_inp0_mux
),
5358 SND_SOC_DAPM_MUX("IIR1 INP1 MUX", SND_SOC_NOPM
, 0, 0, &iir1_inp1_mux
),
5359 SND_SOC_DAPM_MUX("IIR1 INP2 MUX", SND_SOC_NOPM
, 0, 0, &iir1_inp2_mux
),
5360 SND_SOC_DAPM_MUX("IIR1 INP3 MUX", SND_SOC_NOPM
, 0, 0, &iir1_inp3_mux
),
5362 SND_SOC_DAPM_PGA_E("IIR0", WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B1_CTL
,
5363 0, 0, NULL
, 0, wcd934x_codec_set_iir_gain
,
5364 SND_SOC_DAPM_POST_PMU
),
5365 SND_SOC_DAPM_PGA_E("IIR1", WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B1_CTL
,
5366 1, 0, NULL
, 0, wcd934x_codec_set_iir_gain
,
5367 SND_SOC_DAPM_POST_PMU
),
5368 SND_SOC_DAPM_MIXER("SRC0", WCD934X_CDC_SIDETONE_SRC0_ST_SRC_PATH_CTL
,
5370 SND_SOC_DAPM_MIXER("SRC1", WCD934X_CDC_SIDETONE_SRC1_ST_SRC_PATH_CTL
,
5372 SND_SOC_DAPM_MUX("RX INT0 DEM MUX", SND_SOC_NOPM
, 0, 0,
5373 &rx_int0_dem_inp_mux
),
5374 SND_SOC_DAPM_MUX("RX INT1 DEM MUX", SND_SOC_NOPM
, 0, 0,
5375 &rx_int1_dem_inp_mux
),
5376 SND_SOC_DAPM_MUX("RX INT2 DEM MUX", SND_SOC_NOPM
, 0, 0,
5377 &rx_int2_dem_inp_mux
),
5379 SND_SOC_DAPM_MUX_E("RX INT0_1 INTERP", SND_SOC_NOPM
, INTERP_EAR
, 0,
5380 &rx_int0_1_interp_mux
,
5381 wcd934x_codec_enable_main_path
,
5382 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMU
|
5383 SND_SOC_DAPM_POST_PMD
),
5384 SND_SOC_DAPM_MUX_E("RX INT1_1 INTERP", SND_SOC_NOPM
, INTERP_HPHL
, 0,
5385 &rx_int1_1_interp_mux
,
5386 wcd934x_codec_enable_main_path
,
5387 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMU
|
5388 SND_SOC_DAPM_POST_PMD
),
5389 SND_SOC_DAPM_MUX_E("RX INT2_1 INTERP", SND_SOC_NOPM
, INTERP_HPHR
, 0,
5390 &rx_int2_1_interp_mux
,
5391 wcd934x_codec_enable_main_path
,
5392 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMU
|
5393 SND_SOC_DAPM_POST_PMD
),
5394 SND_SOC_DAPM_MUX_E("RX INT3_1 INTERP", SND_SOC_NOPM
, INTERP_LO1
, 0,
5395 &rx_int3_1_interp_mux
,
5396 wcd934x_codec_enable_main_path
,
5397 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMU
|
5398 SND_SOC_DAPM_POST_PMD
),
5399 SND_SOC_DAPM_MUX_E("RX INT4_1 INTERP", SND_SOC_NOPM
, INTERP_LO2
, 0,
5400 &rx_int4_1_interp_mux
,
5401 wcd934x_codec_enable_main_path
,
5402 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMU
|
5403 SND_SOC_DAPM_POST_PMD
),
5404 SND_SOC_DAPM_MUX_E("RX INT7_1 INTERP", SND_SOC_NOPM
, INTERP_SPKR1
, 0,
5405 &rx_int7_1_interp_mux
,
5406 wcd934x_codec_enable_main_path
,
5407 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMU
|
5408 SND_SOC_DAPM_POST_PMD
),
5409 SND_SOC_DAPM_MUX_E("RX INT8_1 INTERP", SND_SOC_NOPM
, INTERP_SPKR2
, 0,
5410 &rx_int8_1_interp_mux
,
5411 wcd934x_codec_enable_main_path
,
5412 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMU
|
5413 SND_SOC_DAPM_POST_PMD
),
5415 SND_SOC_DAPM_MUX("RX INT0_2 INTERP", SND_SOC_NOPM
, 0, 0,
5416 &rx_int0_2_interp_mux
),
5417 SND_SOC_DAPM_MUX("RX INT1_2 INTERP", SND_SOC_NOPM
, 0, 0,
5418 &rx_int1_2_interp_mux
),
5419 SND_SOC_DAPM_MUX("RX INT2_2 INTERP", SND_SOC_NOPM
, 0, 0,
5420 &rx_int2_2_interp_mux
),
5421 SND_SOC_DAPM_MUX("RX INT3_2 INTERP", SND_SOC_NOPM
, 0, 0,
5422 &rx_int3_2_interp_mux
),
5423 SND_SOC_DAPM_MUX("RX INT4_2 INTERP", SND_SOC_NOPM
, 0, 0,
5424 &rx_int4_2_interp_mux
),
5425 SND_SOC_DAPM_MUX("RX INT7_2 INTERP", SND_SOC_NOPM
, 0, 0,
5426 &rx_int7_2_interp_mux
),
5427 SND_SOC_DAPM_MUX("RX INT8_2 INTERP", SND_SOC_NOPM
, 0, 0,
5428 &rx_int8_2_interp_mux
),
5429 SND_SOC_DAPM_DAC_E("RX INT0 DAC", NULL
, SND_SOC_NOPM
,
5430 0, 0, wcd934x_codec_ear_dac_event
,
5431 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMU
|
5432 SND_SOC_DAPM_PRE_PMD
| SND_SOC_DAPM_POST_PMD
),
5433 SND_SOC_DAPM_DAC_E("RX INT1 DAC", NULL
, WCD934X_ANA_HPH
,
5434 5, 0, wcd934x_codec_hphl_dac_event
,
5435 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMU
|
5436 SND_SOC_DAPM_PRE_PMD
| SND_SOC_DAPM_POST_PMD
),
5437 SND_SOC_DAPM_DAC_E("RX INT2 DAC", NULL
, WCD934X_ANA_HPH
,
5438 4, 0, wcd934x_codec_hphr_dac_event
,
5439 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMU
|
5440 SND_SOC_DAPM_PRE_PMD
| SND_SOC_DAPM_POST_PMD
),
5441 SND_SOC_DAPM_DAC_E("RX INT3 DAC", NULL
, SND_SOC_NOPM
,
5442 0, 0, wcd934x_codec_lineout_dac_event
,
5443 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMD
),
5444 SND_SOC_DAPM_DAC_E("RX INT4 DAC", NULL
, SND_SOC_NOPM
,
5445 0, 0, wcd934x_codec_lineout_dac_event
,
5446 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMD
),
5447 SND_SOC_DAPM_PGA_E("EAR PA", WCD934X_ANA_EAR
, 7, 0, NULL
, 0, NULL
, 0),
5448 SND_SOC_DAPM_PGA_E("HPHL PA", WCD934X_ANA_HPH
, 7, 0, NULL
, 0,
5449 wcd934x_codec_enable_hphl_pa
,
5450 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMU
|
5451 SND_SOC_DAPM_PRE_PMD
| SND_SOC_DAPM_POST_PMD
),
5452 SND_SOC_DAPM_PGA_E("HPHR PA", WCD934X_ANA_HPH
, 6, 0, NULL
, 0,
5453 wcd934x_codec_enable_hphr_pa
,
5454 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMU
|
5455 SND_SOC_DAPM_PRE_PMD
| SND_SOC_DAPM_POST_PMD
),
5456 SND_SOC_DAPM_PGA_E("LINEOUT1 PA", WCD934X_ANA_LO_1_2
, 7, 0, NULL
, 0,
5458 SND_SOC_DAPM_PGA_E("LINEOUT2 PA", WCD934X_ANA_LO_1_2
, 6, 0, NULL
, 0,
5460 SND_SOC_DAPM_SUPPLY("RX_BIAS", WCD934X_ANA_RX_SUPPLIES
, 0, 0, NULL
,
5461 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMD
),
5462 SND_SOC_DAPM_SUPPLY("SBOOST0", WCD934X_CDC_RX7_RX_PATH_CFG1
,
5464 SND_SOC_DAPM_SUPPLY("SBOOST0_CLK", WCD934X_CDC_BOOST0_BOOST_PATH_CTL
,
5466 SND_SOC_DAPM_SUPPLY("SBOOST1", WCD934X_CDC_RX8_RX_PATH_CFG1
,
5468 SND_SOC_DAPM_SUPPLY("SBOOST1_CLK", WCD934X_CDC_BOOST1_BOOST_PATH_CTL
,
5470 SND_SOC_DAPM_SUPPLY("INT0_CLK", SND_SOC_NOPM
, INTERP_EAR
, 0,
5471 wcd934x_codec_enable_interp_clk
,
5472 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMD
),
5473 SND_SOC_DAPM_SUPPLY("INT1_CLK", SND_SOC_NOPM
, INTERP_HPHL
, 0,
5474 wcd934x_codec_enable_interp_clk
,
5475 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMD
),
5476 SND_SOC_DAPM_SUPPLY("INT2_CLK", SND_SOC_NOPM
, INTERP_HPHR
, 0,
5477 wcd934x_codec_enable_interp_clk
,
5478 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMD
),
5479 SND_SOC_DAPM_SUPPLY("INT3_CLK", SND_SOC_NOPM
, INTERP_LO1
, 0,
5480 wcd934x_codec_enable_interp_clk
,
5481 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMD
),
5482 SND_SOC_DAPM_SUPPLY("INT4_CLK", SND_SOC_NOPM
, INTERP_LO2
, 0,
5483 wcd934x_codec_enable_interp_clk
,
5484 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMD
),
5485 SND_SOC_DAPM_SUPPLY("INT7_CLK", SND_SOC_NOPM
, INTERP_SPKR1
, 0,
5486 wcd934x_codec_enable_interp_clk
,
5487 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMD
),
5488 SND_SOC_DAPM_SUPPLY("INT8_CLK", SND_SOC_NOPM
, INTERP_SPKR2
, 0,
5489 wcd934x_codec_enable_interp_clk
,
5490 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMD
),
5491 SND_SOC_DAPM_SUPPLY("DSMDEM0_CLK", WCD934X_CDC_RX0_RX_PATH_DSMDEM_CTL
,
5493 SND_SOC_DAPM_SUPPLY("DSMDEM1_CLK", WCD934X_CDC_RX1_RX_PATH_DSMDEM_CTL
,
5495 SND_SOC_DAPM_SUPPLY("DSMDEM2_CLK", WCD934X_CDC_RX2_RX_PATH_DSMDEM_CTL
,
5497 SND_SOC_DAPM_SUPPLY("DSMDEM3_CLK", WCD934X_CDC_RX3_RX_PATH_DSMDEM_CTL
,
5499 SND_SOC_DAPM_SUPPLY("DSMDEM4_CLK", WCD934X_CDC_RX4_RX_PATH_DSMDEM_CTL
,
5501 SND_SOC_DAPM_SUPPLY("DSMDEM7_CLK", WCD934X_CDC_RX7_RX_PATH_DSMDEM_CTL
,
5503 SND_SOC_DAPM_SUPPLY("DSMDEM8_CLK", WCD934X_CDC_RX8_RX_PATH_DSMDEM_CTL
,
5505 SND_SOC_DAPM_SUPPLY("MCLK", SND_SOC_NOPM
, 0, 0,
5506 wcd934x_codec_enable_mclk
,
5507 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMD
),
5510 SND_SOC_DAPM_INPUT("AMIC1"),
5511 SND_SOC_DAPM_INPUT("AMIC2"),
5512 SND_SOC_DAPM_INPUT("AMIC3"),
5513 SND_SOC_DAPM_INPUT("AMIC4"),
5514 SND_SOC_DAPM_INPUT("AMIC5"),
5515 SND_SOC_DAPM_INPUT("DMIC0 Pin"),
5516 SND_SOC_DAPM_INPUT("DMIC1 Pin"),
5517 SND_SOC_DAPM_INPUT("DMIC2 Pin"),
5518 SND_SOC_DAPM_INPUT("DMIC3 Pin"),
5519 SND_SOC_DAPM_INPUT("DMIC4 Pin"),
5520 SND_SOC_DAPM_INPUT("DMIC5 Pin"),
5522 SND_SOC_DAPM_AIF_OUT_E("AIF1 CAP", "AIF1 Capture", 0, SND_SOC_NOPM
,
5523 AIF1_CAP
, 0, wcd934x_codec_enable_slim
,
5524 SND_SOC_DAPM_POST_PMU
| SND_SOC_DAPM_POST_PMD
),
5525 SND_SOC_DAPM_AIF_OUT_E("AIF2 CAP", "AIF2 Capture", 0, SND_SOC_NOPM
,
5526 AIF2_CAP
, 0, wcd934x_codec_enable_slim
,
5527 SND_SOC_DAPM_POST_PMU
| SND_SOC_DAPM_POST_PMD
),
5528 SND_SOC_DAPM_AIF_OUT_E("AIF3 CAP", "AIF3 Capture", 0, SND_SOC_NOPM
,
5529 AIF3_CAP
, 0, wcd934x_codec_enable_slim
,
5530 SND_SOC_DAPM_POST_PMU
| SND_SOC_DAPM_POST_PMD
),
5532 SND_SOC_DAPM_MIXER("SLIM TX0", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5533 SND_SOC_DAPM_MIXER("SLIM TX1", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5534 SND_SOC_DAPM_MIXER("SLIM TX2", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5535 SND_SOC_DAPM_MIXER("SLIM TX3", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5536 SND_SOC_DAPM_MIXER("SLIM TX4", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5537 SND_SOC_DAPM_MIXER("SLIM TX5", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5538 SND_SOC_DAPM_MIXER("SLIM TX6", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5539 SND_SOC_DAPM_MIXER("SLIM TX7", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5540 SND_SOC_DAPM_MIXER("SLIM TX8", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5541 SND_SOC_DAPM_MIXER("SLIM TX9", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5542 SND_SOC_DAPM_MIXER("SLIM TX10", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5543 SND_SOC_DAPM_MIXER("SLIM TX11", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5544 SND_SOC_DAPM_MIXER("SLIM TX13", SND_SOC_NOPM
, 0, 0, NULL
, 0),
5546 /* Digital Mic Inputs */
5547 SND_SOC_DAPM_ADC_E("DMIC0", NULL
, SND_SOC_NOPM
, 0, 0,
5548 wcd934x_codec_enable_dmic
,
5549 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMD
),
5550 SND_SOC_DAPM_ADC_E("DMIC1", NULL
, SND_SOC_NOPM
, 0, 0,
5551 wcd934x_codec_enable_dmic
,
5552 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMD
),
5553 SND_SOC_DAPM_ADC_E("DMIC2", NULL
, SND_SOC_NOPM
, 0, 0,
5554 wcd934x_codec_enable_dmic
,
5555 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMD
),
5556 SND_SOC_DAPM_ADC_E("DMIC3", NULL
, SND_SOC_NOPM
, 0, 0,
5557 wcd934x_codec_enable_dmic
,
5558 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMD
),
5559 SND_SOC_DAPM_ADC_E("DMIC4", NULL
, SND_SOC_NOPM
, 0, 0,
5560 wcd934x_codec_enable_dmic
,
5561 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMD
),
5562 SND_SOC_DAPM_ADC_E("DMIC5", NULL
, SND_SOC_NOPM
, 0, 0,
5563 wcd934x_codec_enable_dmic
,
5564 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMD
),
5565 SND_SOC_DAPM_MUX("DMIC MUX0", SND_SOC_NOPM
, 0, 0, &tx_dmic_mux0
),
5566 SND_SOC_DAPM_MUX("DMIC MUX1", SND_SOC_NOPM
, 0, 0, &tx_dmic_mux1
),
5567 SND_SOC_DAPM_MUX("DMIC MUX2", SND_SOC_NOPM
, 0, 0, &tx_dmic_mux2
),
5568 SND_SOC_DAPM_MUX("DMIC MUX3", SND_SOC_NOPM
, 0, 0, &tx_dmic_mux3
),
5569 SND_SOC_DAPM_MUX("DMIC MUX4", SND_SOC_NOPM
, 0, 0, &tx_dmic_mux4
),
5570 SND_SOC_DAPM_MUX("DMIC MUX5", SND_SOC_NOPM
, 0, 0, &tx_dmic_mux5
),
5571 SND_SOC_DAPM_MUX("DMIC MUX6", SND_SOC_NOPM
, 0, 0, &tx_dmic_mux6
),
5572 SND_SOC_DAPM_MUX("DMIC MUX7", SND_SOC_NOPM
, 0, 0, &tx_dmic_mux7
),
5573 SND_SOC_DAPM_MUX("DMIC MUX8", SND_SOC_NOPM
, 0, 0, &tx_dmic_mux8
),
5574 SND_SOC_DAPM_MUX("AMIC MUX0", SND_SOC_NOPM
, 0, 0, &tx_amic_mux0
),
5575 SND_SOC_DAPM_MUX("AMIC MUX1", SND_SOC_NOPM
, 0, 0, &tx_amic_mux1
),
5576 SND_SOC_DAPM_MUX("AMIC MUX2", SND_SOC_NOPM
, 0, 0, &tx_amic_mux2
),
5577 SND_SOC_DAPM_MUX("AMIC MUX3", SND_SOC_NOPM
, 0, 0, &tx_amic_mux3
),
5578 SND_SOC_DAPM_MUX("AMIC MUX4", SND_SOC_NOPM
, 0, 0, &tx_amic_mux4
),
5579 SND_SOC_DAPM_MUX("AMIC MUX5", SND_SOC_NOPM
, 0, 0, &tx_amic_mux5
),
5580 SND_SOC_DAPM_MUX("AMIC MUX6", SND_SOC_NOPM
, 0, 0, &tx_amic_mux6
),
5581 SND_SOC_DAPM_MUX("AMIC MUX7", SND_SOC_NOPM
, 0, 0, &tx_amic_mux7
),
5582 SND_SOC_DAPM_MUX("AMIC MUX8", SND_SOC_NOPM
, 0, 0, &tx_amic_mux8
),
5583 SND_SOC_DAPM_MUX_E("ADC MUX0", WCD934X_CDC_TX0_TX_PATH_CTL
, 5, 0,
5584 &tx_adc_mux0_mux
, wcd934x_codec_enable_dec
,
5585 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMU
|
5586 SND_SOC_DAPM_PRE_PMD
| SND_SOC_DAPM_POST_PMD
),
5587 SND_SOC_DAPM_MUX_E("ADC MUX1", WCD934X_CDC_TX1_TX_PATH_CTL
, 5, 0,
5588 &tx_adc_mux1_mux
, wcd934x_codec_enable_dec
,
5589 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMU
|
5590 SND_SOC_DAPM_PRE_PMD
| SND_SOC_DAPM_POST_PMD
),
5591 SND_SOC_DAPM_MUX_E("ADC MUX2", WCD934X_CDC_TX2_TX_PATH_CTL
, 5, 0,
5592 &tx_adc_mux2_mux
, wcd934x_codec_enable_dec
,
5593 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMU
|
5594 SND_SOC_DAPM_PRE_PMD
| SND_SOC_DAPM_POST_PMD
),
5595 SND_SOC_DAPM_MUX_E("ADC MUX3", WCD934X_CDC_TX3_TX_PATH_CTL
, 5, 0,
5596 &tx_adc_mux3_mux
, wcd934x_codec_enable_dec
,
5597 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMU
|
5598 SND_SOC_DAPM_PRE_PMD
| SND_SOC_DAPM_POST_PMD
),
5599 SND_SOC_DAPM_MUX_E("ADC MUX4", WCD934X_CDC_TX4_TX_PATH_CTL
, 5, 0,
5600 &tx_adc_mux4_mux
, wcd934x_codec_enable_dec
,
5601 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMU
|
5602 SND_SOC_DAPM_PRE_PMD
| SND_SOC_DAPM_POST_PMD
),
5603 SND_SOC_DAPM_MUX_E("ADC MUX5", WCD934X_CDC_TX5_TX_PATH_CTL
, 5, 0,
5604 &tx_adc_mux5_mux
, wcd934x_codec_enable_dec
,
5605 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMU
|
5606 SND_SOC_DAPM_PRE_PMD
| SND_SOC_DAPM_POST_PMD
),
5607 SND_SOC_DAPM_MUX_E("ADC MUX6", WCD934X_CDC_TX6_TX_PATH_CTL
, 5, 0,
5608 &tx_adc_mux6_mux
, wcd934x_codec_enable_dec
,
5609 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMU
|
5610 SND_SOC_DAPM_PRE_PMD
| SND_SOC_DAPM_POST_PMD
),
5611 SND_SOC_DAPM_MUX_E("ADC MUX7", WCD934X_CDC_TX7_TX_PATH_CTL
, 5, 0,
5612 &tx_adc_mux7_mux
, wcd934x_codec_enable_dec
,
5613 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMU
|
5614 SND_SOC_DAPM_PRE_PMD
| SND_SOC_DAPM_POST_PMD
),
5615 SND_SOC_DAPM_MUX_E("ADC MUX8", WCD934X_CDC_TX8_TX_PATH_CTL
, 5, 0,
5616 &tx_adc_mux8_mux
, wcd934x_codec_enable_dec
,
5617 SND_SOC_DAPM_PRE_PMU
| SND_SOC_DAPM_POST_PMU
|
5618 SND_SOC_DAPM_PRE_PMD
| SND_SOC_DAPM_POST_PMD
),
5619 SND_SOC_DAPM_ADC_E("ADC1", NULL
, WCD934X_ANA_AMIC1
, 7, 0,
5620 wcd934x_codec_enable_adc
, SND_SOC_DAPM_PRE_PMU
),
5621 SND_SOC_DAPM_ADC_E("ADC2", NULL
, WCD934X_ANA_AMIC2
, 7, 0,
5622 wcd934x_codec_enable_adc
, SND_SOC_DAPM_PRE_PMU
),
5623 SND_SOC_DAPM_ADC_E("ADC3", NULL
, WCD934X_ANA_AMIC3
, 7, 0,
5624 wcd934x_codec_enable_adc
, SND_SOC_DAPM_PRE_PMU
),
5625 SND_SOC_DAPM_ADC_E("ADC4", NULL
, WCD934X_ANA_AMIC4
, 7, 0,
5626 wcd934x_codec_enable_adc
, SND_SOC_DAPM_PRE_PMU
),
5627 SND_SOC_DAPM_SUPPLY("MIC BIAS1", SND_SOC_NOPM
, MIC_BIAS_1
, 0,
5628 wcd934x_codec_enable_micbias
, SND_SOC_DAPM_PRE_PMU
|
5629 SND_SOC_DAPM_POST_PMU
| SND_SOC_DAPM_POST_PMD
),
5630 SND_SOC_DAPM_SUPPLY("MIC BIAS2", SND_SOC_NOPM
, MIC_BIAS_2
, 0,
5631 wcd934x_codec_enable_micbias
, SND_SOC_DAPM_PRE_PMU
|
5632 SND_SOC_DAPM_POST_PMU
| SND_SOC_DAPM_POST_PMD
),
5633 SND_SOC_DAPM_SUPPLY("MIC BIAS3", SND_SOC_NOPM
, MIC_BIAS_3
, 0,
5634 wcd934x_codec_enable_micbias
, SND_SOC_DAPM_PRE_PMU
|
5635 SND_SOC_DAPM_POST_PMU
| SND_SOC_DAPM_POST_PMD
),
5636 SND_SOC_DAPM_SUPPLY("MIC BIAS4", SND_SOC_NOPM
, MIC_BIAS_4
, 0,
5637 wcd934x_codec_enable_micbias
, SND_SOC_DAPM_PRE_PMU
|
5638 SND_SOC_DAPM_POST_PMU
| SND_SOC_DAPM_POST_PMD
),
5640 SND_SOC_DAPM_MUX("AMIC4_5 SEL", SND_SOC_NOPM
, 0, 0, &tx_amic4_5
),
5641 SND_SOC_DAPM_MUX("CDC_IF TX0 MUX", SND_SOC_NOPM
, WCD934X_TX0
, 0,
5643 SND_SOC_DAPM_MUX("CDC_IF TX1 MUX", SND_SOC_NOPM
, WCD934X_TX1
, 0,
5645 SND_SOC_DAPM_MUX("CDC_IF TX2 MUX", SND_SOC_NOPM
, WCD934X_TX2
, 0,
5647 SND_SOC_DAPM_MUX("CDC_IF TX3 MUX", SND_SOC_NOPM
, WCD934X_TX3
, 0,
5649 SND_SOC_DAPM_MUX("CDC_IF TX4 MUX", SND_SOC_NOPM
, WCD934X_TX4
, 0,
5651 SND_SOC_DAPM_MUX("CDC_IF TX5 MUX", SND_SOC_NOPM
, WCD934X_TX5
, 0,
5653 SND_SOC_DAPM_MUX("CDC_IF TX6 MUX", SND_SOC_NOPM
, WCD934X_TX6
, 0,
5655 SND_SOC_DAPM_MUX("CDC_IF TX7 MUX", SND_SOC_NOPM
, WCD934X_TX7
, 0,
5657 SND_SOC_DAPM_MUX("CDC_IF TX8 MUX", SND_SOC_NOPM
, WCD934X_TX8
, 0,
5659 SND_SOC_DAPM_MUX("CDC_IF TX9 MUX", SND_SOC_NOPM
, WCD934X_TX9
, 0,
5661 SND_SOC_DAPM_MUX("CDC_IF TX10 MUX", SND_SOC_NOPM
, WCD934X_TX10
, 0,
5663 SND_SOC_DAPM_MUX("CDC_IF TX11 MUX", SND_SOC_NOPM
, WCD934X_TX11
, 0,
5665 SND_SOC_DAPM_MUX("CDC_IF TX11 INP1 MUX", SND_SOC_NOPM
, WCD934X_TX11
, 0,
5666 &cdc_if_tx11_inp1_mux
),
5667 SND_SOC_DAPM_MUX("CDC_IF TX13 MUX", SND_SOC_NOPM
, WCD934X_TX13
, 0,
5669 SND_SOC_DAPM_MUX("CDC_IF TX13 INP1 MUX", SND_SOC_NOPM
, WCD934X_TX13
, 0,
5670 &cdc_if_tx13_inp1_mux
),
5671 SND_SOC_DAPM_MIXER("AIF1_CAP Mixer", SND_SOC_NOPM
, AIF1_CAP
, 0,
5672 aif1_slim_cap_mixer
,
5673 ARRAY_SIZE(aif1_slim_cap_mixer
)),
5674 SND_SOC_DAPM_MIXER("AIF2_CAP Mixer", SND_SOC_NOPM
, AIF2_CAP
, 0,
5675 aif2_slim_cap_mixer
,
5676 ARRAY_SIZE(aif2_slim_cap_mixer
)),
5677 SND_SOC_DAPM_MIXER("AIF3_CAP Mixer", SND_SOC_NOPM
, AIF3_CAP
, 0,
5678 aif3_slim_cap_mixer
,
5679 ARRAY_SIZE(aif3_slim_cap_mixer
)),
5682 static const struct snd_soc_dapm_route wcd934x_audio_map
[] = {
5684 WCD934X_SLIM_RX_AIF_PATH(0),
5685 WCD934X_SLIM_RX_AIF_PATH(1),
5686 WCD934X_SLIM_RX_AIF_PATH(2),
5687 WCD934X_SLIM_RX_AIF_PATH(3),
5688 WCD934X_SLIM_RX_AIF_PATH(4),
5689 WCD934X_SLIM_RX_AIF_PATH(5),
5690 WCD934X_SLIM_RX_AIF_PATH(6),
5691 WCD934X_SLIM_RX_AIF_PATH(7),
5694 WCD934X_INTERPOLATOR_PATH(0),
5695 WCD934X_INTERPOLATOR_MIX2(0),
5696 {"RX INT0 DEM MUX", "CLSH_DSM_OUT", "RX INT0 MIX2"},
5697 {"RX INT0 DAC", NULL
, "RX INT0 DEM MUX"},
5698 {"RX INT0 DAC", NULL
, "RX_BIAS"},
5699 {"EAR PA", NULL
, "RX INT0 DAC"},
5700 {"EAR", NULL
, "EAR PA"},
5702 /* RX1 Headphone left */
5703 WCD934X_INTERPOLATOR_PATH(1),
5704 WCD934X_INTERPOLATOR_MIX2(1),
5705 {"RX INT1 MIX3", NULL
, "RX INT1 MIX2"},
5706 {"RX INT1 DEM MUX", "CLSH_DSM_OUT", "RX INT1 MIX3"},
5707 {"RX INT1 DAC", NULL
, "RX INT1 DEM MUX"},
5708 {"RX INT1 DAC", NULL
, "RX_BIAS"},
5709 {"HPHL PA", NULL
, "RX INT1 DAC"},
5710 {"HPHL", NULL
, "HPHL PA"},
5712 /* RX2 Headphone right */
5713 WCD934X_INTERPOLATOR_PATH(2),
5714 WCD934X_INTERPOLATOR_MIX2(2),
5715 {"RX INT2 MIX3", NULL
, "RX INT2 MIX2"},
5716 {"RX INT2 DEM MUX", "CLSH_DSM_OUT", "RX INT2 MIX3"},
5717 {"RX INT2 DAC", NULL
, "RX INT2 DEM MUX"},
5718 {"RX INT2 DAC", NULL
, "RX_BIAS"},
5719 {"HPHR PA", NULL
, "RX INT2 DAC"},
5720 {"HPHR", NULL
, "HPHR PA"},
5722 /* RX3 HIFi LineOut1 */
5723 WCD934X_INTERPOLATOR_PATH(3),
5724 WCD934X_INTERPOLATOR_MIX2(3),
5725 {"RX INT3 MIX3", NULL
, "RX INT3 MIX2"},
5726 {"RX INT3 DAC", NULL
, "RX INT3 MIX3"},
5727 {"RX INT3 DAC", NULL
, "RX_BIAS"},
5728 {"LINEOUT1 PA", NULL
, "RX INT3 DAC"},
5729 {"LINEOUT1", NULL
, "LINEOUT1 PA"},
5731 /* RX4 HIFi LineOut2 */
5732 WCD934X_INTERPOLATOR_PATH(4),
5733 WCD934X_INTERPOLATOR_MIX2(4),
5734 {"RX INT4 MIX3", NULL
, "RX INT4 MIX2"},
5735 {"RX INT4 DAC", NULL
, "RX INT4 MIX3"},
5736 {"RX INT4 DAC", NULL
, "RX_BIAS"},
5737 {"LINEOUT2 PA", NULL
, "RX INT4 DAC"},
5738 {"LINEOUT2", NULL
, "LINEOUT2 PA"},
5740 /* RX7 Speaker Left Out PA */
5741 WCD934X_INTERPOLATOR_PATH(7),
5742 WCD934X_INTERPOLATOR_MIX2(7),
5743 {"RX INT7 CHAIN", NULL
, "RX INT7 MIX2"},
5744 {"RX INT7 CHAIN", NULL
, "RX_BIAS"},
5745 {"RX INT7 CHAIN", NULL
, "SBOOST0"},
5746 {"RX INT7 CHAIN", NULL
, "SBOOST0_CLK"},
5747 {"SPK1 OUT", NULL
, "RX INT7 CHAIN"},
5749 /* RX8 Speaker Right Out PA */
5750 WCD934X_INTERPOLATOR_PATH(8),
5751 {"RX INT8 CHAIN", NULL
, "RX INT8 SEC MIX"},
5752 {"RX INT8 CHAIN", NULL
, "RX_BIAS"},
5753 {"RX INT8 CHAIN", NULL
, "SBOOST1"},
5754 {"RX INT8 CHAIN", NULL
, "SBOOST1_CLK"},
5755 {"SPK2 OUT", NULL
, "RX INT8 CHAIN"},
5758 {"AIF1 CAP", NULL
, "AIF1_CAP Mixer"},
5759 {"AIF2 CAP", NULL
, "AIF2_CAP Mixer"},
5760 {"AIF3 CAP", NULL
, "AIF3_CAP Mixer"},
5762 WCD934X_SLIM_TX_AIF_PATH(0),
5763 WCD934X_SLIM_TX_AIF_PATH(1),
5764 WCD934X_SLIM_TX_AIF_PATH(2),
5765 WCD934X_SLIM_TX_AIF_PATH(3),
5766 WCD934X_SLIM_TX_AIF_PATH(4),
5767 WCD934X_SLIM_TX_AIF_PATH(5),
5768 WCD934X_SLIM_TX_AIF_PATH(6),
5769 WCD934X_SLIM_TX_AIF_PATH(7),
5770 WCD934X_SLIM_TX_AIF_PATH(8),
5782 {"CDC_IF TX0 MUX", "DEC0", "ADC MUX0"},
5783 {"CDC_IF TX1 MUX", "DEC1", "ADC MUX1"},
5784 {"CDC_IF TX2 MUX", "DEC2", "ADC MUX2"},
5785 {"CDC_IF TX3 MUX", "DEC3", "ADC MUX3"},
5786 {"CDC_IF TX4 MUX", "DEC4", "ADC MUX4"},
5787 {"CDC_IF TX5 MUX", "DEC5", "ADC MUX5"},
5788 {"CDC_IF TX6 MUX", "DEC6", "ADC MUX6"},
5789 {"CDC_IF TX7 MUX", "DEC7", "ADC MUX7"},
5790 {"CDC_IF TX8 MUX", "DEC8", "ADC MUX8"},
5792 {"AMIC4_5 SEL", "AMIC4", "AMIC4"},
5793 {"AMIC4_5 SEL", "AMIC5", "AMIC5"},
5795 { "DMIC0", NULL
, "DMIC0 Pin" },
5796 { "DMIC1", NULL
, "DMIC1 Pin" },
5797 { "DMIC2", NULL
, "DMIC2 Pin" },
5798 { "DMIC3", NULL
, "DMIC3 Pin" },
5799 { "DMIC4", NULL
, "DMIC4 Pin" },
5800 { "DMIC5", NULL
, "DMIC5 Pin" },
5802 {"ADC1", NULL
, "AMIC1"},
5803 {"ADC2", NULL
, "AMIC2"},
5804 {"ADC3", NULL
, "AMIC3"},
5805 {"ADC4", NULL
, "AMIC4_5 SEL"},
5807 WCD934X_IIR_INP_MUX(0),
5808 WCD934X_IIR_INP_MUX(1),
5810 {"SRC0", NULL
, "IIR0"},
5811 {"SRC1", NULL
, "IIR1"},
5814 static int wcd934x_codec_set_jack(struct snd_soc_component
*comp
,
5815 struct snd_soc_jack
*jack
, void *data
)
5817 struct wcd934x_codec
*wcd
= dev_get_drvdata(comp
->dev
);
5823 if (jack
&& !wcd
->mbhc_started
) {
5824 ret
= wcd_mbhc_start(wcd
->mbhc
, &wcd
->mbhc_cfg
, jack
);
5825 wcd
->mbhc_started
= true;
5826 } else if (wcd
->mbhc_started
) {
5827 wcd_mbhc_stop(wcd
->mbhc
);
5828 wcd
->mbhc_started
= false;
5834 static const struct snd_soc_component_driver wcd934x_component_drv
= {
5835 .probe
= wcd934x_comp_probe
,
5836 .remove
= wcd934x_comp_remove
,
5837 .set_sysclk
= wcd934x_comp_set_sysclk
,
5838 .controls
= wcd934x_snd_controls
,
5839 .num_controls
= ARRAY_SIZE(wcd934x_snd_controls
),
5840 .dapm_widgets
= wcd934x_dapm_widgets
,
5841 .num_dapm_widgets
= ARRAY_SIZE(wcd934x_dapm_widgets
),
5842 .dapm_routes
= wcd934x_audio_map
,
5843 .num_dapm_routes
= ARRAY_SIZE(wcd934x_audio_map
),
5844 .set_jack
= wcd934x_codec_set_jack
,
5848 static int wcd934x_codec_parse_data(struct wcd934x_codec
*wcd
)
5850 struct device
*dev
= &wcd
->sdev
->dev
;
5851 struct wcd_mbhc_config
*cfg
= &wcd
->mbhc_cfg
;
5852 struct device_node
*ifc_dev_np
;
5854 ifc_dev_np
= of_parse_phandle(dev
->of_node
, "slim-ifc-dev", 0);
5856 return dev_err_probe(dev
, -EINVAL
, "No Interface device found\n");
5858 wcd
->sidev
= of_slim_get_device(wcd
->sdev
->ctrl
, ifc_dev_np
);
5859 of_node_put(ifc_dev_np
);
5861 return dev_err_probe(dev
, -EINVAL
, "Unable to get SLIM Interface device\n");
5863 slim_get_logical_addr(wcd
->sidev
);
5864 wcd
->if_regmap
= regmap_init_slimbus(wcd
->sidev
,
5865 &wcd934x_ifc_regmap_config
);
5866 if (IS_ERR(wcd
->if_regmap
))
5867 return dev_err_probe(dev
, PTR_ERR(wcd
->if_regmap
),
5868 "Failed to allocate ifc register map\n");
5870 of_property_read_u32(dev
->parent
->of_node
, "qcom,dmic-sample-rate",
5871 &wcd
->dmic_sample_rate
);
5873 cfg
->mbhc_micbias
= MIC_BIAS_2
;
5874 cfg
->anc_micbias
= MIC_BIAS_2
;
5875 cfg
->v_hs_max
= WCD_MBHC_HS_V_MAX
;
5876 cfg
->num_btn
= WCD934X_MBHC_MAX_BUTTONS
;
5877 cfg
->micb_mv
= wcd
->micb2_mv
;
5878 cfg
->linein_th
= 5000;
5882 wcd_dt_parse_mbhc_data(dev
, cfg
);
5888 static int wcd934x_codec_probe(struct platform_device
*pdev
)
5890 struct device
*dev
= &pdev
->dev
;
5891 struct wcd934x_ddata
*data
= dev_get_drvdata(dev
->parent
);
5892 struct wcd934x_codec
*wcd
;
5895 wcd
= devm_kzalloc(dev
, sizeof(*wcd
), GFP_KERNEL
);
5900 wcd
->regmap
= data
->regmap
;
5901 wcd
->extclk
= data
->extclk
;
5902 wcd
->sdev
= to_slim_device(data
->dev
);
5903 mutex_init(&wcd
->sysclk_mutex
);
5904 mutex_init(&wcd
->micb_lock
);
5906 ret
= wcd934x_codec_parse_data(wcd
);
5910 /* set default rate 9P6MHz */
5911 regmap_update_bits(wcd
->regmap
, WCD934X_CODEC_RPM_CLK_MCLK_CFG
,
5912 WCD934X_CODEC_RPM_CLK_MCLK_CFG_MCLK_MASK
,
5913 WCD934X_CODEC_RPM_CLK_MCLK_CFG_9P6MHZ
);
5914 memcpy(wcd
->rx_chs
, wcd934x_rx_chs
, sizeof(wcd934x_rx_chs
));
5915 memcpy(wcd
->tx_chs
, wcd934x_tx_chs
, sizeof(wcd934x_tx_chs
));
5917 irq
= regmap_irq_get_virq(data
->irq_data
, WCD934X_IRQ_SLIMBUS
);
5919 return dev_err_probe(wcd
->dev
, irq
, "Failed to get SLIM IRQ\n");
5921 ret
= devm_request_threaded_irq(dev
, irq
, NULL
,
5922 wcd934x_slim_irq_handler
,
5923 IRQF_TRIGGER_RISING
| IRQF_ONESHOT
,
5926 return dev_err_probe(dev
, ret
, "Failed to request slimbus irq\n");
5928 wcd934x_register_mclk_output(wcd
);
5929 platform_set_drvdata(pdev
, wcd
);
5931 return devm_snd_soc_register_component(dev
, &wcd934x_component_drv
,
5933 ARRAY_SIZE(wcd934x_slim_dais
));
5936 static const struct platform_device_id wcd934x_driver_id
[] = {
5938 .name
= "wcd934x-codec",
5942 MODULE_DEVICE_TABLE(platform
, wcd934x_driver_id
);
5944 static struct platform_driver wcd934x_codec_driver
= {
5945 .probe
= &wcd934x_codec_probe
,
5946 .id_table
= wcd934x_driver_id
,
5948 .name
= "wcd934x-codec",
5952 module_platform_driver(wcd934x_codec_driver
);
5953 MODULE_DESCRIPTION("WCD934x codec driver");
5954 MODULE_LICENSE("GPL v2");