1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * STX GP3 - 8560 ADS Device Tree Source
5 * Copyright 2008 Freescale Semiconductor Inc.
10 /include/ "fsl/e500v1_power_isa.dtsi"
14 compatible = "stx,gp3-8560", "stx,gp3";
32 d-cache-line-size = <32>;
33 i-cache-line-size = <32>;
34 d-cache-size = <32768>;
35 i-cache-size = <32768>;
36 timebase-frequency = <0>;
38 clock-frequency = <0>;
39 next-level-cache = <&L2>;
44 device_type = "memory";
45 reg = <0x00000000 0x10000000>;
52 ranges = <0 0xfdf00000 0x100000>;
54 compatible = "fsl,mpc8560-immr", "simple-bus";
57 compatible = "fsl,ecm-law";
63 compatible = "fsl,mpc8560-ecm", "fsl,ecm";
64 reg = <0x1000 0x1000>;
66 interrupt-parent = <&mpic>;
69 memory-controller@2000 {
70 compatible = "fsl,mpc8540-memory-controller";
71 reg = <0x2000 0x1000>;
72 interrupt-parent = <&mpic>;
76 L2: l2-cache-controller@20000 {
77 compatible = "fsl,mpc8540-l2-cache-controller";
78 reg = <0x20000 0x1000>;
79 cache-line-size = <32>;
80 cache-size = <0x40000>; // L2, 256K
81 interrupt-parent = <&mpic>;
89 compatible = "fsl-i2c";
92 interrupt-parent = <&mpic>;
99 compatible = "fsl,mpc8560-dma", "fsl,eloplus-dma";
101 ranges = <0x0 0x21100 0x200>;
104 compatible = "fsl,mpc8560-dma-channel",
105 "fsl,eloplus-dma-channel";
108 interrupt-parent = <&mpic>;
112 compatible = "fsl,mpc8560-dma-channel",
113 "fsl,eloplus-dma-channel";
116 interrupt-parent = <&mpic>;
120 compatible = "fsl,mpc8560-dma-channel",
121 "fsl,eloplus-dma-channel";
124 interrupt-parent = <&mpic>;
128 compatible = "fsl,mpc8560-dma-channel",
129 "fsl,eloplus-dma-channel";
132 interrupt-parent = <&mpic>;
137 enet0: ethernet@24000 {
138 #address-cells = <1>;
141 device_type = "network";
143 compatible = "gianfar";
144 reg = <0x24000 0x1000>;
145 ranges = <0x0 0x24000 0x1000>;
146 local-mac-address = [ 00 00 00 00 00 00 ];
147 interrupts = <29 2 30 2 34 2>;
148 interrupt-parent = <&mpic>;
149 tbi-handle = <&tbi0>;
150 phy-handle = <&phy2>;
153 #address-cells = <1>;
155 compatible = "fsl,gianfar-mdio";
158 phy2: ethernet-phy@2 {
159 interrupt-parent = <&mpic>;
163 phy4: ethernet-phy@4 {
164 interrupt-parent = <&mpic>;
170 device_type = "tbi-phy";
175 enet1: ethernet@25000 {
176 #address-cells = <1>;
179 device_type = "network";
181 compatible = "gianfar";
182 reg = <0x25000 0x1000>;
183 ranges = <0x0 0x25000 0x1000>;
184 local-mac-address = [ 00 00 00 00 00 00 ];
185 interrupts = <35 2 36 2 40 2>;
186 interrupt-parent = <&mpic>;
187 tbi-handle = <&tbi1>;
188 phy-handle = <&phy4>;
191 #address-cells = <1>;
193 compatible = "fsl,gianfar-tbi";
198 device_type = "tbi-phy";
204 interrupt-controller;
205 #address-cells = <0>;
206 #interrupt-cells = <2>;
207 reg = <0x40000 0x40000>;
208 compatible = "chrp,open-pic";
209 device_type = "open-pic";
213 #address-cells = <1>;
215 compatible = "fsl,mpc8560-cpm", "fsl,cpm2", "simple-bus";
216 reg = <0x919c0 0x30>;
220 #address-cells = <1>;
222 ranges = <0 0x80000 0x10000>;
225 compatible = "fsl,cpm-muram-data";
226 reg = <0 0x4000 0x9000 0x2000>;
231 compatible = "fsl,mpc8560-brg",
234 reg = <0x919f0 0x10 0x915f0 0x10>;
235 clock-frequency = <0>;
239 interrupt-controller;
240 #address-cells = <0>;
241 #interrupt-cells = <2>;
243 interrupt-parent = <&mpic>;
244 reg = <0x90c00 0x80>;
245 compatible = "fsl,mpc8560-cpm-pic", "fsl,cpm2-pic";
248 serial0: serial@91a20 {
249 device_type = "serial";
250 compatible = "fsl,mpc8560-scc-uart",
252 reg = <0x91a20 0x20 0x88100 0x100>;
254 fsl,cpm-command = <0x4a00000>;
256 interrupt-parent = <&cpmpic>;
262 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
266 0x6000 0 0 1 &mpic 1 1
267 0x6000 0 0 2 &mpic 2 1
268 0x6000 0 0 3 &mpic 3 1
269 0x6000 0 0 4 &mpic 4 1
272 0x6800 0 0 1 &mpic 4 1
273 0x6800 0 0 2 &mpic 1 1
274 0x6800 0 0 3 &mpic 2 1
275 0x6800 0 0 4 &mpic 3 1
278 0x7000 0 0 1 &mpic 3 1
279 0x7000 0 0 2 &mpic 4 1
280 0x7000 0 0 3 &mpic 1 1
281 0x7000 0 0 4 &mpic 2 1
284 0x7800 0 0 1 &mpic 2 1
285 0x7800 0 0 2 &mpic 3 1
286 0x7800 0 0 3 &mpic 4 1
287 0x7800 0 0 4 &mpic 1 1>;
289 interrupt-parent = <&mpic>;
292 ranges = <0x02000000 0 0x80000000 0x80000000 0 0x20000000
293 0x01000000 0 0x00000000 0xe2000000 0 0x00100000>;
294 clock-frequency = <66666666>;
295 #interrupt-cells = <1>;
297 #address-cells = <3>;
298 reg = <0xfdf08000 0x1000>;
299 compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";