1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * MPC8555-based STx GP3 Device Tree Source
5 * Copyright 2006, 2008 Freescale Semiconductor Inc.
7 * Copyright 2010 Silicon Turnkey Express LLC.
12 /include/ "fsl/e500v1_power_isa.dtsi"
16 compatible = "stx,gp3-8560", "stx,gp3";
35 d-cache-line-size = <32>; // 32 bytes
36 i-cache-line-size = <32>; // 32 bytes
37 d-cache-size = <0x8000>; // L1, 32K
38 i-cache-size = <0x8000>; // L1, 32K
39 timebase-frequency = <0>; // 33 MHz, from uboot
40 bus-frequency = <0>; // 166 MHz
41 clock-frequency = <0>; // 825 MHz, from uboot
42 next-level-cache = <&L2>;
47 device_type = "memory";
48 reg = <0x00000000 0x10000000>;
55 compatible = "simple-bus";
56 ranges = <0x0 0xe0000000 0x100000>;
60 compatible = "fsl,ecm-law";
66 compatible = "fsl,mpc8555-ecm", "fsl,ecm";
67 reg = <0x1000 0x1000>;
69 interrupt-parent = <&mpic>;
72 memory-controller@2000 {
73 compatible = "fsl,mpc8555-memory-controller";
74 reg = <0x2000 0x1000>;
75 interrupt-parent = <&mpic>;
79 L2: l2-cache-controller@20000 {
80 compatible = "fsl,mpc8555-l2-cache-controller";
81 reg = <0x20000 0x1000>;
82 cache-line-size = <32>; // 32 bytes
83 cache-size = <0x40000>; // L2, 256K
84 interrupt-parent = <&mpic>;
92 compatible = "fsl-i2c";
95 interrupt-parent = <&mpic>;
100 #address-cells = <1>;
102 compatible = "fsl,mpc8555-dma", "fsl,eloplus-dma";
104 ranges = <0x0 0x21100 0x200>;
107 compatible = "fsl,mpc8555-dma-channel",
108 "fsl,eloplus-dma-channel";
111 interrupt-parent = <&mpic>;
115 compatible = "fsl,mpc8555-dma-channel",
116 "fsl,eloplus-dma-channel";
119 interrupt-parent = <&mpic>;
123 compatible = "fsl,mpc8555-dma-channel",
124 "fsl,eloplus-dma-channel";
127 interrupt-parent = <&mpic>;
131 compatible = "fsl,mpc8555-dma-channel",
132 "fsl,eloplus-dma-channel";
135 interrupt-parent = <&mpic>;
140 enet0: ethernet@24000 {
141 #address-cells = <1>;
144 device_type = "network";
146 compatible = "gianfar";
147 reg = <0x24000 0x1000>;
148 ranges = <0x0 0x24000 0x1000>;
149 local-mac-address = [ 00 00 00 00 00 00 ];
150 interrupts = <29 2 30 2 34 2>;
151 interrupt-parent = <&mpic>;
152 tbi-handle = <&tbi0>;
153 phy-handle = <&phy0>;
156 #address-cells = <1>;
158 compatible = "fsl,gianfar-mdio";
161 phy0: ethernet-phy@2 {
162 interrupt-parent = <&mpic>;
166 phy1: ethernet-phy@4 {
167 interrupt-parent = <&mpic>;
173 device_type = "tbi-phy";
178 enet1: ethernet@25000 {
179 #address-cells = <1>;
182 device_type = "network";
184 compatible = "gianfar";
185 reg = <0x25000 0x1000>;
186 ranges = <0x0 0x25000 0x1000>;
187 local-mac-address = [ 00 00 00 00 00 00 ];
188 interrupts = <35 2 36 2 40 2>;
189 interrupt-parent = <&mpic>;
190 tbi-handle = <&tbi1>;
191 phy-handle = <&phy1>;
194 #address-cells = <1>;
196 compatible = "fsl,gianfar-tbi";
201 device_type = "tbi-phy";
206 serial0: serial@4500 {
208 device_type = "serial";
209 compatible = "fsl,ns16550", "ns16550";
210 reg = <0x4500 0x100>; // reg base, size
211 clock-frequency = <0>; // should we fill in in uboot?
213 interrupt-parent = <&mpic>;
216 serial1: serial@4600 {
218 device_type = "serial";
219 compatible = "fsl,ns16550", "ns16550";
220 reg = <0x4600 0x100>; // reg base, size
221 clock-frequency = <0>; // should we fill in in uboot?
223 interrupt-parent = <&mpic>;
227 compatible = "fsl,sec2.0";
228 reg = <0x30000 0x10000>;
230 interrupt-parent = <&mpic>;
231 fsl,num-channels = <4>;
232 fsl,channel-fifo-len = <24>;
233 fsl,exec-units-mask = <0x7e>;
234 fsl,descriptor-types-mask = <0x01010ebf>;
238 interrupt-controller;
239 #address-cells = <0>;
240 #interrupt-cells = <2>;
241 reg = <0x40000 0x40000>;
242 compatible = "chrp,open-pic";
243 device_type = "open-pic";
247 #address-cells = <1>;
249 compatible = "fsl,mpc8555-cpm", "fsl,cpm2";
250 reg = <0x919c0 0x30>;
254 #address-cells = <1>;
256 ranges = <0x0 0x80000 0x10000>;
259 compatible = "fsl,cpm-muram-data";
260 reg = <0x0 0x2000 0x9000 0x1000>;
265 compatible = "fsl,mpc8555-brg",
268 reg = <0x919f0 0x10 0x915f0 0x10>;
272 interrupt-controller;
273 #address-cells = <0>;
274 #interrupt-cells = <2>;
276 interrupt-parent = <&mpic>;
277 reg = <0x90c00 0x80>;
278 compatible = "fsl,mpc8555-cpm-pic", "fsl,cpm2-pic";
284 interrupt-map-mask = <0x1f800 0x0 0x0 0x7>;
288 0x8000 0x0 0x0 0x1 &mpic 0x0 0x1
289 0x8000 0x0 0x0 0x2 &mpic 0x1 0x1
290 0x8000 0x0 0x0 0x3 &mpic 0x2 0x1
291 0x8000 0x0 0x0 0x4 &mpic 0x3 0x1
294 0x8800 0x0 0x0 0x1 &mpic 0x0 0x1
295 0x8800 0x0 0x0 0x2 &mpic 0x1 0x1
296 0x8800 0x0 0x0 0x3 &mpic 0x2 0x1
297 0x8800 0x0 0x0 0x4 &mpic 0x3 0x1
299 /* IDSEL 0x12 (Slot 1) */
300 0x9000 0x0 0x0 0x1 &mpic 0x0 0x1
301 0x9000 0x0 0x0 0x2 &mpic 0x1 0x1
302 0x9000 0x0 0x0 0x3 &mpic 0x2 0x1
303 0x9000 0x0 0x0 0x4 &mpic 0x3 0x1
305 /* IDSEL 0x13 (Slot 2) */
306 0x9800 0x0 0x0 0x1 &mpic 0x1 0x1
307 0x9800 0x0 0x0 0x2 &mpic 0x2 0x1
308 0x9800 0x0 0x0 0x3 &mpic 0x3 0x1
309 0x9800 0x0 0x0 0x4 &mpic 0x0 0x1
311 /* IDSEL 0x14 (Slot 3) */
312 0xa000 0x0 0x0 0x1 &mpic 0x2 0x1
313 0xa000 0x0 0x0 0x2 &mpic 0x3 0x1
314 0xa000 0x0 0x0 0x3 &mpic 0x0 0x1
315 0xa000 0x0 0x0 0x4 &mpic 0x1 0x1
317 /* IDSEL 0x15 (Slot 4) */
318 0xa800 0x0 0x0 0x1 &mpic 0x3 0x1
319 0xa800 0x0 0x0 0x2 &mpic 0x0 0x1
320 0xa800 0x0 0x0 0x3 &mpic 0x1 0x1
321 0xa800 0x0 0x0 0x4 &mpic 0x2 0x1
323 /* Bus 1 (Tundra Bridge) */
324 /* IDSEL 0x12 (ISA bridge) */
325 0x19000 0x0 0x0 0x1 &mpic 0x0 0x1
326 0x19000 0x0 0x0 0x2 &mpic 0x1 0x1
327 0x19000 0x0 0x0 0x3 &mpic 0x2 0x1
328 0x19000 0x0 0x0 0x4 &mpic 0x3 0x1>;
329 interrupt-parent = <&mpic>;
332 ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
333 0x1000000 0x0 0x0 0xe2000000 0x0 0x100000>;
334 clock-frequency = <66666666>;
335 #interrupt-cells = <1>;
337 #address-cells = <3>;
338 reg = <0xe0008000 0x1000>;
339 compatible = "fsl,mpc8540-pci";
343 interrupt-controller;
344 device_type = "interrupt-controller";
345 reg = <0x19000 0x0 0x0 0x0 0x1>;
346 #address-cells = <0>;
347 #interrupt-cells = <2>;
348 compatible = "chrp,iic";
350 interrupt-parent = <&pci0>;
355 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
359 0xa800 0x0 0x0 0x1 &mpic 0xb 0x1
360 0xa800 0x0 0x0 0x2 &mpic 0xb 0x1
361 0xa800 0x0 0x0 0x3 &mpic 0xb 0x1
362 0xa800 0x0 0x0 0x4 &mpic 0xb 0x1>;
363 interrupt-parent = <&mpic>;
366 ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x20000000
367 0x1000000 0x0 0x0 0xe3000000 0x0 0x100000>;
368 clock-frequency = <66666666>;
369 #interrupt-cells = <1>;
371 #address-cells = <3>;
372 reg = <0xe0009000 0x1000>;
373 compatible = "fsl,mpc8540-pci";