1 // SPDX-License-Identifier: GPL-2.0-only
3 * Copyright (c) 2020, The Linux Foundation. All rights reserved.
4 * Copyright (c) 2024, Linaro Limited
7 #include <linux/clk-provider.h>
8 #include <linux/mod_devicetable.h>
9 #include <linux/module.h>
10 #include <linux/platform_device.h>
11 #include <linux/pm_clock.h>
12 #include <linux/pm_runtime.h>
13 #include <linux/regmap.h>
15 #include <dt-bindings/clock/qcom,qcm2290-gpucc.h>
17 #include "clk-alpha-pll.h"
18 #include "clk-branch.h"
20 #include "clk-regmap.h"
21 #include "clk-regmap-divider.h"
22 #include "clk-regmap-mux.h"
23 #include "clk-regmap-phy-mux.h"
30 DT_GCC_GPU_GPLL0_CLK_SRC
,
31 DT_GCC_GPU_GPLL0_DIV_CLK_SRC
,
38 P_GPU_CC_PLL0_2X_DIV_CLK_SRC
,
39 P_GPU_CC_PLL0_OUT_AUX
,
40 P_GPU_CC_PLL0_OUT_AUX2
,
41 P_GPU_CC_PLL0_OUT_MAIN
,
44 static const struct pll_vco huayra_vco
[] = {
45 { 600000000, 3300000000, 0 },
46 { 600000000, 2200000000, 1 },
49 static const struct alpha_pll_config gpu_cc_pll0_config
= {
51 .config_ctl_val
= 0x200d4828,
52 .config_ctl_hi_val
= 0x6,
53 .test_ctl_val
= GENMASK(28, 26),
54 .test_ctl_hi_val
= BIT(14),
58 static struct clk_alpha_pll gpu_cc_pll0
= {
60 .vco_table
= huayra_vco
,
61 .num_vco
= ARRAY_SIZE(huayra_vco
),
62 .regs
= clk_alpha_pll_regs
[CLK_ALPHA_PLL_TYPE_HUAYRA_2290
],
64 .hw
.init
= &(struct clk_init_data
){
65 .name
= "gpu_cc_pll0",
66 .parent_data
= &(const struct clk_parent_data
) {
70 .ops
= &clk_alpha_pll_huayra_ops
,
75 static const struct parent_map gpu_cc_parent_map_0
[] = {
77 { P_GPU_CC_PLL0_OUT_MAIN
, 1 },
78 { P_GPLL0_OUT_MAIN
, 5 },
79 { P_GPLL0_OUT_MAIN_DIV
, 6 },
82 static const struct clk_parent_data gpu_cc_parent_data_0
[] = {
83 { .index
= DT_BI_TCXO
, },
84 { .hw
= &gpu_cc_pll0
.clkr
.hw
, },
85 { .index
= DT_GCC_GPU_GPLL0_CLK_SRC
, },
86 { .index
= DT_GCC_GPU_GPLL0_DIV_CLK_SRC
, },
89 static const struct parent_map gpu_cc_parent_map_1
[] = {
91 { P_GPU_CC_PLL0_2X_DIV_CLK_SRC
, 1 },
92 { P_GPU_CC_PLL0_OUT_AUX2
, 2 },
93 { P_GPU_CC_PLL0_OUT_AUX
, 3 },
94 { P_GPLL0_OUT_MAIN
, 5 },
97 static const struct clk_parent_data gpu_cc_parent_data_1
[] = {
98 { .index
= DT_BI_TCXO
, },
99 { .hw
= &gpu_cc_pll0
.clkr
.hw
, },
100 { .hw
= &gpu_cc_pll0
.clkr
.hw
, },
101 { .hw
= &gpu_cc_pll0
.clkr
.hw
, },
102 { .index
= DT_GCC_GPU_GPLL0_CLK_SRC
, },
105 static const struct freq_tbl ftbl_gpu_cc_gmu_clk_src
[] = {
106 F(200000000, P_GPLL0_OUT_MAIN
, 3, 0, 0),
110 static struct clk_rcg2 gpu_cc_gmu_clk_src
= {
114 .parent_map
= gpu_cc_parent_map_0
,
115 .freq_tbl
= ftbl_gpu_cc_gmu_clk_src
,
116 .clkr
.hw
.init
= &(struct clk_init_data
){
117 .name
= "gpu_cc_gmu_clk_src",
118 .parent_data
= gpu_cc_parent_data_0
,
119 .num_parents
= ARRAY_SIZE(gpu_cc_parent_data_0
),
120 .flags
= CLK_SET_RATE_PARENT
,
121 .ops
= &clk_rcg2_shared_ops
,
125 static const struct freq_tbl ftbl_gpu_cc_gx_gfx3d_clk_src
[] = {
126 F(355200000, P_GPU_CC_PLL0_OUT_AUX
, 2, 0, 0),
127 F(537600000, P_GPU_CC_PLL0_OUT_AUX2
, 2, 0, 0),
128 F(672000000, P_GPU_CC_PLL0_OUT_AUX2
, 2, 0, 0),
129 F(844800000, P_GPU_CC_PLL0_OUT_AUX2
, 2, 0, 0),
130 F(921600000, P_GPU_CC_PLL0_OUT_AUX2
, 2, 0, 0),
131 F(1017600000, P_GPU_CC_PLL0_OUT_AUX2
, 2, 0, 0),
132 F(1123200000, P_GPU_CC_PLL0_OUT_AUX2
, 2, 0, 0),
136 static struct clk_rcg2 gpu_cc_gx_gfx3d_clk_src
= {
140 .parent_map
= gpu_cc_parent_map_1
,
141 .freq_tbl
= ftbl_gpu_cc_gx_gfx3d_clk_src
,
142 .clkr
.hw
.init
= &(struct clk_init_data
){
143 .name
= "gpu_cc_gx_gfx3d_clk_src",
144 .parent_data
= gpu_cc_parent_data_1
,
145 .num_parents
= ARRAY_SIZE(gpu_cc_parent_data_1
),
146 .flags
= CLK_SET_RATE_PARENT
,
147 .ops
= &clk_rcg2_ops
,
151 static struct clk_branch gpu_cc_ahb_clk
= {
153 .halt_check
= BRANCH_HALT_DELAY
,
155 .enable_reg
= 0x1078,
156 .enable_mask
= BIT(0),
157 .hw
.init
= &(struct clk_init_data
){
158 .name
= "gpu_cc_ahb_clk",
159 .flags
= CLK_IS_CRITICAL
,
160 .ops
= &clk_branch2_ops
,
165 static struct clk_branch gpu_cc_crc_ahb_clk
= {
167 .halt_check
= BRANCH_HALT_DELAY
,
169 .enable_reg
= 0x107c,
170 .enable_mask
= BIT(0),
171 .hw
.init
= &(struct clk_init_data
){
172 .name
= "gpu_cc_crc_ahb_clk",
173 .ops
= &clk_branch2_ops
,
178 static struct clk_branch gpu_cc_cx_gfx3d_clk
= {
180 .halt_check
= BRANCH_HALT_DELAY
,
182 .enable_reg
= 0x10a4,
183 .enable_mask
= BIT(0),
184 .hw
.init
= &(struct clk_init_data
){
185 .name
= "gpu_cc_cx_gfx3d_clk",
186 .parent_data
= &(const struct clk_parent_data
){
187 .hw
= &gpu_cc_gx_gfx3d_clk_src
.clkr
.hw
,
190 .flags
= CLK_SET_RATE_PARENT
,
191 .ops
= &clk_branch2_ops
,
196 static struct clk_branch gpu_cc_cx_gmu_clk
= {
198 .halt_check
= BRANCH_HALT
,
200 .enable_reg
= 0x1098,
201 .enable_mask
= BIT(0),
202 .hw
.init
= &(struct clk_init_data
){
203 .name
= "gpu_cc_cx_gmu_clk",
204 .parent_data
= &(const struct clk_parent_data
){
205 .hw
= &gpu_cc_gmu_clk_src
.clkr
.hw
,
208 .flags
= CLK_SET_RATE_PARENT
,
209 .ops
= &clk_branch2_ops
,
214 static struct clk_branch gpu_cc_cx_snoc_dvm_clk
= {
216 .halt_check
= BRANCH_HALT_DELAY
,
218 .enable_reg
= 0x108c,
219 .enable_mask
= BIT(0),
220 .hw
.init
= &(struct clk_init_data
){
221 .name
= "gpu_cc_cx_snoc_dvm_clk",
222 .ops
= &clk_branch2_ops
,
227 static struct clk_branch gpu_cc_cxo_aon_clk
= {
229 .halt_check
= BRANCH_HALT_DELAY
,
231 .enable_reg
= 0x1004,
232 .enable_mask
= BIT(0),
233 .hw
.init
= &(struct clk_init_data
){
234 .name
= "gpu_cc_cxo_aon_clk",
235 .ops
= &clk_branch2_ops
,
240 static struct clk_branch gpu_cc_cxo_clk
= {
242 .halt_check
= BRANCH_HALT
,
244 .enable_reg
= 0x109c,
245 .enable_mask
= BIT(0),
246 .hw
.init
= &(struct clk_init_data
){
247 .name
= "gpu_cc_cxo_clk",
248 .ops
= &clk_branch2_ops
,
253 static struct clk_branch gpu_cc_gx_gfx3d_clk
= {
255 .halt_check
= BRANCH_HALT_DELAY
,
257 .enable_reg
= 0x1054,
258 .enable_mask
= BIT(0),
259 .hw
.init
= &(struct clk_init_data
){
260 .name
= "gpu_cc_gx_gfx3d_clk",
261 .parent_data
= &(const struct clk_parent_data
){
262 .hw
= &gpu_cc_gx_gfx3d_clk_src
.clkr
.hw
,
265 .flags
= CLK_SET_RATE_PARENT
,
266 .ops
= &clk_branch2_ops
,
271 static struct clk_branch gpu_cc_sleep_clk
= {
273 .halt_check
= BRANCH_VOTED
,
275 .enable_reg
= 0x1090,
276 .enable_mask
= BIT(0),
277 .hw
.init
= &(struct clk_init_data
){
278 .name
= "gpu_cc_sleep_clk",
279 .ops
= &clk_branch2_ops
,
284 static struct clk_branch gpu_cc_hlos1_vote_gpu_smmu_clk
= {
286 .halt_check
= BRANCH_VOTED
,
288 .enable_reg
= 0x5000,
289 .enable_mask
= BIT(0),
290 .hw
.init
= &(struct clk_init_data
){
291 .name
= "gpu_cc_hlos1_vote_gpu_smmu_clk",
292 .ops
= &clk_branch2_ops
,
297 static struct gdsc gpu_cx_gdsc
= {
299 .gds_hw_ctrl
= 0x1540,
301 .name
= "gpu_cx_gdsc",
303 .pwrsts
= PWRSTS_OFF_ON
,
307 static struct gdsc gpu_gx_gdsc
= {
309 .clamp_io_ctrl
= 0x1508,
310 .resets
= (unsigned int []){ GPU_GX_BCR
},
313 .name
= "gpu_gx_gdsc",
315 .parent
= &gpu_cx_gdsc
.pd
,
316 .pwrsts
= PWRSTS_OFF_ON
,
317 .flags
= CLAMP_IO
| AON_RESET
| SW_RESET
,
320 static struct clk_regmap
*gpu_cc_qcm2290_clocks
[] = {
321 [GPU_CC_AHB_CLK
] = &gpu_cc_ahb_clk
.clkr
,
322 [GPU_CC_CRC_AHB_CLK
] = &gpu_cc_crc_ahb_clk
.clkr
,
323 [GPU_CC_CX_GFX3D_CLK
] = &gpu_cc_cx_gfx3d_clk
.clkr
,
324 [GPU_CC_CX_GMU_CLK
] = &gpu_cc_cx_gmu_clk
.clkr
,
325 [GPU_CC_CX_SNOC_DVM_CLK
] = &gpu_cc_cx_snoc_dvm_clk
.clkr
,
326 [GPU_CC_CXO_AON_CLK
] = &gpu_cc_cxo_aon_clk
.clkr
,
327 [GPU_CC_CXO_CLK
] = &gpu_cc_cxo_clk
.clkr
,
328 [GPU_CC_GMU_CLK_SRC
] = &gpu_cc_gmu_clk_src
.clkr
,
329 [GPU_CC_GX_GFX3D_CLK
] = &gpu_cc_gx_gfx3d_clk
.clkr
,
330 [GPU_CC_GX_GFX3D_CLK_SRC
] = &gpu_cc_gx_gfx3d_clk_src
.clkr
,
331 [GPU_CC_PLL0
] = &gpu_cc_pll0
.clkr
,
332 [GPU_CC_SLEEP_CLK
] = &gpu_cc_sleep_clk
.clkr
,
333 [GPU_CC_HLOS1_VOTE_GPU_SMMU_CLK
] = &gpu_cc_hlos1_vote_gpu_smmu_clk
.clkr
,
336 static const struct qcom_reset_map gpu_cc_qcm2290_resets
[] = {
337 [GPU_GX_BCR
] = { 0x1008 },
340 static struct gdsc
*gpu_cc_qcm2290_gdscs
[] = {
341 [GPU_CX_GDSC
] = &gpu_cx_gdsc
,
342 [GPU_GX_GDSC
] = &gpu_gx_gdsc
,
345 static const struct regmap_config gpu_cc_qcm2290_regmap_config
= {
349 .max_register
= 0x9000,
354 static const struct qcom_cc_desc gpu_cc_qcm2290_desc
= {
355 .config
= &gpu_cc_qcm2290_regmap_config
,
356 .clks
= gpu_cc_qcm2290_clocks
,
357 .num_clks
= ARRAY_SIZE(gpu_cc_qcm2290_clocks
),
358 .resets
= gpu_cc_qcm2290_resets
,
359 .num_resets
= ARRAY_SIZE(gpu_cc_qcm2290_resets
),
360 .gdscs
= gpu_cc_qcm2290_gdscs
,
361 .num_gdscs
= ARRAY_SIZE(gpu_cc_qcm2290_gdscs
),
364 static const struct of_device_id gpu_cc_qcm2290_match_table
[] = {
365 { .compatible
= "qcom,qcm2290-gpucc" },
368 MODULE_DEVICE_TABLE(of
, gpu_cc_qcm2290_match_table
);
370 static int gpu_cc_qcm2290_probe(struct platform_device
*pdev
)
372 struct regmap
*regmap
;
375 regmap
= qcom_cc_map(pdev
, &gpu_cc_qcm2290_desc
);
377 return PTR_ERR(regmap
);
379 ret
= devm_pm_runtime_enable(&pdev
->dev
);
383 ret
= devm_pm_clk_create(&pdev
->dev
);
387 ret
= pm_clk_add(&pdev
->dev
, NULL
);
389 dev_err(&pdev
->dev
, "failed to acquire ahb clock\n");
393 ret
= pm_runtime_resume_and_get(&pdev
->dev
);
397 clk_huayra_2290_pll_configure(&gpu_cc_pll0
, regmap
, &gpu_cc_pll0_config
);
399 regmap_update_bits(regmap
, 0x1060, BIT(0), BIT(0)); /* GPU_CC_GX_CXO_CLK */
401 ret
= qcom_cc_really_probe(&pdev
->dev
, &gpu_cc_qcm2290_desc
, regmap
);
403 dev_err(&pdev
->dev
, "Failed to register display clock controller\n");
404 goto out_pm_runtime_put
;
408 pm_runtime_put_sync(&pdev
->dev
);
413 static struct platform_driver gpu_cc_qcm2290_driver
= {
414 .probe
= gpu_cc_qcm2290_probe
,
416 .name
= "gpucc-qcm2290",
417 .of_match_table
= gpu_cc_qcm2290_match_table
,
420 module_platform_driver(gpu_cc_qcm2290_driver
);
422 MODULE_DESCRIPTION("QTI QCM2290 GPU clock controller driver");
423 MODULE_LICENSE("GPL");