1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * Afatech AF9033 demodulator driver
5 * Copyright (C) 2009 Antti Palosaari <crope@iki.fi>
6 * Copyright (C) 2012 Antti Palosaari <crope@iki.fi>
9 #include "af9033_priv.h"
12 struct i2c_client
*client
;
13 struct regmap
*regmap
;
14 struct dvb_frontend fe
;
15 struct af9033_config cfg
;
20 bool ts_mode_parallel
;
23 enum fe_status fe_status
;
24 u64 post_bit_error_prev
; /* for old read_ber we return (curr - prev) */
27 u64 error_block_count
;
28 u64 total_block_count
;
31 /* Write reg val table using reg addr auto increment */
32 static int af9033_wr_reg_val_tab(struct af9033_dev
*dev
,
33 const struct reg_val
*tab
, int tab_len
)
35 struct i2c_client
*client
= dev
->client
;
36 #define MAX_TAB_LEN 212
38 u8 buf
[1 + MAX_TAB_LEN
];
40 dev_dbg(&client
->dev
, "tab_len=%d\n", tab_len
);
42 if (tab_len
> sizeof(buf
)) {
43 dev_warn(&client
->dev
, "tab len %d is too big\n", tab_len
);
47 for (i
= 0, j
= 0; i
< tab_len
; i
++) {
50 if (i
== tab_len
- 1 || tab
[i
].reg
!= tab
[i
+ 1].reg
- 1) {
51 ret
= regmap_bulk_write(dev
->regmap
, tab
[i
].reg
- j
,
64 dev_dbg(&client
->dev
, "failed=%d\n", ret
);
68 static int af9033_init(struct dvb_frontend
*fe
)
70 struct af9033_dev
*dev
= fe
->demodulator_priv
;
71 struct i2c_client
*client
= dev
->client
;
72 struct dtv_frontend_properties
*c
= &fe
->dtv_property_cache
;
75 const struct reg_val
*init
;
77 struct reg_val_mask tab
[] = {
78 { 0x80fb24, 0x00, 0x08 },
79 { 0x80004c, 0x00, 0xff },
80 { 0x00f641, dev
->cfg
.tuner
, 0xff },
81 { 0x80f5ca, 0x01, 0x01 },
82 { 0x80f715, 0x01, 0x01 },
83 { 0x00f41f, 0x04, 0x04 },
84 { 0x00f41a, 0x01, 0x01 },
85 { 0x80f731, 0x00, 0x01 },
86 { 0x00d91e, 0x00, 0x01 },
87 { 0x00d919, 0x00, 0x01 },
88 { 0x80f732, 0x00, 0x01 },
89 { 0x00d91f, 0x00, 0x01 },
90 { 0x00d91a, 0x00, 0x01 },
91 { 0x80f730, 0x00, 0x01 },
92 { 0x80f778, 0x00, 0xff },
93 { 0x80f73c, 0x01, 0x01 },
94 { 0x80f776, 0x00, 0x01 },
95 { 0x00d8fd, 0x01, 0xff },
96 { 0x00d830, 0x01, 0xff },
97 { 0x00d831, 0x00, 0xff },
98 { 0x00d832, 0x00, 0xff },
99 { 0x80f985, dev
->ts_mode_serial
, 0x01 },
100 { 0x80f986, dev
->ts_mode_parallel
, 0x01 },
101 { 0x00d827, 0x00, 0xff },
102 { 0x00d829, 0x00, 0xff },
103 { 0x800045, dev
->cfg
.adc_multiplier
, 0xff },
106 dev_dbg(&client
->dev
, "\n");
108 /* Main clk control */
109 utmp
= div_u64((u64
)dev
->cfg
.clock
* 0x80000, 1000000);
110 buf
[0] = (utmp
>> 0) & 0xff;
111 buf
[1] = (utmp
>> 8) & 0xff;
112 buf
[2] = (utmp
>> 16) & 0xff;
113 buf
[3] = (utmp
>> 24) & 0xff;
114 ret
= regmap_bulk_write(dev
->regmap
, 0x800025, buf
, 4);
118 dev_dbg(&client
->dev
, "clk=%u clk_cw=%08x\n", dev
->cfg
.clock
, utmp
);
120 /* ADC clk control */
121 for (i
= 0; i
< ARRAY_SIZE(clock_adc_lut
); i
++) {
122 if (clock_adc_lut
[i
].clock
== dev
->cfg
.clock
)
125 if (i
== ARRAY_SIZE(clock_adc_lut
)) {
126 dev_err(&client
->dev
, "Couldn't find ADC config for clock %d\n",
132 utmp
= div_u64((u64
)clock_adc_lut
[i
].adc
* 0x80000, 1000000);
133 buf
[0] = (utmp
>> 0) & 0xff;
134 buf
[1] = (utmp
>> 8) & 0xff;
135 buf
[2] = (utmp
>> 16) & 0xff;
136 ret
= regmap_bulk_write(dev
->regmap
, 0x80f1cd, buf
, 3);
140 dev_dbg(&client
->dev
, "adc=%u adc_cw=%06x\n",
141 clock_adc_lut
[i
].adc
, utmp
);
143 /* Config register table */
144 for (i
= 0; i
< ARRAY_SIZE(tab
); i
++) {
145 ret
= regmap_update_bits(dev
->regmap
, tab
[i
].reg
, tab
[i
].mask
,
151 /* Demod clk output */
152 if (dev
->cfg
.dyn0_clk
) {
153 ret
= regmap_write(dev
->regmap
, 0x80fba8, 0x00);
159 if (dev
->cfg
.ts_mode
== AF9033_TS_MODE_USB
) {
160 ret
= regmap_update_bits(dev
->regmap
, 0x80f9a5, 0x01, 0x00);
163 ret
= regmap_update_bits(dev
->regmap
, 0x80f9b5, 0x01, 0x01);
167 ret
= regmap_update_bits(dev
->regmap
, 0x80f990, 0x01, 0x00);
170 ret
= regmap_update_bits(dev
->regmap
, 0x80f9b5, 0x01, 0x00);
175 /* Demod core settings */
176 dev_dbg(&client
->dev
, "load ofsm settings\n");
177 switch (dev
->cfg
.tuner
) {
178 case AF9033_TUNER_IT9135_38
:
179 case AF9033_TUNER_IT9135_51
:
180 case AF9033_TUNER_IT9135_52
:
181 len
= ARRAY_SIZE(ofsm_init_it9135_v1
);
182 init
= ofsm_init_it9135_v1
;
184 case AF9033_TUNER_IT9135_60
:
185 case AF9033_TUNER_IT9135_61
:
186 case AF9033_TUNER_IT9135_62
:
187 len
= ARRAY_SIZE(ofsm_init_it9135_v2
);
188 init
= ofsm_init_it9135_v2
;
191 len
= ARRAY_SIZE(ofsm_init
);
196 ret
= af9033_wr_reg_val_tab(dev
, init
, len
);
200 /* Demod tuner specific settings */
201 dev_dbg(&client
->dev
, "load tuner specific settings\n");
202 switch (dev
->cfg
.tuner
) {
203 case AF9033_TUNER_TUA9001
:
204 len
= ARRAY_SIZE(tuner_init_tua9001
);
205 init
= tuner_init_tua9001
;
207 case AF9033_TUNER_FC0011
:
208 len
= ARRAY_SIZE(tuner_init_fc0011
);
209 init
= tuner_init_fc0011
;
211 case AF9033_TUNER_MXL5007T
:
212 len
= ARRAY_SIZE(tuner_init_mxl5007t
);
213 init
= tuner_init_mxl5007t
;
215 case AF9033_TUNER_TDA18218
:
216 len
= ARRAY_SIZE(tuner_init_tda18218
);
217 init
= tuner_init_tda18218
;
219 case AF9033_TUNER_FC2580
:
220 len
= ARRAY_SIZE(tuner_init_fc2580
);
221 init
= tuner_init_fc2580
;
223 case AF9033_TUNER_FC0012
:
224 len
= ARRAY_SIZE(tuner_init_fc0012
);
225 init
= tuner_init_fc0012
;
227 case AF9033_TUNER_IT9135_38
:
228 len
= ARRAY_SIZE(tuner_init_it9135_38
);
229 init
= tuner_init_it9135_38
;
231 case AF9033_TUNER_IT9135_51
:
232 len
= ARRAY_SIZE(tuner_init_it9135_51
);
233 init
= tuner_init_it9135_51
;
235 case AF9033_TUNER_IT9135_52
:
236 len
= ARRAY_SIZE(tuner_init_it9135_52
);
237 init
= tuner_init_it9135_52
;
239 case AF9033_TUNER_IT9135_60
:
240 len
= ARRAY_SIZE(tuner_init_it9135_60
);
241 init
= tuner_init_it9135_60
;
243 case AF9033_TUNER_IT9135_61
:
244 len
= ARRAY_SIZE(tuner_init_it9135_61
);
245 init
= tuner_init_it9135_61
;
247 case AF9033_TUNER_IT9135_62
:
248 len
= ARRAY_SIZE(tuner_init_it9135_62
);
249 init
= tuner_init_it9135_62
;
252 dev_dbg(&client
->dev
, "unsupported tuner ID=%d\n",
258 ret
= af9033_wr_reg_val_tab(dev
, init
, len
);
262 if (dev
->cfg
.ts_mode
== AF9033_TS_MODE_SERIAL
) {
263 ret
= regmap_update_bits(dev
->regmap
, 0x00d91c, 0x01, 0x01);
266 ret
= regmap_update_bits(dev
->regmap
, 0x00d917, 0x01, 0x00);
269 ret
= regmap_update_bits(dev
->regmap
, 0x00d916, 0x01, 0x00);
274 switch (dev
->cfg
.tuner
) {
275 case AF9033_TUNER_IT9135_60
:
276 case AF9033_TUNER_IT9135_61
:
277 case AF9033_TUNER_IT9135_62
:
278 ret
= regmap_write(dev
->regmap
, 0x800000, 0x01);
283 dev
->bandwidth_hz
= 0; /* Force to program all parameters */
284 /* Init stats here in order signal app which stats are supported */
286 c
->strength
.stat
[0].scale
= FE_SCALE_NOT_AVAILABLE
;
288 c
->cnr
.stat
[0].scale
= FE_SCALE_NOT_AVAILABLE
;
289 c
->block_count
.len
= 1;
290 c
->block_count
.stat
[0].scale
= FE_SCALE_NOT_AVAILABLE
;
291 c
->block_error
.len
= 1;
292 c
->block_error
.stat
[0].scale
= FE_SCALE_NOT_AVAILABLE
;
293 c
->post_bit_count
.len
= 1;
294 c
->post_bit_count
.stat
[0].scale
= FE_SCALE_NOT_AVAILABLE
;
295 c
->post_bit_error
.len
= 1;
296 c
->post_bit_error
.stat
[0].scale
= FE_SCALE_NOT_AVAILABLE
;
300 dev_dbg(&client
->dev
, "failed=%d\n", ret
);
304 static int af9033_sleep(struct dvb_frontend
*fe
)
306 struct af9033_dev
*dev
= fe
->demodulator_priv
;
307 struct i2c_client
*client
= dev
->client
;
311 dev_dbg(&client
->dev
, "\n");
313 ret
= regmap_write(dev
->regmap
, 0x80004c, 0x01);
316 ret
= regmap_write(dev
->regmap
, 0x800000, 0x00);
319 ret
= regmap_read_poll_timeout(dev
->regmap
, 0x80004c, utmp
, utmp
== 0,
323 ret
= regmap_update_bits(dev
->regmap
, 0x80fb24, 0x08, 0x08);
327 /* Prevent current leak by setting TS interface to parallel mode */
328 if (dev
->cfg
.ts_mode
== AF9033_TS_MODE_SERIAL
) {
329 /* Enable parallel TS */
330 ret
= regmap_update_bits(dev
->regmap
, 0x00d917, 0x01, 0x00);
333 ret
= regmap_update_bits(dev
->regmap
, 0x00d916, 0x01, 0x01);
340 dev_dbg(&client
->dev
, "failed=%d\n", ret
);
344 static int af9033_get_tune_settings(struct dvb_frontend
*fe
,
345 struct dvb_frontend_tune_settings
*fesettings
)
347 /* 800 => 2000 because IT9135 v2 is slow to gain lock */
348 fesettings
->min_delay_ms
= 2000;
349 fesettings
->step_size
= 0;
350 fesettings
->max_drift
= 0;
355 static int af9033_set_frontend(struct dvb_frontend
*fe
)
357 struct af9033_dev
*dev
= fe
->demodulator_priv
;
358 struct i2c_client
*client
= dev
->client
;
359 struct dtv_frontend_properties
*c
= &fe
->dtv_property_cache
;
361 unsigned int utmp
, adc_freq
;
362 u8 tmp
, buf
[3], bandwidth_reg_val
;
365 dev_dbg(&client
->dev
, "frequency=%u bandwidth_hz=%u\n",
366 c
->frequency
, c
->bandwidth_hz
);
368 /* Check bandwidth */
369 switch (c
->bandwidth_hz
) {
371 bandwidth_reg_val
= 0x00;
374 bandwidth_reg_val
= 0x01;
377 bandwidth_reg_val
= 0x02;
380 dev_dbg(&client
->dev
, "invalid bandwidth_hz\n");
386 if (fe
->ops
.tuner_ops
.set_params
)
387 fe
->ops
.tuner_ops
.set_params(fe
);
390 if (c
->bandwidth_hz
!= dev
->bandwidth_hz
) {
391 for (i
= 0; i
< ARRAY_SIZE(coeff_lut
); i
++) {
392 if (coeff_lut
[i
].clock
== dev
->cfg
.clock
&&
393 coeff_lut
[i
].bandwidth_hz
== c
->bandwidth_hz
) {
397 if (i
== ARRAY_SIZE(coeff_lut
)) {
398 dev_err(&client
->dev
,
399 "Couldn't find config for clock %u\n",
405 ret
= regmap_bulk_write(dev
->regmap
, 0x800001, coeff_lut
[i
].val
,
406 sizeof(coeff_lut
[i
].val
));
411 /* IF frequency control */
412 if (c
->bandwidth_hz
!= dev
->bandwidth_hz
) {
413 for (i
= 0; i
< ARRAY_SIZE(clock_adc_lut
); i
++) {
414 if (clock_adc_lut
[i
].clock
== dev
->cfg
.clock
)
417 if (i
== ARRAY_SIZE(clock_adc_lut
)) {
418 dev_err(&client
->dev
,
419 "Couldn't find ADC clock for clock %u\n",
424 adc_freq
= clock_adc_lut
[i
].adc
;
426 if (dev
->cfg
.adc_multiplier
== AF9033_ADC_MULTIPLIER_2X
)
427 adc_freq
= 2 * adc_freq
;
429 /* Get used IF frequency */
430 if (fe
->ops
.tuner_ops
.get_if_frequency
)
431 fe
->ops
.tuner_ops
.get_if_frequency(fe
, &if_frequency
);
435 utmp
= DIV_ROUND_CLOSEST_ULL((u64
)if_frequency
* 0x800000,
438 if (!dev
->cfg
.spec_inv
&& if_frequency
)
439 utmp
= 0x800000 - utmp
;
441 buf
[0] = (utmp
>> 0) & 0xff;
442 buf
[1] = (utmp
>> 8) & 0xff;
443 buf
[2] = (utmp
>> 16) & 0xff;
444 ret
= regmap_bulk_write(dev
->regmap
, 0x800029, buf
, 3);
448 dev_dbg(&client
->dev
, "if_frequency_cw=%06x\n", utmp
);
450 dev
->bandwidth_hz
= c
->bandwidth_hz
;
453 ret
= regmap_update_bits(dev
->regmap
, 0x80f904, 0x03,
457 ret
= regmap_write(dev
->regmap
, 0x800040, 0x00);
460 ret
= regmap_write(dev
->regmap
, 0x800047, 0x00);
463 ret
= regmap_update_bits(dev
->regmap
, 0x80f999, 0x01, 0x00);
467 if (c
->frequency
<= 230000000)
468 tmp
= 0x00; /* VHF */
470 tmp
= 0x01; /* UHF */
472 ret
= regmap_write(dev
->regmap
, 0x80004b, tmp
);
476 ret
= regmap_write(dev
->regmap
, 0x800000, 0x00);
482 dev_dbg(&client
->dev
, "failed=%d\n", ret
);
486 static int af9033_get_frontend(struct dvb_frontend
*fe
,
487 struct dtv_frontend_properties
*c
)
489 struct af9033_dev
*dev
= fe
->demodulator_priv
;
490 struct i2c_client
*client
= dev
->client
;
494 dev_dbg(&client
->dev
, "\n");
496 /* Read all needed TPS registers */
497 ret
= regmap_bulk_read(dev
->regmap
, 0x80f900, buf
, 8);
501 switch ((buf
[0] >> 0) & 3) {
503 c
->transmission_mode
= TRANSMISSION_MODE_2K
;
506 c
->transmission_mode
= TRANSMISSION_MODE_8K
;
510 switch ((buf
[1] >> 0) & 3) {
512 c
->guard_interval
= GUARD_INTERVAL_1_32
;
515 c
->guard_interval
= GUARD_INTERVAL_1_16
;
518 c
->guard_interval
= GUARD_INTERVAL_1_8
;
521 c
->guard_interval
= GUARD_INTERVAL_1_4
;
525 switch ((buf
[2] >> 0) & 7) {
527 c
->hierarchy
= HIERARCHY_NONE
;
530 c
->hierarchy
= HIERARCHY_1
;
533 c
->hierarchy
= HIERARCHY_2
;
536 c
->hierarchy
= HIERARCHY_4
;
540 switch ((buf
[3] >> 0) & 3) {
542 c
->modulation
= QPSK
;
545 c
->modulation
= QAM_16
;
548 c
->modulation
= QAM_64
;
552 switch ((buf
[4] >> 0) & 3) {
554 c
->bandwidth_hz
= 6000000;
557 c
->bandwidth_hz
= 7000000;
560 c
->bandwidth_hz
= 8000000;
564 switch ((buf
[6] >> 0) & 7) {
566 c
->code_rate_HP
= FEC_1_2
;
569 c
->code_rate_HP
= FEC_2_3
;
572 c
->code_rate_HP
= FEC_3_4
;
575 c
->code_rate_HP
= FEC_5_6
;
578 c
->code_rate_HP
= FEC_7_8
;
581 c
->code_rate_HP
= FEC_NONE
;
585 switch ((buf
[7] >> 0) & 7) {
587 c
->code_rate_LP
= FEC_1_2
;
590 c
->code_rate_LP
= FEC_2_3
;
593 c
->code_rate_LP
= FEC_3_4
;
596 c
->code_rate_LP
= FEC_5_6
;
599 c
->code_rate_LP
= FEC_7_8
;
602 c
->code_rate_LP
= FEC_NONE
;
608 dev_dbg(&client
->dev
, "failed=%d\n", ret
);
612 static int af9033_read_status(struct dvb_frontend
*fe
, enum fe_status
*status
)
614 struct af9033_dev
*dev
= fe
->demodulator_priv
;
615 struct i2c_client
*client
= dev
->client
;
616 struct dtv_frontend_properties
*c
= &fe
->dtv_property_cache
;
619 unsigned int utmp
, utmp1
;
621 dev_dbg(&client
->dev
, "\n");
625 /* Radio channel status: 0=no result, 1=has signal, 2=no signal */
626 ret
= regmap_read(dev
->regmap
, 0x800047, &utmp
);
632 *status
|= FE_HAS_SIGNAL
;
636 ret
= regmap_read(dev
->regmap
, 0x80f5a9, &utmp
);
640 if ((utmp
>> 0) & 0x01)
641 *status
|= FE_HAS_SIGNAL
| FE_HAS_CARRIER
|
645 ret
= regmap_read(dev
->regmap
, 0x80f999, &utmp
);
649 if ((utmp
>> 0) & 0x01)
650 *status
|= FE_HAS_SIGNAL
| FE_HAS_CARRIER
|
651 FE_HAS_VITERBI
| FE_HAS_SYNC
|
655 dev
->fe_status
= *status
;
657 /* Signal strength */
658 if (dev
->fe_status
& FE_HAS_SIGNAL
) {
659 if (dev
->is_af9035
) {
660 ret
= regmap_read(dev
->regmap
, 0x80004a, &utmp
);
665 ret
= regmap_read(dev
->regmap
, 0x8000f7, &utmp
);
668 tmp
= (utmp
- 100) * 1000;
672 c
->strength
.stat
[0].scale
= FE_SCALE_DECIBEL
;
673 c
->strength
.stat
[0].svalue
= tmp
;
676 c
->strength
.stat
[0].scale
= FE_SCALE_NOT_AVAILABLE
;
680 if (dev
->fe_status
& FE_HAS_VITERBI
) {
681 /* Read raw SNR value */
682 ret
= regmap_bulk_read(dev
->regmap
, 0x80002c, buf
, 3);
686 utmp1
= buf
[2] << 16 | buf
[1] << 8 | buf
[0] << 0;
688 /* Read superframe number */
689 ret
= regmap_read(dev
->regmap
, 0x80f78b, &utmp
);
696 /* Read current transmission mode */
697 ret
= regmap_read(dev
->regmap
, 0x80f900, &utmp
);
701 switch ((utmp
>> 0) & 3) {
719 /* Read current modulation */
720 ret
= regmap_read(dev
->regmap
, 0x80f903, &utmp
);
724 switch ((utmp
>> 0) & 3) {
728 * CNR[dB] 13 * -log10((1690000 - value) / value) + 2.6
729 * value [653799, 1689999], 2.6 / 13 = 3355443
731 utmp1
= clamp(utmp1
, 653799U, 1689999U);
732 utmp1
= ((u64
)(intlog10(utmp1
)
733 - intlog10(1690000 - utmp1
)
734 + 3355443) * 13 * 1000) >> 24;
739 * CNR[dB] 6 * log10((value - 370000) / (828000 - value)) + 15.7
740 * value [371105, 827999], 15.7 / 6 = 43900382
742 utmp1
= clamp(utmp1
, 371105U, 827999U);
743 utmp1
= ((u64
)(intlog10(utmp1
- 370000)
744 - intlog10(828000 - utmp1
)
745 + 43900382) * 6 * 1000) >> 24;
750 * CNR[dB] 8 * log10((value - 193000) / (425000 - value)) + 23.8
751 * value [193246, 424999], 23.8 / 8 = 49912218
753 utmp1
= clamp(utmp1
, 193246U, 424999U);
754 utmp1
= ((u64
)(intlog10(utmp1
- 193000)
755 - intlog10(425000 - utmp1
)
756 + 49912218) * 8 * 1000) >> 24;
763 dev_dbg(&client
->dev
, "cnr=%u\n", utmp1
);
765 c
->cnr
.stat
[0].scale
= FE_SCALE_DECIBEL
;
766 c
->cnr
.stat
[0].svalue
= utmp1
;
768 c
->cnr
.stat
[0].scale
= FE_SCALE_NOT_AVAILABLE
;
772 if (dev
->fe_status
& FE_HAS_LOCK
) {
773 /* Outer FEC, 204 byte packets */
774 u16 abort_packet_count
, rsd_packet_count
;
775 /* Inner FEC, bits */
776 u32 rsd_bit_err_count
;
779 * Packet count used for measurement is 10000
780 * (rsd_packet_count). Maybe it should be increased?
783 ret
= regmap_bulk_read(dev
->regmap
, 0x800032, buf
, 7);
787 abort_packet_count
= (buf
[1] << 8) | (buf
[0] << 0);
788 rsd_bit_err_count
= (buf
[4] << 16) | (buf
[3] << 8) | buf
[2];
789 rsd_packet_count
= (buf
[6] << 8) | (buf
[5] << 0);
791 dev
->error_block_count
+= abort_packet_count
;
792 dev
->total_block_count
+= rsd_packet_count
;
793 dev
->post_bit_error
+= rsd_bit_err_count
;
794 dev
->post_bit_count
+= rsd_packet_count
* 204 * 8;
796 c
->block_count
.len
= 1;
797 c
->block_count
.stat
[0].scale
= FE_SCALE_COUNTER
;
798 c
->block_count
.stat
[0].uvalue
= dev
->total_block_count
;
800 c
->block_error
.len
= 1;
801 c
->block_error
.stat
[0].scale
= FE_SCALE_COUNTER
;
802 c
->block_error
.stat
[0].uvalue
= dev
->error_block_count
;
804 c
->post_bit_count
.len
= 1;
805 c
->post_bit_count
.stat
[0].scale
= FE_SCALE_COUNTER
;
806 c
->post_bit_count
.stat
[0].uvalue
= dev
->post_bit_count
;
808 c
->post_bit_error
.len
= 1;
809 c
->post_bit_error
.stat
[0].scale
= FE_SCALE_COUNTER
;
810 c
->post_bit_error
.stat
[0].uvalue
= dev
->post_bit_error
;
815 dev_dbg(&client
->dev
, "failed=%d\n", ret
);
819 static int af9033_read_snr(struct dvb_frontend
*fe
, u16
*snr
)
821 struct af9033_dev
*dev
= fe
->demodulator_priv
;
822 struct i2c_client
*client
= dev
->client
;
823 struct dtv_frontend_properties
*c
= &dev
->fe
.dtv_property_cache
;
827 dev_dbg(&client
->dev
, "\n");
830 if (c
->cnr
.stat
[0].scale
== FE_SCALE_DECIBEL
) {
831 /* Return 0.1 dB for AF9030 and 0-0xffff for IT9130. */
832 if (dev
->is_af9035
) {
833 /* 1000x => 10x (0.1 dB) */
834 *snr
= div_s64(c
->cnr
.stat
[0].svalue
, 100);
836 /* 1000x => 1x (1 dB) */
837 *snr
= div_s64(c
->cnr
.stat
[0].svalue
, 1000);
839 /* Read current modulation */
840 ret
= regmap_read(dev
->regmap
, 0x80f903, &utmp
);
844 /* scale value to 0x0000-0xffff */
845 switch ((utmp
>> 0) & 3) {
847 *snr
= *snr
* 0xffff / 23;
850 *snr
= *snr
* 0xffff / 26;
853 *snr
= *snr
* 0xffff / 32;
866 dev_dbg(&client
->dev
, "failed=%d\n", ret
);
870 static int af9033_read_signal_strength(struct dvb_frontend
*fe
, u16
*strength
)
872 struct af9033_dev
*dev
= fe
->demodulator_priv
;
873 struct i2c_client
*client
= dev
->client
;
874 struct dtv_frontend_properties
*c
= &dev
->fe
.dtv_property_cache
;
875 int ret
, tmp
, power_real
;
877 u8 gain_offset
, buf
[7];
879 dev_dbg(&client
->dev
, "\n");
881 if (dev
->is_af9035
) {
882 /* Read signal strength of 0-100 scale */
883 ret
= regmap_read(dev
->regmap
, 0x800048, &utmp
);
887 /* Scale value to 0x0000-0xffff */
888 *strength
= utmp
* 0xffff / 100;
890 ret
= regmap_read(dev
->regmap
, 0x8000f7, &utmp
);
894 ret
= regmap_bulk_read(dev
->regmap
, 0x80f900, buf
, 7);
898 if (c
->frequency
<= 300000000)
899 gain_offset
= 7; /* VHF */
901 gain_offset
= 4; /* UHF */
903 power_real
= (utmp
- 100 - gain_offset
) -
904 power_reference
[((buf
[3] >> 0) & 3)][((buf
[6] >> 0) & 7)];
906 if (power_real
< -15)
908 else if ((power_real
>= -15) && (power_real
< 0))
909 tmp
= (2 * (power_real
+ 15)) / 3;
910 else if ((power_real
>= 0) && (power_real
< 20))
911 tmp
= 4 * power_real
+ 10;
912 else if ((power_real
>= 20) && (power_real
< 35))
913 tmp
= (2 * (power_real
- 20)) / 3 + 90;
917 /* Scale value to 0x0000-0xffff */
918 *strength
= tmp
* 0xffff / 100;
923 dev_dbg(&client
->dev
, "failed=%d\n", ret
);
927 static int af9033_read_ber(struct dvb_frontend
*fe
, u32
*ber
)
929 struct af9033_dev
*dev
= fe
->demodulator_priv
;
931 *ber
= (dev
->post_bit_error
- dev
->post_bit_error_prev
);
932 dev
->post_bit_error_prev
= dev
->post_bit_error
;
937 static int af9033_read_ucblocks(struct dvb_frontend
*fe
, u32
*ucblocks
)
939 struct af9033_dev
*dev
= fe
->demodulator_priv
;
941 *ucblocks
= dev
->error_block_count
;
946 static int af9033_i2c_gate_ctrl(struct dvb_frontend
*fe
, int enable
)
948 struct af9033_dev
*dev
= fe
->demodulator_priv
;
949 struct i2c_client
*client
= dev
->client
;
952 dev_dbg(&client
->dev
, "enable=%d\n", enable
);
954 ret
= regmap_update_bits(dev
->regmap
, 0x00fa04, 0x01, enable
);
960 dev_dbg(&client
->dev
, "failed=%d\n", ret
);
964 static int af9033_pid_filter_ctrl(struct dvb_frontend
*fe
, int onoff
)
966 struct af9033_dev
*dev
= fe
->demodulator_priv
;
967 struct i2c_client
*client
= dev
->client
;
970 dev_dbg(&client
->dev
, "onoff=%d\n", onoff
);
972 ret
= regmap_update_bits(dev
->regmap
, 0x80f993, 0x01, onoff
);
978 dev_dbg(&client
->dev
, "failed=%d\n", ret
);
982 static int af9033_pid_filter(struct dvb_frontend
*fe
, int index
, u16 pid
,
985 struct af9033_dev
*dev
= fe
->demodulator_priv
;
986 struct i2c_client
*client
= dev
->client
;
988 u8 wbuf
[2] = {(pid
>> 0) & 0xff, (pid
>> 8) & 0xff};
990 dev_dbg(&client
->dev
, "index=%d pid=%04x onoff=%d\n",
996 ret
= regmap_bulk_write(dev
->regmap
, 0x80f996, wbuf
, 2);
999 ret
= regmap_write(dev
->regmap
, 0x80f994, onoff
);
1002 ret
= regmap_write(dev
->regmap
, 0x80f995, index
);
1008 dev_dbg(&client
->dev
, "failed=%d\n", ret
);
1012 static const struct dvb_frontend_ops af9033_ops
= {
1013 .delsys
= {SYS_DVBT
},
1015 .name
= "Afatech AF9033 (DVB-T)",
1016 .frequency_min_hz
= 174 * MHz
,
1017 .frequency_max_hz
= 862 * MHz
,
1018 .frequency_stepsize_hz
= 250 * kHz
,
1019 .caps
= FE_CAN_FEC_1_2
|
1029 FE_CAN_TRANSMISSION_MODE_AUTO
|
1030 FE_CAN_GUARD_INTERVAL_AUTO
|
1031 FE_CAN_HIERARCHY_AUTO
|
1036 .init
= af9033_init
,
1037 .sleep
= af9033_sleep
,
1039 .get_tune_settings
= af9033_get_tune_settings
,
1040 .set_frontend
= af9033_set_frontend
,
1041 .get_frontend
= af9033_get_frontend
,
1043 .read_status
= af9033_read_status
,
1044 .read_snr
= af9033_read_snr
,
1045 .read_signal_strength
= af9033_read_signal_strength
,
1046 .read_ber
= af9033_read_ber
,
1047 .read_ucblocks
= af9033_read_ucblocks
,
1049 .i2c_gate_ctrl
= af9033_i2c_gate_ctrl
,
1052 static int af9033_probe(struct i2c_client
*client
)
1054 struct af9033_config
*cfg
= client
->dev
.platform_data
;
1055 struct af9033_dev
*dev
;
1059 static const struct regmap_config regmap_config
= {
1064 /* Allocate memory for the internal state */
1065 dev
= kzalloc(sizeof(*dev
), GFP_KERNEL
);
1071 /* Setup the state */
1072 dev
->client
= client
;
1073 memcpy(&dev
->cfg
, cfg
, sizeof(dev
->cfg
));
1074 switch (dev
->cfg
.ts_mode
) {
1075 case AF9033_TS_MODE_PARALLEL
:
1076 dev
->ts_mode_parallel
= true;
1078 case AF9033_TS_MODE_SERIAL
:
1079 dev
->ts_mode_serial
= true;
1081 case AF9033_TS_MODE_USB
:
1082 /* USB mode for AF9035 */
1087 if (dev
->cfg
.clock
!= 12000000) {
1089 dev_err(&client
->dev
,
1090 "Unsupported clock %u Hz. Only 12000000 Hz is supported currently\n",
1096 dev
->regmap
= regmap_init_i2c(client
, ®map_config
);
1097 if (IS_ERR(dev
->regmap
)) {
1098 ret
= PTR_ERR(dev
->regmap
);
1102 /* Firmware version */
1103 switch (dev
->cfg
.tuner
) {
1104 case AF9033_TUNER_IT9135_38
:
1105 case AF9033_TUNER_IT9135_51
:
1106 case AF9033_TUNER_IT9135_52
:
1107 case AF9033_TUNER_IT9135_60
:
1108 case AF9033_TUNER_IT9135_61
:
1109 case AF9033_TUNER_IT9135_62
:
1110 dev
->is_it9135
= true;
1114 dev
->is_af9035
= true;
1119 ret
= regmap_bulk_read(dev
->regmap
, reg
, &buf
[0], 4);
1121 goto err_regmap_exit
;
1122 ret
= regmap_bulk_read(dev
->regmap
, 0x804191, &buf
[4], 4);
1124 goto err_regmap_exit
;
1126 dev_info(&client
->dev
,
1127 "firmware version: LINK %d.%d.%d.%d - OFDM %d.%d.%d.%d\n",
1128 buf
[0], buf
[1], buf
[2], buf
[3],
1129 buf
[4], buf
[5], buf
[6], buf
[7]);
1131 /* Sleep as chip seems to be partly active by default */
1132 /* IT9135 did not like to sleep at that early */
1133 if (dev
->is_af9035
) {
1134 ret
= regmap_write(dev
->regmap
, 0x80004c, 0x01);
1136 goto err_regmap_exit
;
1137 ret
= regmap_write(dev
->regmap
, 0x800000, 0x00);
1139 goto err_regmap_exit
;
1142 /* Create dvb frontend */
1143 memcpy(&dev
->fe
.ops
, &af9033_ops
, sizeof(dev
->fe
.ops
));
1144 dev
->fe
.demodulator_priv
= dev
;
1145 *cfg
->fe
= &dev
->fe
;
1147 cfg
->ops
->pid_filter
= af9033_pid_filter
;
1148 cfg
->ops
->pid_filter_ctrl
= af9033_pid_filter_ctrl
;
1150 cfg
->regmap
= dev
->regmap
;
1151 i2c_set_clientdata(client
, dev
);
1153 dev_info(&client
->dev
, "Afatech AF9033 successfully attached\n");
1157 regmap_exit(dev
->regmap
);
1161 dev_dbg(&client
->dev
, "failed=%d\n", ret
);
1165 static void af9033_remove(struct i2c_client
*client
)
1167 struct af9033_dev
*dev
= i2c_get_clientdata(client
);
1169 dev_dbg(&client
->dev
, "\n");
1171 regmap_exit(dev
->regmap
);
1175 static const struct i2c_device_id af9033_id_table
[] = {
1179 MODULE_DEVICE_TABLE(i2c
, af9033_id_table
);
1181 static struct i2c_driver af9033_driver
= {
1184 .suppress_bind_attrs
= true,
1186 .probe
= af9033_probe
,
1187 .remove
= af9033_remove
,
1188 .id_table
= af9033_id_table
,
1191 module_i2c_driver(af9033_driver
);
1193 MODULE_AUTHOR("Antti Palosaari <crope@iki.fi>");
1194 MODULE_DESCRIPTION("Afatech AF9033 DVB-T demodulator driver");
1195 MODULE_LICENSE("GPL");