1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * at24.c - handle most I2C EEPROMs
5 * Copyright (C) 2005-2007 David Brownell
6 * Copyright (C) 2008 Wolfram Sang, Pengutronix
9 #include <linux/acpi.h>
10 #include <linux/bitops.h>
11 #include <linux/capability.h>
12 #include <linux/delay.h>
13 #include <linux/i2c.h>
14 #include <linux/init.h>
15 #include <linux/jiffies.h>
16 #include <linux/kernel.h>
17 #include <linux/mod_devicetable.h>
18 #include <linux/module.h>
19 #include <linux/mutex.h>
20 #include <linux/nvmem-provider.h>
22 #include <linux/of_device.h>
23 #include <linux/pm_runtime.h>
24 #include <linux/property.h>
25 #include <linux/regmap.h>
26 #include <linux/regulator/consumer.h>
27 #include <linux/slab.h>
29 /* Address pointer is 16 bit. */
30 #define AT24_FLAG_ADDR16 BIT(7)
31 /* sysfs-entry will be read-only. */
32 #define AT24_FLAG_READONLY BIT(6)
33 /* sysfs-entry will be world-readable. */
34 #define AT24_FLAG_IRUGO BIT(5)
35 /* Take always 8 addresses (24c00). */
36 #define AT24_FLAG_TAKE8ADDR BIT(4)
37 /* Factory-programmed serial number. */
38 #define AT24_FLAG_SERIAL BIT(3)
39 /* Factory-programmed mac address. */
40 #define AT24_FLAG_MAC BIT(2)
41 /* Does not auto-rollover reads to the next slave address. */
42 #define AT24_FLAG_NO_RDROL BIT(1)
45 * I2C EEPROMs from most vendors are inexpensive and mostly interchangeable.
46 * Differences between different vendor product lines (like Atmel AT24C or
47 * MicroChip 24LC, etc) won't much matter for typical read/write access.
48 * There are also I2C RAM chips, likewise interchangeable. One example
49 * would be the PCF8570, which acts like a 24c02 EEPROM (256 bytes).
51 * However, misconfiguration can lose data. "Set 16-bit memory address"
52 * to a part with 8-bit addressing will overwrite data. Writing with too
53 * big a page size also loses data. And it's not safe to assume that the
54 * conventional addresses 0x50..0x57 only hold eeproms; a PCF8563 RTC
55 * uses 0x51, for just one example.
57 * Accordingly, explicit board-specific configuration data should be used
58 * in almost all cases. (One partial exception is an SMBus used to access
59 * "SPD" data for DRAM sticks. Those only use 24c02 EEPROMs.)
61 * So this driver uses "new style" I2C driver binding, expecting to be
62 * told what devices exist. That may be in arch/X/mach-Y/board-Z.c or
63 * similar kernel-resident tables; or, configuration data coming from
66 * Other than binding model, current differences from "eeprom" driver are
67 * that this one handles write access and isn't restricted to 24c02 devices.
68 * It also handles larger devices (32 kbit and up) with two-byte addresses,
69 * which won't work on pure SMBus systems.
74 * Lock protects against activities from other Linux tasks,
75 * but not from changes by other I2C masters.
79 unsigned int write_max
;
80 unsigned int num_addresses
;
81 unsigned int offset_adj
;
87 struct nvmem_device
*nvmem
;
88 struct regulator
*vcc_reg
;
89 void (*read_post
)(unsigned int off
, char *buf
, size_t count
);
92 * Some chips tie up multiple I2C addresses; dummy devices reserve
96 struct regmap
*client_regmaps
[] __counted_by(num_addresses
);
100 * This parameter is to help this driver avoid blocking other drivers out
101 * of I2C for potentially troublesome amounts of time. With a 100 kHz I2C
102 * clock, one 256 byte read takes about 1/43 second which is excessive;
103 * but the 1/170 second it takes at 400 kHz may be quite reasonable; and
104 * at 1 MHz (Fm+) a 1/430 second delay could easily be invisible.
106 * This value is forced to be a power of two so that writes align on pages.
108 static unsigned int at24_io_limit
= 128;
109 module_param_named(io_limit
, at24_io_limit
, uint
, 0);
110 MODULE_PARM_DESC(at24_io_limit
, "Maximum bytes per I/O (default 128)");
113 * Specs often allow 5 msec for a page write, sometimes 20 msec;
114 * it's important to recover from write timeouts.
116 static unsigned int at24_write_timeout
= 25;
117 module_param_named(write_timeout
, at24_write_timeout
, uint
, 0);
118 MODULE_PARM_DESC(at24_write_timeout
, "Time (in ms) to try writes (default 25)");
120 struct at24_chip_data
{
124 void (*read_post
)(unsigned int off
, char *buf
, size_t count
);
127 #define AT24_CHIP_DATA(_name, _len, _flags) \
128 static const struct at24_chip_data _name = { \
129 .byte_len = _len, .flags = _flags, \
132 #define AT24_CHIP_DATA_CB(_name, _len, _flags, _read_post) \
133 static const struct at24_chip_data _name = { \
134 .byte_len = _len, .flags = _flags, \
135 .read_post = _read_post, \
138 #define AT24_CHIP_DATA_BS(_name, _len, _flags, _bank_addr_shift) \
139 static const struct at24_chip_data _name = { \
140 .byte_len = _len, .flags = _flags, \
141 .bank_addr_shift = _bank_addr_shift \
144 static void at24_read_post_vaio(unsigned int off
, char *buf
, size_t count
)
148 if (capable(CAP_SYS_ADMIN
))
152 * Hide VAIO private settings to regular users:
153 * - BIOS passwords: bytes 0x00 to 0x0f
154 * - UUID: bytes 0x10 to 0x1f
155 * - Serial number: 0xc0 to 0xdf
157 for (i
= 0; i
< count
; i
++) {
158 if ((off
+ i
<= 0x1f) ||
159 (off
+ i
>= 0xc0 && off
+ i
<= 0xdf))
164 /* needs 8 addresses as A0-A2 are ignored */
165 AT24_CHIP_DATA(at24_data_24c00
, 128 / 8, AT24_FLAG_TAKE8ADDR
);
166 /* old variants can't be handled with this generic entry! */
167 AT24_CHIP_DATA(at24_data_24c01
, 1024 / 8, 0);
168 AT24_CHIP_DATA(at24_data_24cs01
, 16,
169 AT24_FLAG_SERIAL
| AT24_FLAG_READONLY
);
170 AT24_CHIP_DATA(at24_data_24c02
, 2048 / 8, 0);
171 AT24_CHIP_DATA(at24_data_24cs02
, 16,
172 AT24_FLAG_SERIAL
| AT24_FLAG_READONLY
);
173 AT24_CHIP_DATA(at24_data_24mac402
, 48 / 8,
174 AT24_FLAG_MAC
| AT24_FLAG_READONLY
);
175 AT24_CHIP_DATA(at24_data_24mac602
, 64 / 8,
176 AT24_FLAG_MAC
| AT24_FLAG_READONLY
);
177 AT24_CHIP_DATA(at24_data_24aa025e48
, 48 / 8,
179 AT24_CHIP_DATA(at24_data_24aa025e64
, 64 / 8,
181 /* spd is a 24c02 in memory DIMMs */
182 AT24_CHIP_DATA(at24_data_spd
, 2048 / 8,
183 AT24_FLAG_READONLY
| AT24_FLAG_IRUGO
);
184 /* 24c02_vaio is a 24c02 on some Sony laptops */
185 AT24_CHIP_DATA_CB(at24_data_24c02_vaio
, 2048 / 8,
186 AT24_FLAG_READONLY
| AT24_FLAG_IRUGO
,
187 at24_read_post_vaio
);
188 AT24_CHIP_DATA(at24_data_24c04
, 4096 / 8, 0);
189 AT24_CHIP_DATA(at24_data_24cs04
, 16,
190 AT24_FLAG_SERIAL
| AT24_FLAG_READONLY
);
191 /* 24rf08 quirk is handled at i2c-core */
192 AT24_CHIP_DATA(at24_data_24c08
, 8192 / 8, 0);
193 AT24_CHIP_DATA(at24_data_24cs08
, 16,
194 AT24_FLAG_SERIAL
| AT24_FLAG_READONLY
);
195 AT24_CHIP_DATA(at24_data_24c16
, 16384 / 8, 0);
196 AT24_CHIP_DATA(at24_data_24cs16
, 16,
197 AT24_FLAG_SERIAL
| AT24_FLAG_READONLY
);
198 AT24_CHIP_DATA(at24_data_24c32
, 32768 / 8, AT24_FLAG_ADDR16
);
199 /* M24C32-D Additional Write lockable page (M24C32-D order codes) */
200 AT24_CHIP_DATA(at24_data_24c32d_wlp
, 32, AT24_FLAG_ADDR16
);
201 AT24_CHIP_DATA(at24_data_24cs32
, 16,
202 AT24_FLAG_ADDR16
| AT24_FLAG_SERIAL
| AT24_FLAG_READONLY
);
203 AT24_CHIP_DATA(at24_data_24c64
, 65536 / 8, AT24_FLAG_ADDR16
);
204 /* M24C64-D Additional Write lockable page (M24C64-D order codes) */
205 AT24_CHIP_DATA(at24_data_24c64d_wlp
, 32, AT24_FLAG_ADDR16
);
206 AT24_CHIP_DATA(at24_data_24cs64
, 16,
207 AT24_FLAG_ADDR16
| AT24_FLAG_SERIAL
| AT24_FLAG_READONLY
);
208 AT24_CHIP_DATA(at24_data_24c128
, 131072 / 8, AT24_FLAG_ADDR16
);
209 AT24_CHIP_DATA(at24_data_24c256
, 262144 / 8, AT24_FLAG_ADDR16
);
210 /* M24256E Additional Write lockable page (M24256E-F order codes) */
211 AT24_CHIP_DATA(at24_data_24256e_wlp
, 64, AT24_FLAG_ADDR16
);
212 AT24_CHIP_DATA(at24_data_24c512
, 524288 / 8, AT24_FLAG_ADDR16
);
213 AT24_CHIP_DATA(at24_data_24c1024
, 1048576 / 8, AT24_FLAG_ADDR16
);
214 AT24_CHIP_DATA_BS(at24_data_24c1025
, 1048576 / 8, AT24_FLAG_ADDR16
, 2);
215 AT24_CHIP_DATA(at24_data_24c2048
, 2097152 / 8, AT24_FLAG_ADDR16
);
216 /* identical to 24c08 ? */
217 AT24_CHIP_DATA(at24_data_INT3499
, 8192 / 8, 0);
219 static const struct i2c_device_id at24_ids
[] = {
220 { "24c00", (kernel_ulong_t
)&at24_data_24c00
},
221 { "24c01", (kernel_ulong_t
)&at24_data_24c01
},
222 { "24cs01", (kernel_ulong_t
)&at24_data_24cs01
},
223 { "24c02", (kernel_ulong_t
)&at24_data_24c02
},
224 { "24cs02", (kernel_ulong_t
)&at24_data_24cs02
},
225 { "24mac402", (kernel_ulong_t
)&at24_data_24mac402
},
226 { "24mac602", (kernel_ulong_t
)&at24_data_24mac602
},
227 { "24aa025e48", (kernel_ulong_t
)&at24_data_24aa025e48
},
228 { "24aa025e64", (kernel_ulong_t
)&at24_data_24aa025e64
},
229 { "spd", (kernel_ulong_t
)&at24_data_spd
},
230 { "24c02-vaio", (kernel_ulong_t
)&at24_data_24c02_vaio
},
231 { "24c04", (kernel_ulong_t
)&at24_data_24c04
},
232 { "24cs04", (kernel_ulong_t
)&at24_data_24cs04
},
233 { "24c08", (kernel_ulong_t
)&at24_data_24c08
},
234 { "24cs08", (kernel_ulong_t
)&at24_data_24cs08
},
235 { "24c16", (kernel_ulong_t
)&at24_data_24c16
},
236 { "24cs16", (kernel_ulong_t
)&at24_data_24cs16
},
237 { "24c32", (kernel_ulong_t
)&at24_data_24c32
},
238 { "24c32d-wl", (kernel_ulong_t
)&at24_data_24c32d_wlp
},
239 { "24cs32", (kernel_ulong_t
)&at24_data_24cs32
},
240 { "24c64", (kernel_ulong_t
)&at24_data_24c64
},
241 { "24c64-wl", (kernel_ulong_t
)&at24_data_24c64d_wlp
},
242 { "24cs64", (kernel_ulong_t
)&at24_data_24cs64
},
243 { "24c128", (kernel_ulong_t
)&at24_data_24c128
},
244 { "24c256", (kernel_ulong_t
)&at24_data_24c256
},
245 { "24256e-wl", (kernel_ulong_t
)&at24_data_24256e_wlp
},
246 { "24c512", (kernel_ulong_t
)&at24_data_24c512
},
247 { "24c1024", (kernel_ulong_t
)&at24_data_24c1024
},
248 { "24c1025", (kernel_ulong_t
)&at24_data_24c1025
},
249 { "24c2048", (kernel_ulong_t
)&at24_data_24c2048
},
251 { /* END OF LIST */ }
253 MODULE_DEVICE_TABLE(i2c
, at24_ids
);
255 static const struct of_device_id __maybe_unused at24_of_match
[] = {
256 { .compatible
= "atmel,24c00", .data
= &at24_data_24c00
},
257 { .compatible
= "atmel,24c01", .data
= &at24_data_24c01
},
258 { .compatible
= "atmel,24cs01", .data
= &at24_data_24cs01
},
259 { .compatible
= "atmel,24c02", .data
= &at24_data_24c02
},
260 { .compatible
= "atmel,24cs02", .data
= &at24_data_24cs02
},
261 { .compatible
= "atmel,24mac402", .data
= &at24_data_24mac402
},
262 { .compatible
= "atmel,24mac602", .data
= &at24_data_24mac602
},
263 { .compatible
= "atmel,spd", .data
= &at24_data_spd
},
264 { .compatible
= "atmel,24c04", .data
= &at24_data_24c04
},
265 { .compatible
= "atmel,24cs04", .data
= &at24_data_24cs04
},
266 { .compatible
= "atmel,24c08", .data
= &at24_data_24c08
},
267 { .compatible
= "atmel,24cs08", .data
= &at24_data_24cs08
},
268 { .compatible
= "atmel,24c16", .data
= &at24_data_24c16
},
269 { .compatible
= "atmel,24cs16", .data
= &at24_data_24cs16
},
270 { .compatible
= "atmel,24c32", .data
= &at24_data_24c32
},
271 { .compatible
= "atmel,24c32d-wl", .data
= &at24_data_24c32d_wlp
},
272 { .compatible
= "atmel,24cs32", .data
= &at24_data_24cs32
},
273 { .compatible
= "atmel,24c64", .data
= &at24_data_24c64
},
274 { .compatible
= "atmel,24c64d-wl", .data
= &at24_data_24c64d_wlp
},
275 { .compatible
= "atmel,24cs64", .data
= &at24_data_24cs64
},
276 { .compatible
= "atmel,24c128", .data
= &at24_data_24c128
},
277 { .compatible
= "atmel,24c256", .data
= &at24_data_24c256
},
278 { .compatible
= "atmel,24c512", .data
= &at24_data_24c512
},
279 { .compatible
= "atmel,24c1024", .data
= &at24_data_24c1024
},
280 { .compatible
= "atmel,24c1025", .data
= &at24_data_24c1025
},
281 { .compatible
= "atmel,24c2048", .data
= &at24_data_24c2048
},
282 { .compatible
= "microchip,24aa025e48", .data
= &at24_data_24aa025e48
},
283 { .compatible
= "microchip,24aa025e64", .data
= &at24_data_24aa025e64
},
284 { .compatible
= "st,24256e-wl", .data
= &at24_data_24256e_wlp
},
285 { /* END OF LIST */ },
287 MODULE_DEVICE_TABLE(of
, at24_of_match
);
289 static const struct acpi_device_id __maybe_unused at24_acpi_ids
[] = {
290 { "INT3499", (kernel_ulong_t
)&at24_data_INT3499
},
291 { "TPF0001", (kernel_ulong_t
)&at24_data_24c1024
},
292 { /* END OF LIST */ }
294 MODULE_DEVICE_TABLE(acpi
, at24_acpi_ids
);
297 * This routine supports chips which consume multiple I2C addresses. It
298 * computes the addressing information to be used for a given r/w request.
299 * Assumes that sanity checks for offset happened at sysfs-layer.
301 * Slave address and byte offset derive from the offset. Always
302 * set the byte address; on a multi-master board, another master
303 * may have changed the chip's "current" address pointer.
305 static struct regmap
*at24_translate_offset(struct at24_data
*at24
,
306 unsigned int *offset
)
310 if (at24
->flags
& AT24_FLAG_ADDR16
) {
318 return at24
->client_regmaps
[i
];
321 static struct device
*at24_base_client_dev(struct at24_data
*at24
)
323 return regmap_get_device(at24
->client_regmaps
[0]);
326 static size_t at24_adjust_read_count(struct at24_data
*at24
,
327 unsigned int offset
, size_t count
)
333 * In case of multi-address chips that don't rollover reads to
334 * the next slave address: truncate the count to the slave boundary,
335 * so that the read never straddles slaves.
337 if (at24
->flags
& AT24_FLAG_NO_RDROL
) {
338 bits
= (at24
->flags
& AT24_FLAG_ADDR16
) ? 16 : 8;
339 remainder
= BIT(bits
) - offset
;
340 if (count
> remainder
)
344 if (count
> at24_io_limit
)
345 count
= at24_io_limit
;
350 static ssize_t
at24_regmap_read(struct at24_data
*at24
, char *buf
,
351 unsigned int offset
, size_t count
)
353 unsigned long timeout
, read_time
;
354 struct regmap
*regmap
;
357 regmap
= at24_translate_offset(at24
, &offset
);
358 count
= at24_adjust_read_count(at24
, offset
, count
);
360 /* adjust offset for mac and serial read ops */
361 offset
+= at24
->offset_adj
;
363 timeout
= jiffies
+ msecs_to_jiffies(at24_write_timeout
);
366 * The timestamp shall be taken before the actual operation
367 * to avoid a premature timeout in case of high CPU load.
371 ret
= regmap_bulk_read(regmap
, offset
, buf
, count
);
372 dev_dbg(regmap_get_device(regmap
), "read %zu@%d --> %d (%ld)\n",
373 count
, offset
, ret
, jiffies
);
377 usleep_range(1000, 1500);
378 } while (time_before(read_time
, timeout
));
384 * Note that if the hardware write-protect pin is pulled high, the whole
385 * chip is normally write protected. But there are plenty of product
386 * variants here, including OTP fuses and partial chip protect.
388 * We only use page mode writes; the alternative is sloooow. These routines
389 * write at most one page.
392 static size_t at24_adjust_write_count(struct at24_data
*at24
,
393 unsigned int offset
, size_t count
)
395 unsigned int next_page
;
397 /* write_max is at most a page */
398 if (count
> at24
->write_max
)
399 count
= at24
->write_max
;
401 /* Never roll over backwards, to the start of this page */
402 next_page
= roundup(offset
+ 1, at24
->page_size
);
403 if (offset
+ count
> next_page
)
404 count
= next_page
- offset
;
409 static ssize_t
at24_regmap_write(struct at24_data
*at24
, const char *buf
,
410 unsigned int offset
, size_t count
)
412 unsigned long timeout
, write_time
;
413 struct regmap
*regmap
;
416 regmap
= at24_translate_offset(at24
, &offset
);
417 count
= at24_adjust_write_count(at24
, offset
, count
);
418 timeout
= jiffies
+ msecs_to_jiffies(at24_write_timeout
);
422 * The timestamp shall be taken before the actual operation
423 * to avoid a premature timeout in case of high CPU load.
425 write_time
= jiffies
;
427 ret
= regmap_bulk_write(regmap
, offset
, buf
, count
);
428 dev_dbg(regmap_get_device(regmap
), "write %zu@%d --> %d (%ld)\n",
429 count
, offset
, ret
, jiffies
);
433 usleep_range(1000, 1500);
434 } while (time_before(write_time
, timeout
));
439 static int at24_read(void *priv
, unsigned int off
, void *val
, size_t count
)
441 struct at24_data
*at24
;
447 dev
= at24_base_client_dev(at24
);
449 if (unlikely(!count
))
452 if (off
+ count
> at24
->byte_len
)
455 ret
= pm_runtime_resume_and_get(dev
);
459 * Read data from chip, protecting against concurrent updates
460 * from this host, but not from other I2C masters.
462 mutex_lock(&at24
->lock
);
464 for (i
= 0; count
; i
+= ret
, count
-= ret
) {
465 ret
= at24_regmap_read(at24
, buf
+ i
, off
+ i
, count
);
467 mutex_unlock(&at24
->lock
);
473 mutex_unlock(&at24
->lock
);
477 if (unlikely(at24
->read_post
))
478 at24
->read_post(off
, buf
, i
);
483 static int at24_write(void *priv
, unsigned int off
, void *val
, size_t count
)
485 struct at24_data
*at24
;
491 dev
= at24_base_client_dev(at24
);
493 if (unlikely(!count
))
496 if (off
+ count
> at24
->byte_len
)
499 ret
= pm_runtime_resume_and_get(dev
);
503 * Write data to chip, protecting against concurrent updates
504 * from this host, but not from other I2C masters.
506 mutex_lock(&at24
->lock
);
509 ret
= at24_regmap_write(at24
, buf
, off
, count
);
511 mutex_unlock(&at24
->lock
);
520 mutex_unlock(&at24
->lock
);
527 static int at24_make_dummy_client(struct at24_data
*at24
, unsigned int index
,
528 struct i2c_client
*base_client
,
529 struct regmap_config
*regmap_config
)
531 struct i2c_client
*dummy_client
;
532 struct regmap
*regmap
;
534 dummy_client
= devm_i2c_new_dummy_device(&base_client
->dev
,
535 base_client
->adapter
,
537 (index
<< at24
->bank_addr_shift
));
538 if (IS_ERR(dummy_client
))
539 return PTR_ERR(dummy_client
);
541 regmap
= devm_regmap_init_i2c(dummy_client
, regmap_config
);
543 return PTR_ERR(regmap
);
545 at24
->client_regmaps
[index
] = regmap
;
550 static unsigned int at24_get_offset_adj(u8 flags
, unsigned int byte_len
)
552 if (flags
& AT24_FLAG_MAC
) {
553 /* EUI-48 starts from 0x9a, EUI-64 from 0x98 */
554 return 0xa0 - byte_len
;
555 } else if (flags
& AT24_FLAG_SERIAL
&& flags
& AT24_FLAG_ADDR16
) {
557 * For 16 bit address pointers, the word address must contain
558 * a '10' sequence in bits 11 and 10 regardless of the
559 * intended position of the address pointer.
562 } else if (flags
& AT24_FLAG_SERIAL
) {
564 * Otherwise the word address must begin with a '10' sequence,
565 * regardless of the intended address.
573 static void at24_probe_temp_sensor(struct i2c_client
*client
)
575 struct at24_data
*at24
= i2c_get_clientdata(client
);
576 struct i2c_board_info info
= { .type
= "jc42" };
581 * Byte 2 has value 11 for DDR3, earlier versions don't
582 * support the thermal sensor present flag
584 ret
= at24_read(at24
, 2, &val
, 1);
585 if (ret
|| val
!= 11)
588 /* Byte 32, bit 7 is set if temp sensor is present */
589 ret
= at24_read(at24
, 32, &val
, 1);
590 if (ret
|| !(val
& BIT(7)))
593 info
.addr
= 0x18 | (client
->addr
& 7);
595 i2c_new_client_device(client
->adapter
, &info
);
598 static int at24_probe(struct i2c_client
*client
)
600 struct regmap_config regmap_config
= { };
601 struct nvmem_config nvmem_config
= { };
602 u32 byte_len
, page_size
, flags
, addrw
;
603 const struct at24_chip_data
*cdata
;
604 struct device
*dev
= &client
->dev
;
605 bool i2c_fn_i2c
, i2c_fn_block
;
606 unsigned int i
, num_addresses
;
607 struct at24_data
*at24
;
609 struct regmap
*regmap
;
614 i2c_fn_i2c
= i2c_check_functionality(client
->adapter
, I2C_FUNC_I2C
);
615 i2c_fn_block
= i2c_check_functionality(client
->adapter
,
616 I2C_FUNC_SMBUS_WRITE_I2C_BLOCK
);
618 cdata
= i2c_get_match_data(client
);
622 err
= device_property_read_u32(dev
, "pagesize", &page_size
);
625 * This is slow, but we can't know all eeproms, so we better
626 * play safe. Specifying custom eeprom-types via device tree
627 * or properties is recommended anyhow.
631 flags
= cdata
->flags
;
632 if (device_property_present(dev
, "read-only"))
633 flags
|= AT24_FLAG_READONLY
;
634 if (device_property_present(dev
, "no-read-rollover"))
635 flags
|= AT24_FLAG_NO_RDROL
;
637 err
= device_property_read_u32(dev
, "address-width", &addrw
);
641 if (flags
& AT24_FLAG_ADDR16
)
643 "Override address width to be 8, while default is 16\n");
644 flags
&= ~AT24_FLAG_ADDR16
;
647 flags
|= AT24_FLAG_ADDR16
;
650 dev_warn(dev
, "Bad \"address-width\" property: %u\n",
655 err
= device_property_read_u32(dev
, "size", &byte_len
);
657 byte_len
= cdata
->byte_len
;
659 if (!i2c_fn_i2c
&& !i2c_fn_block
)
663 dev_err(dev
, "page_size must not be 0!\n");
667 if (!is_power_of_2(page_size
))
668 dev_warn(dev
, "page_size looks suspicious (no power of 2)!\n");
670 err
= device_property_read_u32(dev
, "num-addresses", &num_addresses
);
672 if (flags
& AT24_FLAG_TAKE8ADDR
)
675 num_addresses
= DIV_ROUND_UP(byte_len
,
676 (flags
& AT24_FLAG_ADDR16
) ? 65536 : 256);
679 if ((flags
& AT24_FLAG_SERIAL
) && (flags
& AT24_FLAG_MAC
)) {
681 "invalid device data - cannot have both AT24_FLAG_SERIAL & AT24_FLAG_MAC.");
685 regmap_config
.val_bits
= 8;
686 regmap_config
.reg_bits
= (flags
& AT24_FLAG_ADDR16
) ? 16 : 8;
687 regmap_config
.disable_locking
= true;
689 regmap
= devm_regmap_init_i2c(client
, ®map_config
);
691 return PTR_ERR(regmap
);
693 at24
= devm_kzalloc(dev
, struct_size(at24
, client_regmaps
, num_addresses
),
698 mutex_init(&at24
->lock
);
699 at24
->byte_len
= byte_len
;
700 at24
->page_size
= page_size
;
702 at24
->read_post
= cdata
->read_post
;
703 at24
->bank_addr_shift
= cdata
->bank_addr_shift
;
704 at24
->num_addresses
= num_addresses
;
705 at24
->offset_adj
= at24_get_offset_adj(flags
, byte_len
);
706 at24
->client_regmaps
[0] = regmap
;
708 at24
->vcc_reg
= devm_regulator_get(dev
, "vcc");
709 if (IS_ERR(at24
->vcc_reg
))
710 return PTR_ERR(at24
->vcc_reg
);
712 writable
= !(flags
& AT24_FLAG_READONLY
);
714 at24
->write_max
= min_t(unsigned int,
715 page_size
, at24_io_limit
);
716 if (!i2c_fn_i2c
&& at24
->write_max
> I2C_SMBUS_BLOCK_MAX
)
717 at24
->write_max
= I2C_SMBUS_BLOCK_MAX
;
720 /* use dummy devices for multiple-address chips */
721 for (i
= 1; i
< num_addresses
; i
++) {
722 err
= at24_make_dummy_client(at24
, i
, client
, ®map_config
);
728 * We initialize nvmem_config.id to NVMEM_DEVID_AUTO even if the
729 * label property is set as some platform can have multiple eeproms
730 * with same label and we can not register each of those with same
731 * label. Failing to register those eeproms trigger cascade failure
734 nvmem_config
.id
= NVMEM_DEVID_AUTO
;
736 if (device_property_present(dev
, "label")) {
737 err
= device_property_read_string(dev
, "label",
742 nvmem_config
.name
= dev_name(dev
);
745 nvmem_config
.type
= NVMEM_TYPE_EEPROM
;
746 nvmem_config
.dev
= dev
;
747 nvmem_config
.read_only
= !writable
;
748 nvmem_config
.root_only
= !(flags
& AT24_FLAG_IRUGO
);
749 nvmem_config
.owner
= THIS_MODULE
;
750 nvmem_config
.compat
= true;
751 nvmem_config
.base_dev
= dev
;
752 nvmem_config
.reg_read
= at24_read
;
753 nvmem_config
.reg_write
= at24_write
;
754 nvmem_config
.priv
= at24
;
755 nvmem_config
.stride
= 1;
756 nvmem_config
.word_size
= 1;
757 nvmem_config
.size
= byte_len
;
759 i2c_set_clientdata(client
, at24
);
761 full_power
= acpi_dev_state_d0(&client
->dev
);
763 err
= regulator_enable(at24
->vcc_reg
);
765 dev_err(dev
, "Failed to enable vcc regulator\n");
769 pm_runtime_set_active(dev
);
771 pm_runtime_enable(dev
);
774 * Perform a one-byte test read to verify that the chip is functional,
775 * unless powering on the device is to be avoided during probe (i.e.
776 * it's powered off right now).
779 err
= at24_read(at24
, 0, &test_byte
, 1);
781 pm_runtime_disable(dev
);
782 if (!pm_runtime_status_suspended(dev
))
783 regulator_disable(at24
->vcc_reg
);
788 at24
->nvmem
= devm_nvmem_register(dev
, &nvmem_config
);
789 if (IS_ERR(at24
->nvmem
)) {
790 pm_runtime_disable(dev
);
791 if (!pm_runtime_status_suspended(dev
))
792 regulator_disable(at24
->vcc_reg
);
793 return dev_err_probe(dev
, PTR_ERR(at24
->nvmem
),
794 "failed to register nvmem\n");
797 /* If this a SPD EEPROM, probe for DDR3 thermal sensor */
798 if (cdata
== &at24_data_spd
)
799 at24_probe_temp_sensor(client
);
801 pm_runtime_idle(dev
);
804 dev_info(dev
, "%u byte %s EEPROM, writable, %u bytes/write\n",
805 byte_len
, client
->name
, at24
->write_max
);
807 dev_info(dev
, "%u byte %s EEPROM, read-only\n",
808 byte_len
, client
->name
);
813 static void at24_remove(struct i2c_client
*client
)
815 struct at24_data
*at24
= i2c_get_clientdata(client
);
817 pm_runtime_disable(&client
->dev
);
818 if (acpi_dev_state_d0(&client
->dev
)) {
819 if (!pm_runtime_status_suspended(&client
->dev
))
820 regulator_disable(at24
->vcc_reg
);
821 pm_runtime_set_suspended(&client
->dev
);
825 static int __maybe_unused
at24_suspend(struct device
*dev
)
827 struct i2c_client
*client
= to_i2c_client(dev
);
828 struct at24_data
*at24
= i2c_get_clientdata(client
);
830 return regulator_disable(at24
->vcc_reg
);
833 static int __maybe_unused
at24_resume(struct device
*dev
)
835 struct i2c_client
*client
= to_i2c_client(dev
);
836 struct at24_data
*at24
= i2c_get_clientdata(client
);
838 return regulator_enable(at24
->vcc_reg
);
841 static const struct dev_pm_ops at24_pm_ops
= {
842 SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend
,
843 pm_runtime_force_resume
)
844 SET_RUNTIME_PM_OPS(at24_suspend
, at24_resume
, NULL
)
847 static struct i2c_driver at24_driver
= {
851 .of_match_table
= of_match_ptr(at24_of_match
),
852 .acpi_match_table
= ACPI_PTR(at24_acpi_ids
),
855 .remove
= at24_remove
,
856 .id_table
= at24_ids
,
857 .flags
= I2C_DRV_ACPI_WAIVE_D0_PROBE
,
860 static int __init
at24_init(void)
862 if (!at24_io_limit
) {
863 pr_err("at24: at24_io_limit must not be 0!\n");
867 at24_io_limit
= rounddown_pow_of_two(at24_io_limit
);
868 return i2c_add_driver(&at24_driver
);
870 module_init(at24_init
);
872 static void __exit
at24_exit(void)
874 i2c_del_driver(&at24_driver
);
876 module_exit(at24_exit
);
878 MODULE_DESCRIPTION("Driver for most I2C EEPROMs");
879 MODULE_AUTHOR("David Brownell and Wolfram Sang");
880 MODULE_LICENSE("GPL");