1 // SPDX-License-Identifier: GPL-2.0
2 /* Copyright(c) 1999 - 2018 Intel Corporation. */
5 #include <linux/delay.h>
6 #include <linux/sched.h>
10 #include "ixgbe_phy.h"
11 #include "ixgbe_x540.h"
13 #define IXGBE_X540_MAX_TX_QUEUES 128
14 #define IXGBE_X540_MAX_RX_QUEUES 128
15 #define IXGBE_X540_RAR_ENTRIES 128
16 #define IXGBE_X540_MC_TBL_SIZE 128
17 #define IXGBE_X540_VFT_TBL_SIZE 128
18 #define IXGBE_X540_RX_PB_SIZE 384
20 static int ixgbe_update_flash_X540(struct ixgbe_hw
*hw
);
21 static int ixgbe_poll_flash_update_done_X540(struct ixgbe_hw
*hw
);
22 static int ixgbe_get_swfw_sync_semaphore(struct ixgbe_hw
*hw
);
23 static void ixgbe_release_swfw_sync_semaphore(struct ixgbe_hw
*hw
);
25 enum ixgbe_media_type
ixgbe_get_media_type_X540(struct ixgbe_hw
*hw
)
27 return ixgbe_media_type_copper
;
30 int ixgbe_get_invariants_X540(struct ixgbe_hw
*hw
)
32 struct ixgbe_mac_info
*mac
= &hw
->mac
;
33 struct ixgbe_phy_info
*phy
= &hw
->phy
;
35 /* set_phy_power was set by default to NULL */
36 phy
->ops
.set_phy_power
= ixgbe_set_copper_phy_power
;
38 mac
->mcft_size
= IXGBE_X540_MC_TBL_SIZE
;
39 mac
->vft_size
= IXGBE_X540_VFT_TBL_SIZE
;
40 mac
->num_rar_entries
= IXGBE_X540_RAR_ENTRIES
;
41 mac
->rx_pb_size
= IXGBE_X540_RX_PB_SIZE
;
42 mac
->max_rx_queues
= IXGBE_X540_MAX_RX_QUEUES
;
43 mac
->max_tx_queues
= IXGBE_X540_MAX_TX_QUEUES
;
44 mac
->max_msix_vectors
= ixgbe_get_pcie_msix_count_generic(hw
);
50 * ixgbe_setup_mac_link_X540 - Set the auto advertised capabilitires
51 * @hw: pointer to hardware structure
52 * @speed: new link speed
53 * @autoneg_wait_to_complete: true when waiting for completion is needed
55 int ixgbe_setup_mac_link_X540(struct ixgbe_hw
*hw
, ixgbe_link_speed speed
,
56 bool autoneg_wait_to_complete
)
58 return hw
->phy
.ops
.setup_link_speed(hw
, speed
,
59 autoneg_wait_to_complete
);
63 * ixgbe_reset_hw_X540 - Perform hardware reset
64 * @hw: pointer to hardware structure
66 * Resets the hardware by resetting the transmit and receive units, masks
67 * and clears all interrupts, perform a PHY reset, and perform a link (MAC)
70 int ixgbe_reset_hw_X540(struct ixgbe_hw
*hw
)
72 u32 swfw_mask
= hw
->phy
.phy_semaphore_mask
;
76 /* Call adapter stop to disable tx/rx and clear interrupts */
77 status
= hw
->mac
.ops
.stop_adapter(hw
);
81 /* flush pending Tx transactions */
82 ixgbe_clear_tx_pending(hw
);
85 status
= hw
->mac
.ops
.acquire_swfw_sync(hw
, swfw_mask
);
87 hw_dbg(hw
, "semaphore failed with %d", status
);
91 ctrl
= IXGBE_CTRL_RST
;
92 ctrl
|= IXGBE_READ_REG(hw
, IXGBE_CTRL
);
93 IXGBE_WRITE_REG(hw
, IXGBE_CTRL
, ctrl
);
94 IXGBE_WRITE_FLUSH(hw
);
95 hw
->mac
.ops
.release_swfw_sync(hw
, swfw_mask
);
96 usleep_range(1000, 1200);
98 /* Poll for reset bit to self-clear indicating reset is complete */
99 for (i
= 0; i
< 10; i
++) {
100 ctrl
= IXGBE_READ_REG(hw
, IXGBE_CTRL
);
101 if (!(ctrl
& IXGBE_CTRL_RST_MASK
))
106 if (ctrl
& IXGBE_CTRL_RST_MASK
) {
108 hw_dbg(hw
, "Reset polling failed to complete.\n");
113 * Double resets are required for recovery from certain error
114 * conditions. Between resets, it is necessary to stall to allow time
115 * for any pending HW events to complete.
117 if (hw
->mac
.flags
& IXGBE_FLAGS_DOUBLE_RESET_REQUIRED
) {
118 hw
->mac
.flags
&= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED
;
122 /* Set the Rx packet buffer size. */
123 IXGBE_WRITE_REG(hw
, IXGBE_RXPBSIZE(0), 384 << IXGBE_RXPBSIZE_SHIFT
);
125 /* Store the permanent mac address */
126 hw
->mac
.ops
.get_mac_addr(hw
, hw
->mac
.perm_addr
);
129 * Store MAC address from RAR0, clear receive address registers, and
130 * clear the multicast table. Also reset num_rar_entries to 128,
131 * since we modify this value when programming the SAN MAC address.
133 hw
->mac
.num_rar_entries
= IXGBE_X540_MAX_TX_QUEUES
;
134 hw
->mac
.ops
.init_rx_addrs(hw
);
136 /* Store the permanent SAN mac address */
137 hw
->mac
.ops
.get_san_mac_addr(hw
, hw
->mac
.san_addr
);
139 /* Add the SAN MAC address to the RAR only if it's a valid address */
140 if (is_valid_ether_addr(hw
->mac
.san_addr
)) {
141 /* Save the SAN MAC RAR index */
142 hw
->mac
.san_mac_rar_index
= hw
->mac
.num_rar_entries
- 1;
144 hw
->mac
.ops
.set_rar(hw
, hw
->mac
.san_mac_rar_index
,
145 hw
->mac
.san_addr
, 0, IXGBE_RAH_AV
);
147 /* clear VMDq pool/queue selection for this RAR */
148 hw
->mac
.ops
.clear_vmdq(hw
, hw
->mac
.san_mac_rar_index
,
149 IXGBE_CLEAR_VMDQ_ALL
);
151 /* Reserve the last RAR for the SAN MAC address */
152 hw
->mac
.num_rar_entries
--;
155 /* Store the alternative WWNN/WWPN prefix */
156 hw
->mac
.ops
.get_wwn_prefix(hw
, &hw
->mac
.wwnn_prefix
,
157 &hw
->mac
.wwpn_prefix
);
163 * ixgbe_start_hw_X540 - Prepare hardware for Tx/Rx
164 * @hw: pointer to hardware structure
166 * Starts the hardware using the generic start_hw function
167 * and the generation start_hw function.
168 * Then performs revision-specific operations, if any.
170 int ixgbe_start_hw_X540(struct ixgbe_hw
*hw
)
174 ret_val
= ixgbe_start_hw_generic(hw
);
178 return ixgbe_start_hw_gen2(hw
);
182 * ixgbe_init_eeprom_params_X540 - Initialize EEPROM params
183 * @hw: pointer to hardware structure
185 * Initializes the EEPROM parameters ixgbe_eeprom_info within the
186 * ixgbe_hw struct in order to set up EEPROM access.
188 int ixgbe_init_eeprom_params_X540(struct ixgbe_hw
*hw
)
190 struct ixgbe_eeprom_info
*eeprom
= &hw
->eeprom
;
192 if (eeprom
->type
== ixgbe_eeprom_uninitialized
) {
196 eeprom
->semaphore_delay
= 10;
197 eeprom
->type
= ixgbe_flash
;
199 eec
= IXGBE_READ_REG(hw
, IXGBE_EEC(hw
));
200 eeprom_size
= FIELD_GET(IXGBE_EEC_SIZE
, eec
);
201 eeprom
->word_size
= BIT(eeprom_size
+
202 IXGBE_EEPROM_WORD_SIZE_SHIFT
);
204 hw_dbg(hw
, "Eeprom params: type = %d, size = %d\n",
205 eeprom
->type
, eeprom
->word_size
);
212 * ixgbe_read_eerd_X540- Read EEPROM word using EERD
213 * @hw: pointer to hardware structure
214 * @offset: offset of word in the EEPROM to read
215 * @data: word read from the EEPROM
217 * Reads a 16 bit word from the EEPROM using the EERD register.
219 static int ixgbe_read_eerd_X540(struct ixgbe_hw
*hw
, u16 offset
, u16
*data
)
223 if (hw
->mac
.ops
.acquire_swfw_sync(hw
, IXGBE_GSSR_EEP_SM
))
226 status
= ixgbe_read_eerd_generic(hw
, offset
, data
);
228 hw
->mac
.ops
.release_swfw_sync(hw
, IXGBE_GSSR_EEP_SM
);
233 * ixgbe_read_eerd_buffer_X540 - Read EEPROM word(s) using EERD
234 * @hw: pointer to hardware structure
235 * @offset: offset of word in the EEPROM to read
236 * @words: number of words
237 * @data: word(s) read from the EEPROM
239 * Reads a 16 bit word(s) from the EEPROM using the EERD register.
241 static int ixgbe_read_eerd_buffer_X540(struct ixgbe_hw
*hw
,
242 u16 offset
, u16 words
, u16
*data
)
246 if (hw
->mac
.ops
.acquire_swfw_sync(hw
, IXGBE_GSSR_EEP_SM
))
249 status
= ixgbe_read_eerd_buffer_generic(hw
, offset
, words
, data
);
251 hw
->mac
.ops
.release_swfw_sync(hw
, IXGBE_GSSR_EEP_SM
);
256 * ixgbe_write_eewr_X540 - Write EEPROM word using EEWR
257 * @hw: pointer to hardware structure
258 * @offset: offset of word in the EEPROM to write
259 * @data: word write to the EEPROM
261 * Write a 16 bit word to the EEPROM using the EEWR register.
263 static int ixgbe_write_eewr_X540(struct ixgbe_hw
*hw
, u16 offset
, u16 data
)
267 if (hw
->mac
.ops
.acquire_swfw_sync(hw
, IXGBE_GSSR_EEP_SM
))
270 status
= ixgbe_write_eewr_generic(hw
, offset
, data
);
272 hw
->mac
.ops
.release_swfw_sync(hw
, IXGBE_GSSR_EEP_SM
);
277 * ixgbe_write_eewr_buffer_X540 - Write EEPROM word(s) using EEWR
278 * @hw: pointer to hardware structure
279 * @offset: offset of word in the EEPROM to write
280 * @words: number of words
281 * @data: word(s) write to the EEPROM
283 * Write a 16 bit word(s) to the EEPROM using the EEWR register.
285 static int ixgbe_write_eewr_buffer_X540(struct ixgbe_hw
*hw
,
286 u16 offset
, u16 words
, u16
*data
)
290 if (hw
->mac
.ops
.acquire_swfw_sync(hw
, IXGBE_GSSR_EEP_SM
))
293 status
= ixgbe_write_eewr_buffer_generic(hw
, offset
, words
, data
);
295 hw
->mac
.ops
.release_swfw_sync(hw
, IXGBE_GSSR_EEP_SM
);
300 * ixgbe_calc_eeprom_checksum_X540 - Calculates and returns the checksum
302 * This function does not use synchronization for EERD and EEWR. It can
303 * be used internally by function which utilize ixgbe_acquire_swfw_sync_X540.
305 * @hw: pointer to hardware structure
307 static int ixgbe_calc_eeprom_checksum_X540(struct ixgbe_hw
*hw
)
315 u16 checksum_last_word
= IXGBE_EEPROM_CHECKSUM
;
316 u16 ptr_start
= IXGBE_PCIE_ANALOG_PTR
;
319 * Do not use hw->eeprom.ops.read because we do not want to take
320 * the synchronization semaphores here. Instead use
321 * ixgbe_read_eerd_generic
324 /* Include 0x0-0x3F in the checksum */
325 for (i
= 0; i
< checksum_last_word
; i
++) {
326 if (ixgbe_read_eerd_generic(hw
, i
, &word
)) {
327 hw_dbg(hw
, "EEPROM read failed\n");
334 * Include all data from pointers 0x3, 0x6-0xE. This excludes the
335 * FW, PHY module, and PCIe Expansion/Option ROM pointers.
337 for (i
= ptr_start
; i
< IXGBE_FW_PTR
; i
++) {
338 if (i
== IXGBE_PHY_PTR
|| i
== IXGBE_OPTION_ROM_PTR
)
341 if (ixgbe_read_eerd_generic(hw
, i
, &pointer
)) {
342 hw_dbg(hw
, "EEPROM read failed\n");
346 /* Skip pointer section if the pointer is invalid. */
347 if (pointer
== 0xFFFF || pointer
== 0 ||
348 pointer
>= hw
->eeprom
.word_size
)
351 if (ixgbe_read_eerd_generic(hw
, pointer
, &length
)) {
352 hw_dbg(hw
, "EEPROM read failed\n");
356 /* Skip pointer section if length is invalid. */
357 if (length
== 0xFFFF || length
== 0 ||
358 (pointer
+ length
) >= hw
->eeprom
.word_size
)
361 for (j
= pointer
+ 1; j
<= pointer
+ length
; j
++) {
362 if (ixgbe_read_eerd_generic(hw
, j
, &word
)) {
363 hw_dbg(hw
, "EEPROM read failed\n");
370 checksum
= (u16
)IXGBE_EEPROM_SUM
- checksum
;
372 return (int)checksum
;
376 * ixgbe_validate_eeprom_checksum_X540 - Validate EEPROM checksum
377 * @hw: pointer to hardware structure
378 * @checksum_val: calculated checksum
380 * Performs checksum calculation and validates the EEPROM checksum. If the
381 * caller does not need checksum_val, the value can be NULL.
383 static int ixgbe_validate_eeprom_checksum_X540(struct ixgbe_hw
*hw
,
386 u16 read_checksum
= 0;
390 /* Read the first word from the EEPROM. If this times out or fails, do
391 * not continue or we could be in for a very long wait while every
394 status
= hw
->eeprom
.ops
.read(hw
, 0, &checksum
);
396 hw_dbg(hw
, "EEPROM read failed\n");
400 if (hw
->mac
.ops
.acquire_swfw_sync(hw
, IXGBE_GSSR_EEP_SM
))
403 status
= hw
->eeprom
.ops
.calc_checksum(hw
);
407 checksum
= (u16
)(status
& 0xffff);
409 /* Do not use hw->eeprom.ops.read because we do not want to take
410 * the synchronization semaphores twice here.
412 status
= ixgbe_read_eerd_generic(hw
, IXGBE_EEPROM_CHECKSUM
,
417 /* Verify read checksum from EEPROM is the same as
418 * calculated checksum
420 if (read_checksum
!= checksum
) {
421 hw_dbg(hw
, "Invalid EEPROM checksum");
425 /* If the user cares, return the calculated checksum */
427 *checksum_val
= checksum
;
430 hw
->mac
.ops
.release_swfw_sync(hw
, IXGBE_GSSR_EEP_SM
);
436 * ixgbe_update_eeprom_checksum_X540 - Updates the EEPROM checksum and flash
437 * @hw: pointer to hardware structure
439 * After writing EEPROM to shadow RAM using EEWR register, software calculates
440 * checksum and updates the EEPROM and instructs the hardware to update
443 static int ixgbe_update_eeprom_checksum_X540(struct ixgbe_hw
*hw
)
448 /* Read the first word from the EEPROM. If this times out or fails, do
449 * not continue or we could be in for a very long wait while every
452 status
= hw
->eeprom
.ops
.read(hw
, 0, &checksum
);
454 hw_dbg(hw
, "EEPROM read failed\n");
458 if (hw
->mac
.ops
.acquire_swfw_sync(hw
, IXGBE_GSSR_EEP_SM
))
461 status
= hw
->eeprom
.ops
.calc_checksum(hw
);
465 checksum
= (u16
)(status
& 0xffff);
467 /* Do not use hw->eeprom.ops.write because we do not want to
468 * take the synchronization semaphores twice here.
470 status
= ixgbe_write_eewr_generic(hw
, IXGBE_EEPROM_CHECKSUM
, checksum
);
474 status
= ixgbe_update_flash_X540(hw
);
477 hw
->mac
.ops
.release_swfw_sync(hw
, IXGBE_GSSR_EEP_SM
);
482 * ixgbe_update_flash_X540 - Instruct HW to copy EEPROM to Flash device
483 * @hw: pointer to hardware structure
485 * Set FLUP (bit 23) of the EEC register to instruct Hardware to copy
486 * EEPROM from shadow RAM to the flash device.
488 static int ixgbe_update_flash_X540(struct ixgbe_hw
*hw
)
493 status
= ixgbe_poll_flash_update_done_X540(hw
);
494 if (status
== -EIO
) {
495 hw_dbg(hw
, "Flash update time out\n");
499 flup
= IXGBE_READ_REG(hw
, IXGBE_EEC(hw
)) | IXGBE_EEC_FLUP
;
500 IXGBE_WRITE_REG(hw
, IXGBE_EEC(hw
), flup
);
502 status
= ixgbe_poll_flash_update_done_X540(hw
);
504 hw_dbg(hw
, "Flash update complete\n");
506 hw_dbg(hw
, "Flash update time out\n");
508 if (hw
->revision_id
== 0) {
509 flup
= IXGBE_READ_REG(hw
, IXGBE_EEC(hw
));
511 if (flup
& IXGBE_EEC_SEC1VAL
) {
512 flup
|= IXGBE_EEC_FLUP
;
513 IXGBE_WRITE_REG(hw
, IXGBE_EEC(hw
), flup
);
516 status
= ixgbe_poll_flash_update_done_X540(hw
);
518 hw_dbg(hw
, "Flash update complete\n");
520 hw_dbg(hw
, "Flash update time out\n");
527 * ixgbe_poll_flash_update_done_X540 - Poll flash update status
528 * @hw: pointer to hardware structure
530 * Polls the FLUDONE (bit 26) of the EEC Register to determine when the
531 * flash update is done.
533 static int ixgbe_poll_flash_update_done_X540(struct ixgbe_hw
*hw
)
538 for (i
= 0; i
< IXGBE_FLUDONE_ATTEMPTS
; i
++) {
539 reg
= IXGBE_READ_REG(hw
, IXGBE_EEC(hw
));
540 if (reg
& IXGBE_EEC_FLUDONE
)
548 * ixgbe_acquire_swfw_sync_X540 - Acquire SWFW semaphore
549 * @hw: pointer to hardware structure
550 * @mask: Mask to specify which semaphore to acquire
552 * Acquires the SWFW semaphore thought the SW_FW_SYNC register for
553 * the specified function (CSR, PHY0, PHY1, NVM, Flash)
555 int ixgbe_acquire_swfw_sync_X540(struct ixgbe_hw
*hw
, u32 mask
)
557 u32 swmask
= mask
& IXGBE_GSSR_NVM_PHY_MASK
;
558 u32 swi2c_mask
= mask
& IXGBE_GSSR_I2C_MASK
;
559 u32 fwmask
= swmask
<< 5;
565 if (swmask
& IXGBE_GSSR_EEP_SM
)
566 hwmask
= IXGBE_GSSR_FLASH_SM
;
568 /* SW only mask does not have FW bit pair */
569 if (mask
& IXGBE_GSSR_SW_MNG_SM
)
570 swmask
|= IXGBE_GSSR_SW_MNG_SM
;
572 swmask
|= swi2c_mask
;
573 fwmask
|= swi2c_mask
<< 2;
574 for (i
= 0; i
< timeout
; i
++) {
575 /* SW NVM semaphore bit is used for access to all
576 * SW_FW_SYNC bits (not just NVM)
578 if (ixgbe_get_swfw_sync_semaphore(hw
))
581 swfw_sync
= IXGBE_READ_REG(hw
, IXGBE_SWFW_SYNC(hw
));
582 if (!(swfw_sync
& (fwmask
| swmask
| hwmask
))) {
584 IXGBE_WRITE_REG(hw
, IXGBE_SWFW_SYNC(hw
), swfw_sync
);
585 ixgbe_release_swfw_sync_semaphore(hw
);
586 usleep_range(5000, 6000);
589 /* Firmware currently using resource (fwmask), hardware
590 * currently using resource (hwmask), or other software
591 * thread currently using resource (swmask)
593 ixgbe_release_swfw_sync_semaphore(hw
);
594 usleep_range(5000, 10000);
597 /* If the resource is not released by the FW/HW the SW can assume that
598 * the FW/HW malfunctions. In that case the SW should set the SW bit(s)
599 * of the requested resource(s) while ignoring the corresponding FW/HW
600 * bits in the SW_FW_SYNC register.
602 if (ixgbe_get_swfw_sync_semaphore(hw
))
604 swfw_sync
= IXGBE_READ_REG(hw
, IXGBE_SWFW_SYNC(hw
));
605 if (swfw_sync
& (fwmask
| hwmask
)) {
607 IXGBE_WRITE_REG(hw
, IXGBE_SWFW_SYNC(hw
), swfw_sync
);
608 ixgbe_release_swfw_sync_semaphore(hw
);
609 usleep_range(5000, 6000);
612 /* If the resource is not released by other SW the SW can assume that
613 * the other SW malfunctions. In that case the SW should clear all SW
614 * flags that it does not own and then repeat the whole process once
617 if (swfw_sync
& swmask
) {
618 u32 rmask
= IXGBE_GSSR_EEP_SM
| IXGBE_GSSR_PHY0_SM
|
619 IXGBE_GSSR_PHY1_SM
| IXGBE_GSSR_MAC_CSR_SM
|
620 IXGBE_GSSR_SW_MNG_SM
;
623 rmask
|= IXGBE_GSSR_I2C_MASK
;
624 ixgbe_release_swfw_sync_X540(hw
, rmask
);
625 ixgbe_release_swfw_sync_semaphore(hw
);
628 ixgbe_release_swfw_sync_semaphore(hw
);
634 * ixgbe_release_swfw_sync_X540 - Release SWFW semaphore
635 * @hw: pointer to hardware structure
636 * @mask: Mask to specify which semaphore to release
638 * Releases the SWFW semaphore through the SW_FW_SYNC register
639 * for the specified function (CSR, PHY0, PHY1, EVM, Flash)
641 void ixgbe_release_swfw_sync_X540(struct ixgbe_hw
*hw
, u32 mask
)
643 u32 swmask
= mask
& (IXGBE_GSSR_NVM_PHY_MASK
| IXGBE_GSSR_SW_MNG_SM
);
646 if (mask
& IXGBE_GSSR_I2C_MASK
)
647 swmask
|= mask
& IXGBE_GSSR_I2C_MASK
;
648 ixgbe_get_swfw_sync_semaphore(hw
);
650 swfw_sync
= IXGBE_READ_REG(hw
, IXGBE_SWFW_SYNC(hw
));
651 swfw_sync
&= ~swmask
;
652 IXGBE_WRITE_REG(hw
, IXGBE_SWFW_SYNC(hw
), swfw_sync
);
654 ixgbe_release_swfw_sync_semaphore(hw
);
655 usleep_range(5000, 6000);
659 * ixgbe_get_swfw_sync_semaphore - Get hardware semaphore
660 * @hw: pointer to hardware structure
662 * Sets the hardware semaphores so SW/FW can gain control of shared resources
664 static int ixgbe_get_swfw_sync_semaphore(struct ixgbe_hw
*hw
)
670 /* Get SMBI software semaphore between device drivers first */
671 for (i
= 0; i
< timeout
; i
++) {
672 /* If the SMBI bit is 0 when we read it, then the bit will be
673 * set and we have the semaphore
675 swsm
= IXGBE_READ_REG(hw
, IXGBE_SWSM(hw
));
676 if (!(swsm
& IXGBE_SWSM_SMBI
))
678 usleep_range(50, 100);
683 "Software semaphore SMBI between device drivers not granted.\n");
687 /* Now get the semaphore between SW/FW through the REGSMP bit */
688 for (i
= 0; i
< timeout
; i
++) {
689 swsm
= IXGBE_READ_REG(hw
, IXGBE_SWFW_SYNC(hw
));
690 if (!(swsm
& IXGBE_SWFW_REGSMP
))
693 usleep_range(50, 100);
696 /* Release semaphores and return error if SW NVM semaphore
697 * was not granted because we do not have access to the EEPROM
699 hw_dbg(hw
, "REGSMP Software NVM semaphore not granted\n");
700 ixgbe_release_swfw_sync_semaphore(hw
);
705 * ixgbe_release_swfw_sync_semaphore - Release hardware semaphore
706 * @hw: pointer to hardware structure
708 * This function clears hardware semaphore bits.
710 static void ixgbe_release_swfw_sync_semaphore(struct ixgbe_hw
*hw
)
714 /* Release both semaphores by writing 0 to the bits REGSMP and SMBI */
716 swsm
= IXGBE_READ_REG(hw
, IXGBE_SWFW_SYNC(hw
));
717 swsm
&= ~IXGBE_SWFW_REGSMP
;
718 IXGBE_WRITE_REG(hw
, IXGBE_SWFW_SYNC(hw
), swsm
);
720 swsm
= IXGBE_READ_REG(hw
, IXGBE_SWSM(hw
));
721 swsm
&= ~IXGBE_SWSM_SMBI
;
722 IXGBE_WRITE_REG(hw
, IXGBE_SWSM(hw
), swsm
);
724 IXGBE_WRITE_FLUSH(hw
);
728 * ixgbe_init_swfw_sync_X540 - Release hardware semaphore
729 * @hw: pointer to hardware structure
731 * This function reset hardware semaphore bits for a semaphore that may
732 * have be left locked due to a catastrophic failure.
734 void ixgbe_init_swfw_sync_X540(struct ixgbe_hw
*hw
)
738 /* First try to grab the semaphore but we don't need to bother
739 * looking to see whether we got the lock or not since we do
740 * the same thing regardless of whether we got the lock or not.
741 * We got the lock - we release it.
742 * We timeout trying to get the lock - we force its release.
744 ixgbe_get_swfw_sync_semaphore(hw
);
745 ixgbe_release_swfw_sync_semaphore(hw
);
747 /* Acquire and release all software resources. */
748 rmask
= IXGBE_GSSR_EEP_SM
| IXGBE_GSSR_PHY0_SM
|
749 IXGBE_GSSR_PHY1_SM
| IXGBE_GSSR_MAC_CSR_SM
|
750 IXGBE_GSSR_SW_MNG_SM
| IXGBE_GSSR_I2C_MASK
;
752 ixgbe_acquire_swfw_sync_X540(hw
, rmask
);
753 ixgbe_release_swfw_sync_X540(hw
, rmask
);
757 * ixgbe_blink_led_start_X540 - Blink LED based on index.
758 * @hw: pointer to hardware structure
759 * @index: led number to blink
761 * Devices that implement the version 2 interface:
764 int ixgbe_blink_led_start_X540(struct ixgbe_hw
*hw
, u32 index
)
768 ixgbe_link_speed speed
;
774 /* Link should be up in order for the blink bit in the LED control
775 * register to work. Force link and speed in the MAC if link is down.
776 * This will be reversed when we stop the blinking.
778 hw
->mac
.ops
.check_link(hw
, &speed
, &link_up
, false);
780 macc_reg
= IXGBE_READ_REG(hw
, IXGBE_MACC
);
781 macc_reg
|= IXGBE_MACC_FLU
| IXGBE_MACC_FSV_10G
| IXGBE_MACC_FS
;
782 IXGBE_WRITE_REG(hw
, IXGBE_MACC
, macc_reg
);
784 /* Set the LED to LINK_UP + BLINK. */
785 ledctl_reg
= IXGBE_READ_REG(hw
, IXGBE_LEDCTL
);
786 ledctl_reg
&= ~IXGBE_LED_MODE_MASK(index
);
787 ledctl_reg
|= IXGBE_LED_BLINK(index
);
788 IXGBE_WRITE_REG(hw
, IXGBE_LEDCTL
, ledctl_reg
);
789 IXGBE_WRITE_FLUSH(hw
);
795 * ixgbe_blink_led_stop_X540 - Stop blinking LED based on index.
796 * @hw: pointer to hardware structure
797 * @index: led number to stop blinking
799 * Devices that implement the version 2 interface:
802 int ixgbe_blink_led_stop_X540(struct ixgbe_hw
*hw
, u32 index
)
810 /* Restore the LED to its default value. */
811 ledctl_reg
= IXGBE_READ_REG(hw
, IXGBE_LEDCTL
);
812 ledctl_reg
&= ~IXGBE_LED_MODE_MASK(index
);
813 ledctl_reg
|= IXGBE_LED_LINK_ACTIVE
<< IXGBE_LED_MODE_SHIFT(index
);
814 ledctl_reg
&= ~IXGBE_LED_BLINK(index
);
815 IXGBE_WRITE_REG(hw
, IXGBE_LEDCTL
, ledctl_reg
);
817 /* Unforce link and speed in the MAC. */
818 macc_reg
= IXGBE_READ_REG(hw
, IXGBE_MACC
);
819 macc_reg
&= ~(IXGBE_MACC_FLU
| IXGBE_MACC_FSV_10G
| IXGBE_MACC_FS
);
820 IXGBE_WRITE_REG(hw
, IXGBE_MACC
, macc_reg
);
821 IXGBE_WRITE_FLUSH(hw
);
825 static const struct ixgbe_mac_operations mac_ops_X540
= {
826 .init_hw
= &ixgbe_init_hw_generic
,
827 .reset_hw
= &ixgbe_reset_hw_X540
,
828 .start_hw
= &ixgbe_start_hw_X540
,
829 .clear_hw_cntrs
= &ixgbe_clear_hw_cntrs_generic
,
830 .get_media_type
= &ixgbe_get_media_type_X540
,
831 .enable_rx_dma
= &ixgbe_enable_rx_dma_generic
,
832 .get_mac_addr
= &ixgbe_get_mac_addr_generic
,
833 .get_san_mac_addr
= &ixgbe_get_san_mac_addr_generic
,
834 .get_device_caps
= &ixgbe_get_device_caps_generic
,
835 .get_wwn_prefix
= &ixgbe_get_wwn_prefix_generic
,
836 .stop_adapter
= &ixgbe_stop_adapter_generic
,
837 .get_bus_info
= &ixgbe_get_bus_info_generic
,
838 .set_lan_id
= &ixgbe_set_lan_id_multi_port_pcie
,
839 .read_analog_reg8
= NULL
,
840 .write_analog_reg8
= NULL
,
841 .setup_link
= &ixgbe_setup_mac_link_X540
,
842 .set_rxpba
= &ixgbe_set_rxpba_generic
,
843 .check_link
= &ixgbe_check_mac_link_generic
,
844 .get_link_capabilities
= &ixgbe_get_copper_link_capabilities_generic
,
845 .led_on
= &ixgbe_led_on_generic
,
846 .led_off
= &ixgbe_led_off_generic
,
847 .init_led_link_act
= ixgbe_init_led_link_act_generic
,
848 .blink_led_start
= &ixgbe_blink_led_start_X540
,
849 .blink_led_stop
= &ixgbe_blink_led_stop_X540
,
850 .set_rar
= &ixgbe_set_rar_generic
,
851 .clear_rar
= &ixgbe_clear_rar_generic
,
852 .set_vmdq
= &ixgbe_set_vmdq_generic
,
853 .set_vmdq_san_mac
= &ixgbe_set_vmdq_san_mac_generic
,
854 .clear_vmdq
= &ixgbe_clear_vmdq_generic
,
855 .init_rx_addrs
= &ixgbe_init_rx_addrs_generic
,
856 .update_mc_addr_list
= &ixgbe_update_mc_addr_list_generic
,
857 .enable_mc
= &ixgbe_enable_mc_generic
,
858 .disable_mc
= &ixgbe_disable_mc_generic
,
859 .clear_vfta
= &ixgbe_clear_vfta_generic
,
860 .set_vfta
= &ixgbe_set_vfta_generic
,
861 .fc_enable
= &ixgbe_fc_enable_generic
,
862 .setup_fc
= ixgbe_setup_fc_generic
,
863 .fc_autoneg
= ixgbe_fc_autoneg
,
864 .set_fw_drv_ver
= &ixgbe_set_fw_drv_ver_generic
,
865 .init_uta_tables
= &ixgbe_init_uta_tables_generic
,
867 .set_mac_anti_spoofing
= &ixgbe_set_mac_anti_spoofing
,
868 .set_vlan_anti_spoofing
= &ixgbe_set_vlan_anti_spoofing
,
869 .acquire_swfw_sync
= &ixgbe_acquire_swfw_sync_X540
,
870 .release_swfw_sync
= &ixgbe_release_swfw_sync_X540
,
871 .init_swfw_sync
= &ixgbe_init_swfw_sync_X540
,
872 .disable_rx_buff
= &ixgbe_disable_rx_buff_generic
,
873 .enable_rx_buff
= &ixgbe_enable_rx_buff_generic
,
874 .get_thermal_sensor_data
= NULL
,
875 .init_thermal_sensor_thresh
= NULL
,
876 .prot_autoc_read
= &prot_autoc_read_generic
,
877 .prot_autoc_write
= &prot_autoc_write_generic
,
878 .enable_rx
= &ixgbe_enable_rx_generic
,
879 .disable_rx
= &ixgbe_disable_rx_generic
,
882 static const struct ixgbe_eeprom_operations eeprom_ops_X540
= {
883 .init_params
= &ixgbe_init_eeprom_params_X540
,
884 .read
= &ixgbe_read_eerd_X540
,
885 .read_buffer
= &ixgbe_read_eerd_buffer_X540
,
886 .write
= &ixgbe_write_eewr_X540
,
887 .write_buffer
= &ixgbe_write_eewr_buffer_X540
,
888 .calc_checksum
= &ixgbe_calc_eeprom_checksum_X540
,
889 .validate_checksum
= &ixgbe_validate_eeprom_checksum_X540
,
890 .update_checksum
= &ixgbe_update_eeprom_checksum_X540
,
893 static const struct ixgbe_phy_operations phy_ops_X540
= {
894 .identify
= &ixgbe_identify_phy_generic
,
895 .identify_sfp
= &ixgbe_identify_sfp_module_generic
,
898 .read_reg
= &ixgbe_read_phy_reg_generic
,
899 .write_reg
= &ixgbe_write_phy_reg_generic
,
900 .setup_link
= &ixgbe_setup_phy_link_generic
,
901 .setup_link_speed
= &ixgbe_setup_phy_link_speed_generic
,
902 .read_i2c_byte
= &ixgbe_read_i2c_byte_generic
,
903 .write_i2c_byte
= &ixgbe_write_i2c_byte_generic
,
904 .read_i2c_sff8472
= &ixgbe_read_i2c_sff8472_generic
,
905 .read_i2c_eeprom
= &ixgbe_read_i2c_eeprom_generic
,
906 .write_i2c_eeprom
= &ixgbe_write_i2c_eeprom_generic
,
907 .check_overtemp
= &ixgbe_tn_check_overtemp
,
908 .set_phy_power
= &ixgbe_set_copper_phy_power
,
911 static const u32 ixgbe_mvals_X540
[IXGBE_MVALS_IDX_LIMIT
] = {
912 IXGBE_MVALS_INIT(X540
)
915 const struct ixgbe_info ixgbe_X540_info
= {
916 .mac
= ixgbe_mac_X540
,
917 .get_invariants
= &ixgbe_get_invariants_X540
,
918 .mac_ops
= &mac_ops_X540
,
919 .eeprom_ops
= &eeprom_ops_X540
,
920 .phy_ops
= &phy_ops_X540
,
921 .mbx_ops
= &mbx_ops_generic
,
922 .mvals
= ixgbe_mvals_X540
,