1 // SPDX-License-Identifier: GPL-2.0-only
3 * Pinmux & pinconf driver for the IP block found in the Nomadik SoC. This
4 * depends on gpio-nomadik and some handling is intertwined; see nmk_gpio_chips
5 * which is used by this driver to access the GPIO banks array.
7 * Copyright (C) 2008,2009 STMicroelectronics
8 * Copyright (C) 2009 Alessandro Rubini <rubini@unipv.it>
9 * Rewritten based on work by Prafulla WADASKAR <prafulla.wadaskar@st.com>
10 * Copyright (C) 2011-2013 Linus Walleij <linus.walleij@linaro.org>
13 #include <linux/bitops.h>
14 #include <linux/cleanup.h>
15 #include <linux/clk.h>
16 #include <linux/device.h>
17 #include <linux/err.h>
18 #include <linux/gpio/driver.h>
19 #include <linux/init.h>
20 #include <linux/interrupt.h>
22 #include <linux/kernel.h>
24 #include <linux/of_address.h>
25 #include <linux/of_platform.h>
26 #include <linux/platform_device.h>
27 #include <linux/property.h>
28 #include <linux/seq_file.h>
29 #include <linux/slab.h>
30 #include <linux/spinlock.h>
31 #include <linux/types.h>
33 /* Since we request GPIOs from ourself */
34 #include <linux/pinctrl/consumer.h>
35 #include <linux/pinctrl/machine.h>
36 #include <linux/pinctrl/pinconf.h>
37 #include <linux/pinctrl/pinctrl.h>
38 #include <linux/pinctrl/pinmux.h>
41 #include "../pinctrl-utils.h"
43 #include <linux/gpio/gpio-nomadik.h>
46 * pin configurations are represented by 32-bit integers:
48 * bit 0.. 8 - Pin Number (512 Pins Maximum)
49 * bit 9..10 - Alternate Function Selection
50 * bit 11..12 - Pull up/down state
51 * bit 13 - Sleep mode behaviour
53 * bit 15 - Value (if output)
54 * bit 16..18 - SLPM pull up/down state
55 * bit 19..20 - SLPM direction
56 * bit 21..22 - SLPM Value (if output)
57 * bit 23..25 - PDIS value (if input)
61 * to facilitate the definition, the following macros are provided
63 * PIN_CFG_DEFAULT - default config (0):
64 * pull up/down = disabled
65 * sleep mode = input/wakeup
68 * SLPM direction = same as normal
69 * SLPM pull = same as normal
70 * SLPM value = same as normal
72 * PIN_CFG - default config with alternate function
75 #define PIN_NUM_MASK 0x1ff
76 #define PIN_NUM(x) ((x) & PIN_NUM_MASK)
78 #define PIN_ALT_SHIFT 9
79 #define PIN_ALT_MASK (0x3 << PIN_ALT_SHIFT)
80 #define PIN_ALT(x) (((x) & PIN_ALT_MASK) >> PIN_ALT_SHIFT)
81 #define PIN_GPIO (NMK_GPIO_ALT_GPIO << PIN_ALT_SHIFT)
82 #define PIN_ALT_A (NMK_GPIO_ALT_A << PIN_ALT_SHIFT)
83 #define PIN_ALT_B (NMK_GPIO_ALT_B << PIN_ALT_SHIFT)
84 #define PIN_ALT_C (NMK_GPIO_ALT_C << PIN_ALT_SHIFT)
86 #define PIN_PULL_SHIFT 11
87 #define PIN_PULL_MASK (0x3 << PIN_PULL_SHIFT)
88 #define PIN_PULL(x) (((x) & PIN_PULL_MASK) >> PIN_PULL_SHIFT)
89 #define PIN_PULL_NONE (NMK_GPIO_PULL_NONE << PIN_PULL_SHIFT)
90 #define PIN_PULL_UP (NMK_GPIO_PULL_UP << PIN_PULL_SHIFT)
91 #define PIN_PULL_DOWN (NMK_GPIO_PULL_DOWN << PIN_PULL_SHIFT)
93 #define PIN_SLPM_SHIFT 13
94 #define PIN_SLPM_MASK (0x1 << PIN_SLPM_SHIFT)
95 #define PIN_SLPM(x) (((x) & PIN_SLPM_MASK) >> PIN_SLPM_SHIFT)
96 #define PIN_SLPM_MAKE_INPUT (NMK_GPIO_SLPM_INPUT << PIN_SLPM_SHIFT)
97 #define PIN_SLPM_NOCHANGE (NMK_GPIO_SLPM_NOCHANGE << PIN_SLPM_SHIFT)
98 /* These two replace the above in DB8500v2+ */
99 #define PIN_SLPM_WAKEUP_ENABLE (NMK_GPIO_SLPM_WAKEUP_ENABLE << PIN_SLPM_SHIFT)
100 #define PIN_SLPM_WAKEUP_DISABLE (NMK_GPIO_SLPM_WAKEUP_DISABLE << PIN_SLPM_SHIFT)
101 #define PIN_SLPM_USE_MUX_SETTINGS_IN_SLEEP PIN_SLPM_WAKEUP_DISABLE
103 #define PIN_SLPM_GPIO PIN_SLPM_WAKEUP_ENABLE /* In SLPM, pin is a gpio */
104 #define PIN_SLPM_ALTFUNC PIN_SLPM_WAKEUP_DISABLE /* In SLPM, pin is altfunc */
106 #define PIN_DIR_SHIFT 14
107 #define PIN_DIR_MASK (0x1 << PIN_DIR_SHIFT)
108 #define PIN_DIR(x) (((x) & PIN_DIR_MASK) >> PIN_DIR_SHIFT)
109 #define PIN_DIR_INPUT (0 << PIN_DIR_SHIFT)
110 #define PIN_DIR_OUTPUT (1 << PIN_DIR_SHIFT)
112 #define PIN_VAL_SHIFT 15
113 #define PIN_VAL_MASK (0x1 << PIN_VAL_SHIFT)
114 #define PIN_VAL(x) (((x) & PIN_VAL_MASK) >> PIN_VAL_SHIFT)
115 #define PIN_VAL_LOW (0 << PIN_VAL_SHIFT)
116 #define PIN_VAL_HIGH (1 << PIN_VAL_SHIFT)
118 #define PIN_SLPM_PULL_SHIFT 16
119 #define PIN_SLPM_PULL_MASK (0x7 << PIN_SLPM_PULL_SHIFT)
120 #define PIN_SLPM_PULL(x) \
121 (((x) & PIN_SLPM_PULL_MASK) >> PIN_SLPM_PULL_SHIFT)
122 #define PIN_SLPM_PULL_NONE \
123 ((1 + NMK_GPIO_PULL_NONE) << PIN_SLPM_PULL_SHIFT)
124 #define PIN_SLPM_PULL_UP \
125 ((1 + NMK_GPIO_PULL_UP) << PIN_SLPM_PULL_SHIFT)
126 #define PIN_SLPM_PULL_DOWN \
127 ((1 + NMK_GPIO_PULL_DOWN) << PIN_SLPM_PULL_SHIFT)
129 #define PIN_SLPM_DIR_SHIFT 19
130 #define PIN_SLPM_DIR_MASK (0x3 << PIN_SLPM_DIR_SHIFT)
131 #define PIN_SLPM_DIR(x) \
132 (((x) & PIN_SLPM_DIR_MASK) >> PIN_SLPM_DIR_SHIFT)
133 #define PIN_SLPM_DIR_INPUT ((1 + 0) << PIN_SLPM_DIR_SHIFT)
134 #define PIN_SLPM_DIR_OUTPUT ((1 + 1) << PIN_SLPM_DIR_SHIFT)
136 #define PIN_SLPM_VAL_SHIFT 21
137 #define PIN_SLPM_VAL_MASK (0x3 << PIN_SLPM_VAL_SHIFT)
138 #define PIN_SLPM_VAL(x) \
139 (((x) & PIN_SLPM_VAL_MASK) >> PIN_SLPM_VAL_SHIFT)
140 #define PIN_SLPM_VAL_LOW ((1 + 0) << PIN_SLPM_VAL_SHIFT)
141 #define PIN_SLPM_VAL_HIGH ((1 + 1) << PIN_SLPM_VAL_SHIFT)
143 #define PIN_SLPM_PDIS_SHIFT 23
144 #define PIN_SLPM_PDIS_MASK (0x3 << PIN_SLPM_PDIS_SHIFT)
145 #define PIN_SLPM_PDIS(x) \
146 (((x) & PIN_SLPM_PDIS_MASK) >> PIN_SLPM_PDIS_SHIFT)
147 #define PIN_SLPM_PDIS_NO_CHANGE (0 << PIN_SLPM_PDIS_SHIFT)
148 #define PIN_SLPM_PDIS_DISABLED (1 << PIN_SLPM_PDIS_SHIFT)
149 #define PIN_SLPM_PDIS_ENABLED (2 << PIN_SLPM_PDIS_SHIFT)
151 #define PIN_LOWEMI_SHIFT 25
152 #define PIN_LOWEMI_MASK (0x1 << PIN_LOWEMI_SHIFT)
153 #define PIN_LOWEMI(x) (((x) & PIN_LOWEMI_MASK) >> PIN_LOWEMI_SHIFT)
154 #define PIN_LOWEMI_DISABLED (0 << PIN_LOWEMI_SHIFT)
155 #define PIN_LOWEMI_ENABLED (1 << PIN_LOWEMI_SHIFT)
157 #define PIN_GPIOMODE_SHIFT 26
158 #define PIN_GPIOMODE_MASK (0x1 << PIN_GPIOMODE_SHIFT)
159 #define PIN_GPIOMODE(x) (((x) & PIN_GPIOMODE_MASK) >> PIN_GPIOMODE_SHIFT)
160 #define PIN_GPIOMODE_DISABLED (0 << PIN_GPIOMODE_SHIFT)
161 #define PIN_GPIOMODE_ENABLED (1 << PIN_GPIOMODE_SHIFT)
163 #define PIN_SLEEPMODE_SHIFT 27
164 #define PIN_SLEEPMODE_MASK (0x1 << PIN_SLEEPMODE_SHIFT)
165 #define PIN_SLEEPMODE(x) (((x) & PIN_SLEEPMODE_MASK) >> PIN_SLEEPMODE_SHIFT)
166 #define PIN_SLEEPMODE_DISABLED (0 << PIN_SLEEPMODE_SHIFT)
167 #define PIN_SLEEPMODE_ENABLED (1 << PIN_SLEEPMODE_SHIFT)
169 /* Shortcuts. Use these instead of separate DIR, PULL, and VAL. */
170 #define PIN_INPUT_PULLDOWN (PIN_DIR_INPUT | PIN_PULL_DOWN)
171 #define PIN_INPUT_PULLUP (PIN_DIR_INPUT | PIN_PULL_UP)
172 #define PIN_INPUT_NOPULL (PIN_DIR_INPUT | PIN_PULL_NONE)
173 #define PIN_OUTPUT_LOW (PIN_DIR_OUTPUT | PIN_VAL_LOW)
174 #define PIN_OUTPUT_HIGH (PIN_DIR_OUTPUT | PIN_VAL_HIGH)
176 #define PIN_SLPM_INPUT_PULLDOWN (PIN_SLPM_DIR_INPUT | PIN_SLPM_PULL_DOWN)
177 #define PIN_SLPM_INPUT_PULLUP (PIN_SLPM_DIR_INPUT | PIN_SLPM_PULL_UP)
178 #define PIN_SLPM_INPUT_NOPULL (PIN_SLPM_DIR_INPUT | PIN_SLPM_PULL_NONE)
179 #define PIN_SLPM_OUTPUT_LOW (PIN_SLPM_DIR_OUTPUT | PIN_SLPM_VAL_LOW)
180 #define PIN_SLPM_OUTPUT_HIGH (PIN_SLPM_DIR_OUTPUT | PIN_SLPM_VAL_HIGH)
182 #define PIN_CFG_DEFAULT (0)
184 #define PIN_CFG(num, alt) \
186 (PIN_NUM(num) | PIN_##alt))
188 #define PIN_CFG_INPUT(num, alt, pull) \
190 (PIN_NUM(num) | PIN_##alt | PIN_INPUT_##pull))
192 #define PIN_CFG_OUTPUT(num, alt, val) \
194 (PIN_NUM(num) | PIN_##alt | PIN_OUTPUT_##val))
197 * struct nmk_pinctrl - state container for the Nomadik pin controller
198 * @dev: containing device pointer
199 * @pctl: corresponding pin controller device
200 * @soc: SoC data for this specific chip
201 * @prcm_base: PRCM register range virtual base
205 struct pinctrl_dev
*pctl
;
206 const struct nmk_pinctrl_soc_data
*soc
;
207 void __iomem
*prcm_base
;
210 /* See nmk_gpio_populate_chip() that fills this array. */
211 struct nmk_gpio_chip
*nmk_gpio_chips
[NMK_MAX_BANKS
];
213 DEFINE_SPINLOCK(nmk_gpio_slpm_lock
);
215 static void __nmk_gpio_set_mode(struct nmk_gpio_chip
*nmk_chip
,
216 unsigned int offset
, int gpio_mode
)
220 afunc
= readl(nmk_chip
->addr
+ NMK_GPIO_AFSLA
) & ~BIT(offset
);
221 bfunc
= readl(nmk_chip
->addr
+ NMK_GPIO_AFSLB
) & ~BIT(offset
);
222 if (gpio_mode
& NMK_GPIO_ALT_A
)
223 afunc
|= BIT(offset
);
224 if (gpio_mode
& NMK_GPIO_ALT_B
)
225 bfunc
|= BIT(offset
);
226 writel(afunc
, nmk_chip
->addr
+ NMK_GPIO_AFSLA
);
227 writel(bfunc
, nmk_chip
->addr
+ NMK_GPIO_AFSLB
);
230 static void __nmk_gpio_set_pull(struct nmk_gpio_chip
*nmk_chip
,
231 unsigned int offset
, enum nmk_gpio_pull pull
)
235 pdis
= readl(nmk_chip
->addr
+ NMK_GPIO_PDIS
);
236 if (pull
== NMK_GPIO_PULL_NONE
) {
238 nmk_chip
->pull_up
&= ~BIT(offset
);
240 pdis
&= ~BIT(offset
);
243 writel(pdis
, nmk_chip
->addr
+ NMK_GPIO_PDIS
);
245 if (pull
== NMK_GPIO_PULL_UP
) {
246 nmk_chip
->pull_up
|= BIT(offset
);
247 writel(BIT(offset
), nmk_chip
->addr
+ NMK_GPIO_DATS
);
248 } else if (pull
== NMK_GPIO_PULL_DOWN
) {
249 nmk_chip
->pull_up
&= ~BIT(offset
);
250 writel(BIT(offset
), nmk_chip
->addr
+ NMK_GPIO_DATC
);
254 static void __nmk_gpio_set_lowemi(struct nmk_gpio_chip
*nmk_chip
,
255 unsigned int offset
, bool lowemi
)
257 bool enabled
= nmk_chip
->lowemi
& BIT(offset
);
259 if (lowemi
== enabled
)
263 nmk_chip
->lowemi
|= BIT(offset
);
265 nmk_chip
->lowemi
&= ~BIT(offset
);
267 writel_relaxed(nmk_chip
->lowemi
,
268 nmk_chip
->addr
+ NMK_GPIO_LOWEMI
);
271 static void __nmk_gpio_make_input(struct nmk_gpio_chip
*nmk_chip
,
274 writel(BIT(offset
), nmk_chip
->addr
+ NMK_GPIO_DIRC
);
277 static void __nmk_gpio_set_mode_safe(struct nmk_gpio_chip
*nmk_chip
,
278 unsigned int offset
, int gpio_mode
,
281 u32 rwimsc
= nmk_chip
->rwimsc
;
282 u32 fwimsc
= nmk_chip
->fwimsc
;
284 if (glitch
&& nmk_chip
->set_ioforce
) {
285 u32 bit
= BIT(offset
);
287 /* Prevent spurious wakeups */
288 writel(rwimsc
& ~bit
, nmk_chip
->addr
+ NMK_GPIO_RWIMSC
);
289 writel(fwimsc
& ~bit
, nmk_chip
->addr
+ NMK_GPIO_FWIMSC
);
291 nmk_chip
->set_ioforce(true);
294 __nmk_gpio_set_mode(nmk_chip
, offset
, gpio_mode
);
296 if (glitch
&& nmk_chip
->set_ioforce
) {
297 nmk_chip
->set_ioforce(false);
299 writel(rwimsc
, nmk_chip
->addr
+ NMK_GPIO_RWIMSC
);
300 writel(fwimsc
, nmk_chip
->addr
+ NMK_GPIO_FWIMSC
);
305 nmk_gpio_disable_lazy_irq(struct nmk_gpio_chip
*nmk_chip
, unsigned int offset
)
307 u32 falling
= nmk_chip
->fimsc
& BIT(offset
);
308 u32 rising
= nmk_chip
->rimsc
& BIT(offset
);
309 int gpio
= nmk_chip
->chip
.base
+ offset
;
310 int irq
= irq_find_mapping(nmk_chip
->chip
.irq
.domain
, offset
);
311 struct irq_data
*d
= irq_get_irq_data(irq
);
313 if (!rising
&& !falling
)
316 if (!d
|| !irqd_irq_disabled(d
))
320 nmk_chip
->rimsc
&= ~BIT(offset
);
321 writel_relaxed(nmk_chip
->rimsc
,
322 nmk_chip
->addr
+ NMK_GPIO_RIMSC
);
326 nmk_chip
->fimsc
&= ~BIT(offset
);
327 writel_relaxed(nmk_chip
->fimsc
,
328 nmk_chip
->addr
+ NMK_GPIO_FIMSC
);
331 dev_dbg(nmk_chip
->chip
.parent
, "%d: clearing interrupt mask\n", gpio
);
334 static void nmk_write_masked(void __iomem
*reg
, u32 mask
, u32 value
)
339 val
= ((val
& ~mask
) | (value
& mask
));
343 static void nmk_prcm_altcx_set_mode(struct nmk_pinctrl
*npct
,
344 unsigned int offset
, unsigned int alt_num
)
350 const struct prcm_gpiocr_altcx_pin_desc
*pin_desc
;
351 const u16
*gpiocr_regs
;
353 if (!npct
->prcm_base
)
356 if (alt_num
> PRCM_IDX_GPIOCR_ALTC_MAX
) {
357 dev_err(npct
->dev
, "PRCM GPIOCR: alternate-C%i is invalid\n",
362 for (i
= 0 ; i
< npct
->soc
->npins_altcx
; i
++) {
363 if (npct
->soc
->altcx_pins
[i
].pin
== offset
)
366 if (i
== npct
->soc
->npins_altcx
) {
367 dev_dbg(npct
->dev
, "PRCM GPIOCR: pin %i is not found\n",
372 pin_desc
= npct
->soc
->altcx_pins
+ i
;
373 gpiocr_regs
= npct
->soc
->prcm_gpiocr_registers
;
376 * If alt_num is NULL, just clear current ALTCx selection
377 * to make sure we come back to a pure ALTC selection
380 for (i
= 0 ; i
< PRCM_IDX_GPIOCR_ALTC_MAX
; i
++) {
381 if (pin_desc
->altcx
[i
].used
) {
382 reg
= gpiocr_regs
[pin_desc
->altcx
[i
].reg_index
];
383 bit
= pin_desc
->altcx
[i
].control_bit
;
384 if (readl(npct
->prcm_base
+ reg
) & BIT(bit
)) {
385 nmk_write_masked(npct
->prcm_base
+ reg
, BIT(bit
), 0);
387 "PRCM GPIOCR: pin %i: alternate-C%i has been disabled\n",
395 alt_index
= alt_num
- 1;
396 if (!pin_desc
->altcx
[alt_index
].used
) {
398 "PRCM GPIOCR: pin %i: alternate-C%i does not exist\n",
404 * Check if any other ALTCx functions are activated on this pin
405 * and disable it first.
407 for (i
= 0 ; i
< PRCM_IDX_GPIOCR_ALTC_MAX
; i
++) {
410 if (pin_desc
->altcx
[i
].used
) {
411 reg
= gpiocr_regs
[pin_desc
->altcx
[i
].reg_index
];
412 bit
= pin_desc
->altcx
[i
].control_bit
;
413 if (readl(npct
->prcm_base
+ reg
) & BIT(bit
)) {
414 nmk_write_masked(npct
->prcm_base
+ reg
, BIT(bit
), 0);
416 "PRCM GPIOCR: pin %i: alternate-C%i has been disabled\n",
422 reg
= gpiocr_regs
[pin_desc
->altcx
[alt_index
].reg_index
];
423 bit
= pin_desc
->altcx
[alt_index
].control_bit
;
424 dev_dbg(npct
->dev
, "PRCM GPIOCR: pin %i: alternate-C%i has been selected\n",
425 offset
, alt_index
+ 1);
426 nmk_write_masked(npct
->prcm_base
+ reg
, BIT(bit
), BIT(bit
));
430 * Safe sequence used to switch IOs between GPIO and Alternate-C mode:
431 * - Save SLPM registers
432 * - Set SLPM=0 for the IOs you want to switch and others to 1
433 * - Configure the GPIO registers for the IOs that are being switched
435 * - Modify the AFLSA/B registers for the IOs that are being switched
437 * - Restore SLPM registers
438 * - Any spurious wake up event during switch sequence to be ignored and
441 static void nmk_gpio_glitch_slpm_init(unsigned int *slpm
)
445 for (i
= 0; i
< NMK_MAX_BANKS
; i
++) {
446 struct nmk_gpio_chip
*chip
= nmk_gpio_chips
[i
];
447 unsigned int temp
= slpm
[i
];
452 clk_enable(chip
->clk
);
454 slpm
[i
] = readl(chip
->addr
+ NMK_GPIO_SLPC
);
455 writel(temp
, chip
->addr
+ NMK_GPIO_SLPC
);
459 static void nmk_gpio_glitch_slpm_restore(unsigned int *slpm
)
463 for (i
= 0; i
< NMK_MAX_BANKS
; i
++) {
464 struct nmk_gpio_chip
*chip
= nmk_gpio_chips
[i
];
469 writel(slpm
[i
], chip
->addr
+ NMK_GPIO_SLPC
);
471 clk_disable(chip
->clk
);
475 /* Only called by gpio-nomadik but requires knowledge of struct nmk_pinctrl. */
476 int __maybe_unused
nmk_prcm_gpiocr_get_mode(struct pinctrl_dev
*pctldev
, int gpio
)
481 struct nmk_pinctrl
*npct
= pinctrl_dev_get_drvdata(pctldev
);
482 const struct prcm_gpiocr_altcx_pin_desc
*pin_desc
;
483 const u16
*gpiocr_regs
;
485 if (!npct
->prcm_base
)
486 return NMK_GPIO_ALT_C
;
488 for (i
= 0; i
< npct
->soc
->npins_altcx
; i
++) {
489 if (npct
->soc
->altcx_pins
[i
].pin
== gpio
)
492 if (i
== npct
->soc
->npins_altcx
)
493 return NMK_GPIO_ALT_C
;
495 pin_desc
= npct
->soc
->altcx_pins
+ i
;
496 gpiocr_regs
= npct
->soc
->prcm_gpiocr_registers
;
497 for (i
= 0; i
< PRCM_IDX_GPIOCR_ALTC_MAX
; i
++) {
498 if (pin_desc
->altcx
[i
].used
) {
499 reg
= gpiocr_regs
[pin_desc
->altcx
[i
].reg_index
];
500 bit
= pin_desc
->altcx
[i
].control_bit
;
501 if (readl(npct
->prcm_base
+ reg
) & BIT(bit
))
502 return NMK_GPIO_ALT_C
+ i
+ 1;
505 return NMK_GPIO_ALT_C
;
508 static int nmk_get_groups_cnt(struct pinctrl_dev
*pctldev
)
510 struct nmk_pinctrl
*npct
= pinctrl_dev_get_drvdata(pctldev
);
512 return npct
->soc
->ngroups
;
515 static const char *nmk_get_group_name(struct pinctrl_dev
*pctldev
,
516 unsigned int selector
)
518 struct nmk_pinctrl
*npct
= pinctrl_dev_get_drvdata(pctldev
);
520 return npct
->soc
->groups
[selector
].grp
.name
;
523 static int nmk_get_group_pins(struct pinctrl_dev
*pctldev
, unsigned int selector
,
524 const unsigned int **pins
,
525 unsigned int *num_pins
)
527 struct nmk_pinctrl
*npct
= pinctrl_dev_get_drvdata(pctldev
);
529 *pins
= npct
->soc
->groups
[selector
].grp
.pins
;
530 *num_pins
= npct
->soc
->groups
[selector
].grp
.npins
;
534 /* This makes the mapping from pin number to a GPIO chip. We also return the pin
535 * offset in the GPIO chip for convenience (and to avoid a second loop).
537 static struct nmk_gpio_chip
*find_nmk_gpio_from_pin(unsigned int pin
,
538 unsigned int *offset
)
541 struct nmk_gpio_chip
*nmk_gpio
;
543 /* We assume that pins are allocated in bank order. */
544 for (i
= 0; i
< NMK_MAX_BANKS
; i
++) {
545 nmk_gpio
= nmk_gpio_chips
[i
];
548 if (pin
>= j
&& pin
< j
+ nmk_gpio
->chip
.ngpio
) {
553 j
+= nmk_gpio
->chip
.ngpio
;
558 static struct gpio_chip
*find_gc_from_pin(unsigned int pin
)
560 struct nmk_gpio_chip
*nmk_gpio
= find_nmk_gpio_from_pin(pin
, NULL
);
563 return &nmk_gpio
->chip
;
567 static void nmk_pin_dbg_show(struct pinctrl_dev
*pctldev
, struct seq_file
*s
,
570 struct gpio_chip
*chip
= find_gc_from_pin(offset
);
573 seq_printf(s
, "invalid pin offset");
576 nmk_gpio_dbg_show_one(s
, pctldev
, chip
, offset
- chip
->base
, offset
);
579 static int nmk_dt_add_map_mux(struct pinctrl_map
**map
, unsigned int *reserved_maps
,
580 unsigned int *num_maps
, const char *group
,
581 const char *function
)
583 if (*num_maps
== *reserved_maps
)
586 (*map
)[*num_maps
].type
= PIN_MAP_TYPE_MUX_GROUP
;
587 (*map
)[*num_maps
].data
.mux
.group
= group
;
588 (*map
)[*num_maps
].data
.mux
.function
= function
;
594 static int nmk_dt_add_map_configs(struct pinctrl_map
**map
,
595 unsigned int *reserved_maps
,
596 unsigned int *num_maps
, const char *group
,
597 unsigned long *configs
, unsigned int num_configs
)
599 unsigned long *dup_configs
;
601 if (*num_maps
== *reserved_maps
)
604 dup_configs
= kmemdup_array(configs
, num_configs
, sizeof(*dup_configs
), GFP_KERNEL
);
608 (*map
)[*num_maps
].type
= PIN_MAP_TYPE_CONFIGS_PIN
;
610 (*map
)[*num_maps
].data
.configs
.group_or_pin
= group
;
611 (*map
)[*num_maps
].data
.configs
.configs
= dup_configs
;
612 (*map
)[*num_maps
].data
.configs
.num_configs
= num_configs
;
618 #define NMK_CONFIG_PIN(x, y) { .property = x, .config = y, }
619 #define NMK_CONFIG_PIN_ARRAY(x, y) { .property = x, .choice = y, \
620 .size = ARRAY_SIZE(y), }
622 static const unsigned long nmk_pin_input_modes
[] = {
628 static const unsigned long nmk_pin_output_modes
[] = {
634 static const unsigned long nmk_pin_sleep_modes
[] = {
635 PIN_SLEEPMODE_DISABLED
,
636 PIN_SLEEPMODE_ENABLED
,
639 static const unsigned long nmk_pin_sleep_input_modes
[] = {
640 PIN_SLPM_INPUT_NOPULL
,
641 PIN_SLPM_INPUT_PULLUP
,
642 PIN_SLPM_INPUT_PULLDOWN
,
646 static const unsigned long nmk_pin_sleep_output_modes
[] = {
648 PIN_SLPM_OUTPUT_HIGH
,
652 static const unsigned long nmk_pin_sleep_wakeup_modes
[] = {
653 PIN_SLPM_WAKEUP_DISABLE
,
654 PIN_SLPM_WAKEUP_ENABLE
,
657 static const unsigned long nmk_pin_gpio_modes
[] = {
658 PIN_GPIOMODE_DISABLED
,
659 PIN_GPIOMODE_ENABLED
,
662 static const unsigned long nmk_pin_sleep_pdis_modes
[] = {
663 PIN_SLPM_PDIS_DISABLED
,
664 PIN_SLPM_PDIS_ENABLED
,
667 struct nmk_cfg_param
{
668 const char *property
;
669 unsigned long config
;
670 const unsigned long *choice
;
674 static const struct nmk_cfg_param nmk_cfg_params
[] = {
675 NMK_CONFIG_PIN_ARRAY("ste,input", nmk_pin_input_modes
),
676 NMK_CONFIG_PIN_ARRAY("ste,output", nmk_pin_output_modes
),
677 NMK_CONFIG_PIN_ARRAY("ste,sleep", nmk_pin_sleep_modes
),
678 NMK_CONFIG_PIN_ARRAY("ste,sleep-input", nmk_pin_sleep_input_modes
),
679 NMK_CONFIG_PIN_ARRAY("ste,sleep-output", nmk_pin_sleep_output_modes
),
680 NMK_CONFIG_PIN_ARRAY("ste,sleep-wakeup", nmk_pin_sleep_wakeup_modes
),
681 NMK_CONFIG_PIN_ARRAY("ste,gpio", nmk_pin_gpio_modes
),
682 NMK_CONFIG_PIN_ARRAY("ste,sleep-pull-disable", nmk_pin_sleep_pdis_modes
),
685 static int nmk_dt_pin_config(int index
, int val
, unsigned long *config
)
687 if (!nmk_cfg_params
[index
].choice
) {
688 *config
= nmk_cfg_params
[index
].config
;
690 /* test if out of range */
691 if (val
< nmk_cfg_params
[index
].size
) {
692 *config
= nmk_cfg_params
[index
].config
|
693 nmk_cfg_params
[index
].choice
[val
];
699 static const char *nmk_find_pin_name(struct pinctrl_dev
*pctldev
, const char *pin_name
)
702 struct nmk_pinctrl
*npct
= pinctrl_dev_get_drvdata(pctldev
);
704 if (sscanf((char *)pin_name
, "GPIO%d", &pin_number
) == 1)
705 for (i
= 0; i
< npct
->soc
->npins
; i
++)
706 if (npct
->soc
->pins
[i
].number
== pin_number
)
707 return npct
->soc
->pins
[i
].name
;
711 static bool nmk_pinctrl_dt_get_config(struct device_node
*np
,
712 unsigned long *configs
)
715 unsigned long cfg
= 0;
718 for (i
= 0; i
< ARRAY_SIZE(nmk_cfg_params
); i
++) {
719 ret
= of_property_read_u32(np
, nmk_cfg_params
[i
].property
, &val
);
720 if (ret
!= -EINVAL
) {
721 if (nmk_dt_pin_config(i
, val
, &cfg
) == 0) {
731 static int nmk_pinctrl_dt_subnode_to_map(struct pinctrl_dev
*pctldev
,
732 struct device_node
*np
,
733 struct pinctrl_map
**map
,
734 unsigned int *reserved_maps
,
735 unsigned int *num_maps
)
738 const char *function
= NULL
;
739 unsigned long configs
= 0;
741 struct property
*prop
;
742 struct device_node
*np_config
;
744 ret
= of_property_read_string(np
, "function", &function
);
748 ret
= of_property_count_strings(np
, "groups");
752 ret
= pinctrl_utils_reserve_map(pctldev
, map
,
758 of_property_for_each_string(np
, "groups", prop
, group
) {
759 ret
= nmk_dt_add_map_mux(map
, reserved_maps
, num_maps
,
766 has_config
= nmk_pinctrl_dt_get_config(np
, &configs
);
767 np_config
= of_parse_phandle(np
, "ste,config", 0);
769 has_config
|= nmk_pinctrl_dt_get_config(np_config
, &configs
);
770 of_node_put(np_config
);
773 const char *gpio_name
;
776 ret
= of_property_count_strings(np
, "pins");
779 ret
= pinctrl_utils_reserve_map(pctldev
, map
,
785 of_property_for_each_string(np
, "pins", prop
, pin
) {
786 gpio_name
= nmk_find_pin_name(pctldev
, pin
);
788 ret
= nmk_dt_add_map_configs(map
, reserved_maps
,
790 gpio_name
, &configs
, 1);
800 static int nmk_pinctrl_dt_node_to_map(struct pinctrl_dev
*pctldev
,
801 struct device_node
*np_config
,
802 struct pinctrl_map
**map
,
803 unsigned int *num_maps
)
805 unsigned int reserved_maps
;
812 for_each_child_of_node_scoped(np_config
, np
) {
813 ret
= nmk_pinctrl_dt_subnode_to_map(pctldev
, np
, map
,
814 &reserved_maps
, num_maps
);
816 pinctrl_utils_free_map(pctldev
, *map
, *num_maps
);
824 static const struct pinctrl_ops nmk_pinctrl_ops
= {
825 .get_groups_count
= nmk_get_groups_cnt
,
826 .get_group_name
= nmk_get_group_name
,
827 .get_group_pins
= nmk_get_group_pins
,
828 .pin_dbg_show
= nmk_pin_dbg_show
,
829 .dt_node_to_map
= nmk_pinctrl_dt_node_to_map
,
830 .dt_free_map
= pinctrl_utils_free_map
,
833 static int nmk_pmx_get_funcs_cnt(struct pinctrl_dev
*pctldev
)
835 struct nmk_pinctrl
*npct
= pinctrl_dev_get_drvdata(pctldev
);
837 return npct
->soc
->nfunctions
;
840 static const char *nmk_pmx_get_func_name(struct pinctrl_dev
*pctldev
,
841 unsigned int function
)
843 struct nmk_pinctrl
*npct
= pinctrl_dev_get_drvdata(pctldev
);
845 return npct
->soc
->functions
[function
].name
;
848 static int nmk_pmx_get_func_groups(struct pinctrl_dev
*pctldev
,
849 unsigned int function
,
850 const char * const **groups
,
851 unsigned * const num_groups
)
853 struct nmk_pinctrl
*npct
= pinctrl_dev_get_drvdata(pctldev
);
855 *groups
= npct
->soc
->functions
[function
].groups
;
856 *num_groups
= npct
->soc
->functions
[function
].ngroups
;
861 static int nmk_pmx_set(struct pinctrl_dev
*pctldev
, unsigned int function
,
864 struct nmk_pinctrl
*npct
= pinctrl_dev_get_drvdata(pctldev
);
865 const struct nmk_pingroup
*g
;
866 static unsigned int slpm
[NMK_MAX_BANKS
];
867 unsigned long flags
= 0;
872 g
= &npct
->soc
->groups
[group
];
874 if (g
->altsetting
< 0)
877 dev_dbg(npct
->dev
, "enable group %s, %zu pins\n", g
->grp
.name
, g
->grp
.npins
);
880 * If we're setting altfunc C by setting both AFSLA and AFSLB to 1,
881 * we may pass through an undesired state. In this case we take
884 * Safe sequence used to switch IOs between GPIO and Alternate-C mode:
885 * - Save SLPM registers (since we have a shadow register in the
886 * nmk_chip we're using that as backup)
887 * - Set SLPM=0 for the IOs you want to switch and others to 1
888 * - Configure the GPIO registers for the IOs that are being switched
890 * - Modify the AFLSA/B registers for the IOs that are being switched
892 * - Restore SLPM registers
893 * - Any spurious wake up event during switch sequence to be ignored
896 * We REALLY need to save ALL slpm registers, because the external
897 * IOFORCE will switch *all* ports to their sleepmode setting to as
898 * to avoid glitches. (Not just one port!)
900 glitch
= ((g
->altsetting
& NMK_GPIO_ALT_C
) == NMK_GPIO_ALT_C
);
903 spin_lock_irqsave(&nmk_gpio_slpm_lock
, flags
);
905 /* Initially don't put any pins to sleep when switching */
906 memset(slpm
, 0xff, sizeof(slpm
));
909 * Then mask the pins that need to be sleeping now when we're
910 * switching to the ALT C function.
912 for (i
= 0; i
< g
->grp
.npins
; i
++) {
913 struct nmk_gpio_chip
*nmk_chip
;
916 nmk_chip
= find_nmk_gpio_from_pin(g
->grp
.pins
[i
], &bit
);
919 "invalid pin offset %d in group %s at index %d\n",
920 g
->grp
.pins
[i
], g
->grp
.name
, i
);
921 goto out_pre_slpm_init
;
924 slpm
[nmk_chip
->bank
] &= ~BIT(bit
);
926 nmk_gpio_glitch_slpm_init(slpm
);
929 for (i
= 0; i
< g
->grp
.npins
; i
++) {
930 struct nmk_gpio_chip
*nmk_chip
;
933 nmk_chip
= find_nmk_gpio_from_pin(g
->grp
.pins
[i
], &bit
);
936 "invalid pin offset %d in group %s at index %d\n",
937 g
->grp
.pins
[i
], g
->grp
.name
, i
);
940 dev_dbg(npct
->dev
, "setting pin %d to altsetting %d\n",
941 g
->grp
.pins
[i
], g
->altsetting
);
943 clk_enable(nmk_chip
->clk
);
945 * If the pin is switching to altfunc, and there was an
946 * interrupt installed on it which has been lazy disabled,
947 * actually mask the interrupt to prevent spurious interrupts
948 * that would occur while the pin is under control of the
949 * peripheral. Only SKE does this.
951 nmk_gpio_disable_lazy_irq(nmk_chip
, bit
);
953 __nmk_gpio_set_mode_safe(nmk_chip
, bit
,
954 (g
->altsetting
& NMK_GPIO_ALT_C
), glitch
);
955 clk_disable(nmk_chip
->clk
);
958 * Call PRCM GPIOCR config function in case ALTC
960 * - If selection is a ALTCx, some bits in PRCM GPIOCR registers
962 * - If selection is pure ALTC and previous selection was ALTCx,
963 * then some bits in PRCM GPIOCR registers must be cleared.
965 if ((g
->altsetting
& NMK_GPIO_ALT_C
) == NMK_GPIO_ALT_C
)
966 nmk_prcm_altcx_set_mode(npct
, g
->grp
.pins
[i
],
967 g
->altsetting
>> NMK_GPIO_ALT_CX_SHIFT
);
970 /* When all pins are successfully reconfigured we get here */
975 nmk_gpio_glitch_slpm_restore(slpm
);
978 spin_unlock_irqrestore(&nmk_gpio_slpm_lock
, flags
);
983 static int nmk_gpio_request_enable(struct pinctrl_dev
*pctldev
,
984 struct pinctrl_gpio_range
*range
,
987 struct nmk_pinctrl
*npct
= pinctrl_dev_get_drvdata(pctldev
);
988 struct nmk_gpio_chip
*nmk_chip
;
989 struct gpio_chip
*chip
;
993 dev_err(npct
->dev
, "invalid range\n");
997 dev_err(npct
->dev
, "missing GPIO chip in range\n");
1001 nmk_chip
= gpiochip_get_data(chip
);
1003 dev_dbg(npct
->dev
, "enable pin %u as GPIO\n", pin
);
1005 find_nmk_gpio_from_pin(pin
, &bit
);
1007 clk_enable(nmk_chip
->clk
);
1008 /* There is no glitch when converting any pin to GPIO */
1009 __nmk_gpio_set_mode(nmk_chip
, bit
, NMK_GPIO_ALT_GPIO
);
1010 clk_disable(nmk_chip
->clk
);
1015 static void nmk_gpio_disable_free(struct pinctrl_dev
*pctldev
,
1016 struct pinctrl_gpio_range
*range
,
1019 struct nmk_pinctrl
*npct
= pinctrl_dev_get_drvdata(pctldev
);
1021 dev_dbg(npct
->dev
, "disable pin %u as GPIO\n", pin
);
1022 /* Set the pin to some default state, GPIO is usually default */
1025 static const struct pinmux_ops nmk_pinmux_ops
= {
1026 .get_functions_count
= nmk_pmx_get_funcs_cnt
,
1027 .get_function_name
= nmk_pmx_get_func_name
,
1028 .get_function_groups
= nmk_pmx_get_func_groups
,
1029 .set_mux
= nmk_pmx_set
,
1030 .gpio_request_enable
= nmk_gpio_request_enable
,
1031 .gpio_disable_free
= nmk_gpio_disable_free
,
1035 static int nmk_pin_config_get(struct pinctrl_dev
*pctldev
, unsigned int pin
,
1036 unsigned long *config
)
1038 /* Not implemented */
1042 static int nmk_pin_config_set(struct pinctrl_dev
*pctldev
, unsigned int pin
,
1043 unsigned long *configs
, unsigned int num_configs
)
1045 static const char * const pullnames
[] = {
1046 [NMK_GPIO_PULL_NONE
] = "none",
1047 [NMK_GPIO_PULL_UP
] = "up",
1048 [NMK_GPIO_PULL_DOWN
] = "down",
1049 [3] /* illegal */ = "??"
1051 static const char * const slpmnames
[] = {
1052 [NMK_GPIO_SLPM_INPUT
] = "input/wakeup",
1053 [NMK_GPIO_SLPM_NOCHANGE
] = "no-change/no-wakeup",
1055 struct nmk_pinctrl
*npct
= pinctrl_dev_get_drvdata(pctldev
);
1056 struct nmk_gpio_chip
*nmk_chip
;
1059 int pull
, slpm
, output
, val
, i
;
1060 bool lowemi
, gpiomode
, sleep
;
1062 nmk_chip
= find_nmk_gpio_from_pin(pin
, &bit
);
1065 "invalid pin offset %d\n", pin
);
1069 for (i
= 0; i
< num_configs
; i
++) {
1071 * The pin config contains pin number and altfunction fields,
1072 * here we just ignore that part. It's being handled by the
1073 * framework and pinmux callback respectively.
1076 pull
= PIN_PULL(cfg
);
1077 slpm
= PIN_SLPM(cfg
);
1078 output
= PIN_DIR(cfg
);
1080 lowemi
= PIN_LOWEMI(cfg
);
1081 gpiomode
= PIN_GPIOMODE(cfg
);
1082 sleep
= PIN_SLEEPMODE(cfg
);
1085 int slpm_pull
= PIN_SLPM_PULL(cfg
);
1086 int slpm_output
= PIN_SLPM_DIR(cfg
);
1087 int slpm_val
= PIN_SLPM_VAL(cfg
);
1089 /* All pins go into GPIO mode at sleep */
1093 * The SLPM_* values are normal values + 1 to allow zero
1094 * to mean "same as normal".
1097 pull
= slpm_pull
- 1;
1099 output
= slpm_output
- 1;
1103 dev_dbg(nmk_chip
->chip
.parent
,
1104 "pin %d: sleep pull %s, dir %s, val %s\n",
1106 slpm_pull
? pullnames
[pull
] : "same",
1107 slpm_output
? (output
? "output" : "input")
1109 slpm_val
? (val
? "high" : "low") : "same");
1112 dev_dbg(nmk_chip
->chip
.parent
,
1113 "pin %d [%#lx]: pull %s, slpm %s (%s%s), lowemi %s\n",
1114 pin
, cfg
, pullnames
[pull
], slpmnames
[slpm
],
1115 output
? "output " : "input",
1116 output
? (val
? "high" : "low") : "",
1117 lowemi
? "on" : "off");
1119 clk_enable(nmk_chip
->clk
);
1121 /* No glitch when going to GPIO mode */
1122 __nmk_gpio_set_mode(nmk_chip
, bit
, NMK_GPIO_ALT_GPIO
);
1124 __nmk_gpio_make_output(nmk_chip
, bit
, val
);
1126 __nmk_gpio_make_input(nmk_chip
, bit
);
1127 __nmk_gpio_set_pull(nmk_chip
, bit
, pull
);
1129 /* TODO: isn't this only applicable on output pins? */
1130 __nmk_gpio_set_lowemi(nmk_chip
, bit
, lowemi
);
1132 __nmk_gpio_set_slpm(nmk_chip
, bit
, slpm
);
1133 clk_disable(nmk_chip
->clk
);
1134 } /* for each config */
1139 static const struct pinconf_ops nmk_pinconf_ops
= {
1140 .pin_config_get
= nmk_pin_config_get
,
1141 .pin_config_set
= nmk_pin_config_set
,
1144 static struct pinctrl_desc nmk_pinctrl_desc
= {
1145 .name
= "pinctrl-nomadik",
1146 .pctlops
= &nmk_pinctrl_ops
,
1147 .pmxops
= &nmk_pinmux_ops
,
1148 .confops
= &nmk_pinconf_ops
,
1149 .owner
= THIS_MODULE
,
1152 static const struct of_device_id nmk_pinctrl_match
[] = {
1154 .compatible
= "stericsson,stn8815-pinctrl",
1155 .data
= (void *)PINCTRL_NMK_STN8815
,
1158 .compatible
= "stericsson,db8500-pinctrl",
1159 .data
= (void *)PINCTRL_NMK_DB8500
,
1164 #ifdef CONFIG_PM_SLEEP
1165 static int nmk_pinctrl_suspend(struct device
*dev
)
1167 struct nmk_pinctrl
*npct
;
1169 npct
= dev_get_drvdata(dev
);
1173 return pinctrl_force_sleep(npct
->pctl
);
1176 static int nmk_pinctrl_resume(struct device
*dev
)
1178 struct nmk_pinctrl
*npct
;
1180 npct
= dev_get_drvdata(dev
);
1184 return pinctrl_force_default(npct
->pctl
);
1188 static int nmk_pinctrl_probe(struct platform_device
*pdev
)
1190 struct fwnode_handle
*fwnode
= dev_fwnode(&pdev
->dev
);
1191 struct fwnode_handle
*prcm_fwnode
;
1192 struct nmk_pinctrl
*npct
;
1193 uintptr_t version
= 0;
1196 npct
= devm_kzalloc(&pdev
->dev
, sizeof(*npct
), GFP_KERNEL
);
1200 version
= (uintptr_t)device_get_match_data(&pdev
->dev
);
1202 /* Poke in other ASIC variants here */
1203 if (version
== PINCTRL_NMK_STN8815
)
1204 nmk_pinctrl_stn8815_init(&npct
->soc
);
1205 if (version
== PINCTRL_NMK_DB8500
)
1206 nmk_pinctrl_db8500_init(&npct
->soc
);
1209 * Since we depend on the GPIO chips to provide clock and register base
1210 * for the pin control operations, make sure that we have these
1211 * populated before we continue. Follow the phandles to instantiate
1212 * them. The GPIO portion of the actual hardware may be probed before
1213 * or after this point: it shouldn't matter as the APIs are orthogonal.
1215 for (i
= 0; i
< NMK_MAX_BANKS
; i
++) {
1216 struct fwnode_handle
*gpio_fwnode
;
1217 struct nmk_gpio_chip
*nmk_chip
;
1219 gpio_fwnode
= fwnode_find_reference(fwnode
, "nomadik-gpio-chips", i
);
1220 if (IS_ERR(gpio_fwnode
))
1223 dev_info(&pdev
->dev
, "populate NMK GPIO %d \"%pfwP\"\n", i
, gpio_fwnode
);
1224 nmk_chip
= nmk_gpio_populate_chip(gpio_fwnode
, pdev
);
1225 if (IS_ERR(nmk_chip
))
1227 "could not populate nmk chip struct - continue anyway\n");
1229 /* We are NOT compatible with mobileye,eyeq5-gpio. */
1230 BUG_ON(nmk_chip
->is_mobileye_soc
);
1231 fwnode_handle_put(gpio_fwnode
);
1234 prcm_fwnode
= fwnode_find_reference(fwnode
, "prcm", 0);
1235 if (!IS_ERR(prcm_fwnode
)) {
1236 npct
->prcm_base
= fwnode_iomap(prcm_fwnode
, 0);
1237 fwnode_handle_put(prcm_fwnode
);
1239 if (!npct
->prcm_base
) {
1240 if (version
== PINCTRL_NMK_STN8815
) {
1241 dev_info(&pdev
->dev
,
1242 "No PRCM base, assuming no ALT-Cx control is available\n");
1244 dev_err(&pdev
->dev
, "missing PRCM base address\n");
1249 nmk_pinctrl_desc
.pins
= npct
->soc
->pins
;
1250 nmk_pinctrl_desc
.npins
= npct
->soc
->npins
;
1251 npct
->dev
= &pdev
->dev
;
1253 npct
->pctl
= devm_pinctrl_register(&pdev
->dev
, &nmk_pinctrl_desc
, npct
);
1254 if (IS_ERR(npct
->pctl
)) {
1255 dev_err(&pdev
->dev
, "could not register Nomadik pinctrl driver\n");
1256 return PTR_ERR(npct
->pctl
);
1259 platform_set_drvdata(pdev
, npct
);
1260 dev_info(&pdev
->dev
, "initialized Nomadik pin control driver\n");
1265 static SIMPLE_DEV_PM_OPS(nmk_pinctrl_pm_ops
,
1266 nmk_pinctrl_suspend
,
1267 nmk_pinctrl_resume
);
1269 static struct platform_driver nmk_pinctrl_driver
= {
1271 .name
= "pinctrl-nomadik",
1272 .of_match_table
= nmk_pinctrl_match
,
1273 .pm
= &nmk_pinctrl_pm_ops
,
1275 .probe
= nmk_pinctrl_probe
,
1278 static int __init
nmk_pinctrl_init(void)
1280 return platform_driver_register(&nmk_pinctrl_driver
);
1282 core_initcall(nmk_pinctrl_init
);