1 // SPDX-License-Identifier: GPL-2.0
3 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
5 * Copyright (C) 2004 Infineon IFAP DC COM CPE
6 * Copyright (C) 2007 Felix Fietkau <nbd@openwrt.org>
7 * Copyright (C) 2007 John Crispin <john@phrozen.org>
8 * Copyright (C) 2010 Thomas Langer, <thomas.langer@lantiq.com>
11 #include <linux/bitfield.h>
12 #include <linux/clk.h>
13 #include <linux/console.h>
14 #include <linux/device.h>
15 #include <linux/init.h>
17 #include <linux/ioport.h>
18 #include <linux/lantiq.h>
19 #include <linux/module.h>
21 #include <linux/platform_device.h>
22 #include <linux/serial.h>
23 #include <linux/serial_core.h>
24 #include <linux/slab.h>
25 #include <linux/sysrq.h>
26 #include <linux/tty.h>
27 #include <linux/tty_flip.h>
29 #define PORT_LTQ_ASC 111
31 #define UART_DUMMY_UER_RX 1
32 #define DRVNAME "lantiq,asc"
34 #define LTQ_ASC_TBUF (0x0020 + 3)
35 #define LTQ_ASC_RBUF (0x0024 + 3)
37 #define LTQ_ASC_TBUF 0x0020
38 #define LTQ_ASC_RBUF 0x0024
40 #define LTQ_ASC_FSTAT 0x0048
41 #define LTQ_ASC_WHBSTATE 0x0018
42 #define LTQ_ASC_STATE 0x0014
43 #define LTQ_ASC_IRNCR 0x00F8
44 #define LTQ_ASC_CLC 0x0000
45 #define LTQ_ASC_ID 0x0008
46 #define LTQ_ASC_PISEL 0x0004
47 #define LTQ_ASC_TXFCON 0x0044
48 #define LTQ_ASC_RXFCON 0x0040
49 #define LTQ_ASC_CON 0x0010
50 #define LTQ_ASC_BG 0x0050
51 #define LTQ_ASC_IRNREN 0x00F4
53 #define ASC_IRNREN_TX 0x1
54 #define ASC_IRNREN_RX 0x2
55 #define ASC_IRNREN_ERR 0x4
56 #define ASC_IRNREN_TX_BUF 0x8
57 #define ASC_IRNCR_TIR 0x1
58 #define ASC_IRNCR_RIR 0x2
59 #define ASC_IRNCR_EIR 0x4
60 #define ASC_IRNCR_MASK GENMASK(2, 0)
62 #define ASCOPT_CSIZE 0x3
65 #define ASCCLC_DISS 0x2
66 #define ASCCLC_RMCMASK 0x0000FF00
67 #define ASCCLC_RMCOFFSET 8
68 #define ASCCON_M_8ASYNC 0x0
69 #define ASCCON_M_7ASYNC 0x2
70 #define ASCCON_ODD 0x00000020
71 #define ASCCON_STP 0x00000080
72 #define ASCCON_BRS 0x00000100
73 #define ASCCON_FDE 0x00000200
74 #define ASCCON_R 0x00008000
75 #define ASCCON_FEN 0x00020000
76 #define ASCCON_ROEN 0x00080000
77 #define ASCCON_TOEN 0x00100000
78 #define ASCSTATE_PE 0x00010000
79 #define ASCSTATE_FE 0x00020000
80 #define ASCSTATE_ROE 0x00080000
81 #define ASCSTATE_ANY (ASCSTATE_ROE|ASCSTATE_PE|ASCSTATE_FE)
82 #define ASCWHBSTATE_CLRREN 0x00000001
83 #define ASCWHBSTATE_SETREN 0x00000002
84 #define ASCWHBSTATE_CLRPE 0x00000004
85 #define ASCWHBSTATE_CLRFE 0x00000008
86 #define ASCWHBSTATE_CLRROE 0x00000020
87 #define ASCTXFCON_TXFEN 0x0001
88 #define ASCTXFCON_TXFFLU 0x0002
89 #define ASCTXFCON_TXFITLMASK 0x3F00
90 #define ASCTXFCON_TXFITLOFF 8
91 #define ASCRXFCON_RXFEN 0x0001
92 #define ASCRXFCON_RXFFLU 0x0002
93 #define ASCRXFCON_RXFITLMASK 0x3F00
94 #define ASCRXFCON_RXFITLOFF 8
95 #define ASCFSTAT_RXFFLMASK 0x003F
96 #define ASCFSTAT_TXFFLMASK 0x3F00
97 #define ASCFSTAT_TXFREEMASK 0x3F000000
99 static struct ltq_uart_port
*lqasc_port
[MAXPORTS
];
100 static struct uart_driver lqasc_reg
;
102 struct ltq_soc_data
{
103 int (*fetch_irq
)(struct device
*dev
, struct ltq_uart_port
*ltq_port
);
104 int (*request_irq
)(struct uart_port
*port
);
105 void (*free_irq
)(struct uart_port
*port
);
108 struct ltq_uart_port
{
109 struct uart_port port
;
110 /* clock used to derive divider */
112 /* clock gating of the ASC core */
116 unsigned int err_irq
;
117 unsigned int common_irq
;
118 spinlock_t lock
; /* exclusive access for multi core */
120 const struct ltq_soc_data
*soc
;
123 static inline void asc_update_bits(u32 clear
, u32 set
, void __iomem
*reg
)
125 u32 tmp
= __raw_readl(reg
);
127 __raw_writel((tmp
& ~clear
) | set
, reg
);
131 ltq_uart_port
*to_ltq_uart_port(struct uart_port
*port
)
133 return container_of(port
, struct ltq_uart_port
, port
);
137 lqasc_stop_tx(struct uart_port
*port
)
142 static bool lqasc_tx_ready(struct uart_port
*port
)
144 u32 fstat
= __raw_readl(port
->membase
+ LTQ_ASC_FSTAT
);
146 return FIELD_GET(ASCFSTAT_TXFREEMASK
, fstat
);
150 lqasc_start_tx(struct uart_port
*port
)
153 struct ltq_uart_port
*ltq_port
= to_ltq_uart_port(port
);
156 spin_lock_irqsave(<q_port
->lock
, flags
);
157 uart_port_tx(port
, ch
,
158 lqasc_tx_ready(port
),
159 writeb(ch
, port
->membase
+ LTQ_ASC_TBUF
));
160 spin_unlock_irqrestore(<q_port
->lock
, flags
);
165 lqasc_stop_rx(struct uart_port
*port
)
167 __raw_writel(ASCWHBSTATE_CLRREN
, port
->membase
+ LTQ_ASC_WHBSTATE
);
171 lqasc_rx_chars(struct uart_port
*port
)
173 struct tty_port
*tport
= &port
->state
->port
;
174 unsigned int ch
= 0, rsr
= 0, fifocnt
;
176 fifocnt
= __raw_readl(port
->membase
+ LTQ_ASC_FSTAT
) &
179 u8 flag
= TTY_NORMAL
;
180 ch
= readb(port
->membase
+ LTQ_ASC_RBUF
);
181 rsr
= (__raw_readl(port
->membase
+ LTQ_ASC_STATE
)
182 & ASCSTATE_ANY
) | UART_DUMMY_UER_RX
;
183 tty_flip_buffer_push(tport
);
187 * Note that the error handling code is
188 * out of the main execution path
190 if (rsr
& ASCSTATE_ANY
) {
191 if (rsr
& ASCSTATE_PE
) {
192 port
->icount
.parity
++;
193 asc_update_bits(0, ASCWHBSTATE_CLRPE
,
194 port
->membase
+ LTQ_ASC_WHBSTATE
);
195 } else if (rsr
& ASCSTATE_FE
) {
196 port
->icount
.frame
++;
197 asc_update_bits(0, ASCWHBSTATE_CLRFE
,
198 port
->membase
+ LTQ_ASC_WHBSTATE
);
200 if (rsr
& ASCSTATE_ROE
) {
201 port
->icount
.overrun
++;
202 asc_update_bits(0, ASCWHBSTATE_CLRROE
,
203 port
->membase
+ LTQ_ASC_WHBSTATE
);
206 rsr
&= port
->read_status_mask
;
208 if (rsr
& ASCSTATE_PE
)
210 else if (rsr
& ASCSTATE_FE
)
214 if ((rsr
& port
->ignore_status_mask
) == 0)
215 tty_insert_flip_char(tport
, ch
, flag
);
217 if (rsr
& ASCSTATE_ROE
)
219 * Overrun is special, since it's reported
220 * immediately, and doesn't affect the current
223 tty_insert_flip_char(tport
, 0, TTY_OVERRUN
);
227 tty_flip_buffer_push(tport
);
233 lqasc_tx_int(int irq
, void *_port
)
236 struct uart_port
*port
= (struct uart_port
*)_port
;
237 struct ltq_uart_port
*ltq_port
= to_ltq_uart_port(port
);
239 spin_lock_irqsave(<q_port
->lock
, flags
);
240 __raw_writel(ASC_IRNCR_TIR
, port
->membase
+ LTQ_ASC_IRNCR
);
241 spin_unlock_irqrestore(<q_port
->lock
, flags
);
242 lqasc_start_tx(port
);
247 lqasc_err_int(int irq
, void *_port
)
250 struct uart_port
*port
= (struct uart_port
*)_port
;
251 struct ltq_uart_port
*ltq_port
= to_ltq_uart_port(port
);
253 spin_lock_irqsave(<q_port
->lock
, flags
);
254 __raw_writel(ASC_IRNCR_EIR
, port
->membase
+ LTQ_ASC_IRNCR
);
255 /* clear any pending interrupts */
256 asc_update_bits(0, ASCWHBSTATE_CLRPE
| ASCWHBSTATE_CLRFE
|
257 ASCWHBSTATE_CLRROE
, port
->membase
+ LTQ_ASC_WHBSTATE
);
258 spin_unlock_irqrestore(<q_port
->lock
, flags
);
263 lqasc_rx_int(int irq
, void *_port
)
266 struct uart_port
*port
= (struct uart_port
*)_port
;
267 struct ltq_uart_port
*ltq_port
= to_ltq_uart_port(port
);
269 spin_lock_irqsave(<q_port
->lock
, flags
);
270 __raw_writel(ASC_IRNCR_RIR
, port
->membase
+ LTQ_ASC_IRNCR
);
271 lqasc_rx_chars(port
);
272 spin_unlock_irqrestore(<q_port
->lock
, flags
);
276 static irqreturn_t
lqasc_irq(int irq
, void *p
)
280 struct uart_port
*port
= p
;
281 struct ltq_uart_port
*ltq_port
= to_ltq_uart_port(port
);
283 spin_lock_irqsave(<q_port
->lock
, flags
);
284 stat
= readl(port
->membase
+ LTQ_ASC_IRNCR
);
285 spin_unlock_irqrestore(<q_port
->lock
, flags
);
286 if (!(stat
& ASC_IRNCR_MASK
))
289 if (stat
& ASC_IRNCR_TIR
)
290 lqasc_tx_int(irq
, p
);
292 if (stat
& ASC_IRNCR_RIR
)
293 lqasc_rx_int(irq
, p
);
295 if (stat
& ASC_IRNCR_EIR
)
296 lqasc_err_int(irq
, p
);
302 lqasc_tx_empty(struct uart_port
*port
)
305 status
= __raw_readl(port
->membase
+ LTQ_ASC_FSTAT
) &
307 return status
? 0 : TIOCSER_TEMT
;
311 lqasc_get_mctrl(struct uart_port
*port
)
313 return TIOCM_CTS
| TIOCM_CAR
| TIOCM_DSR
;
317 lqasc_set_mctrl(struct uart_port
*port
, u_int mctrl
)
322 lqasc_break_ctl(struct uart_port
*port
, int break_state
)
327 lqasc_startup(struct uart_port
*port
)
329 struct ltq_uart_port
*ltq_port
= to_ltq_uart_port(port
);
333 if (!IS_ERR(ltq_port
->clk
))
334 clk_prepare_enable(ltq_port
->clk
);
335 port
->uartclk
= clk_get_rate(ltq_port
->freqclk
);
337 spin_lock_irqsave(<q_port
->lock
, flags
);
338 asc_update_bits(ASCCLC_DISS
| ASCCLC_RMCMASK
, (1 << ASCCLC_RMCOFFSET
),
339 port
->membase
+ LTQ_ASC_CLC
);
341 __raw_writel(0, port
->membase
+ LTQ_ASC_PISEL
);
343 ((TXFIFO_FL
<< ASCTXFCON_TXFITLOFF
) & ASCTXFCON_TXFITLMASK
) |
344 ASCTXFCON_TXFEN
| ASCTXFCON_TXFFLU
,
345 port
->membase
+ LTQ_ASC_TXFCON
);
347 ((RXFIFO_FL
<< ASCRXFCON_RXFITLOFF
) & ASCRXFCON_RXFITLMASK
)
348 | ASCRXFCON_RXFEN
| ASCRXFCON_RXFFLU
,
349 port
->membase
+ LTQ_ASC_RXFCON
);
350 /* make sure other settings are written to hardware before
351 * setting enable bits
354 asc_update_bits(0, ASCCON_M_8ASYNC
| ASCCON_FEN
| ASCCON_TOEN
|
355 ASCCON_ROEN
, port
->membase
+ LTQ_ASC_CON
);
357 spin_unlock_irqrestore(<q_port
->lock
, flags
);
359 retval
= ltq_port
->soc
->request_irq(port
);
363 __raw_writel(ASC_IRNREN_RX
| ASC_IRNREN_ERR
| ASC_IRNREN_TX
,
364 port
->membase
+ LTQ_ASC_IRNREN
);
369 lqasc_shutdown(struct uart_port
*port
)
371 struct ltq_uart_port
*ltq_port
= to_ltq_uart_port(port
);
374 ltq_port
->soc
->free_irq(port
);
376 spin_lock_irqsave(<q_port
->lock
, flags
);
377 __raw_writel(0, port
->membase
+ LTQ_ASC_CON
);
378 asc_update_bits(ASCRXFCON_RXFEN
, ASCRXFCON_RXFFLU
,
379 port
->membase
+ LTQ_ASC_RXFCON
);
380 asc_update_bits(ASCTXFCON_TXFEN
, ASCTXFCON_TXFFLU
,
381 port
->membase
+ LTQ_ASC_TXFCON
);
382 spin_unlock_irqrestore(<q_port
->lock
, flags
);
383 if (!IS_ERR(ltq_port
->clk
))
384 clk_disable_unprepare(ltq_port
->clk
);
388 lqasc_set_termios(struct uart_port
*port
, struct ktermios
*new,
389 const struct ktermios
*old
)
393 unsigned int divisor
;
395 unsigned int con
= 0;
397 struct ltq_uart_port
*ltq_port
= to_ltq_uart_port(port
);
399 cflag
= new->c_cflag
;
400 iflag
= new->c_iflag
;
402 switch (cflag
& CSIZE
) {
404 con
= ASCCON_M_7ASYNC
;
410 new->c_cflag
&= ~ CSIZE
;
412 con
= ASCCON_M_8ASYNC
;
416 cflag
&= ~CMSPAR
; /* Mark/Space parity is not supported */
421 if (cflag
& PARENB
) {
422 if (!(cflag
& PARODD
))
428 port
->read_status_mask
= ASCSTATE_ROE
;
430 port
->read_status_mask
|= ASCSTATE_FE
| ASCSTATE_PE
;
432 port
->ignore_status_mask
= 0;
434 port
->ignore_status_mask
|= ASCSTATE_FE
| ASCSTATE_PE
;
436 if (iflag
& IGNBRK
) {
438 * If we're ignoring parity and break indicators,
439 * ignore overruns too (for real raw support).
442 port
->ignore_status_mask
|= ASCSTATE_ROE
;
445 if ((cflag
& CREAD
) == 0)
446 port
->ignore_status_mask
|= UART_DUMMY_UER_RX
;
448 /* set error signals - framing, parity and overrun, enable receiver */
449 con
|= ASCCON_FEN
| ASCCON_TOEN
| ASCCON_ROEN
;
451 spin_lock_irqsave(<q_port
->lock
, flags
);
454 asc_update_bits(0, con
, port
->membase
+ LTQ_ASC_CON
);
456 /* Set baud rate - take a divider of 2 into account */
457 baud
= uart_get_baud_rate(port
, new, old
, 0, port
->uartclk
/ 16);
458 divisor
= uart_get_divisor(port
, baud
);
459 divisor
= divisor
/ 2 - 1;
461 /* disable the baudrate generator */
462 asc_update_bits(ASCCON_R
, 0, port
->membase
+ LTQ_ASC_CON
);
464 /* make sure the fractional divider is off */
465 asc_update_bits(ASCCON_FDE
, 0, port
->membase
+ LTQ_ASC_CON
);
467 /* set up to use divisor of 2 */
468 asc_update_bits(ASCCON_BRS
, 0, port
->membase
+ LTQ_ASC_CON
);
470 /* now we can write the new baudrate into the register */
471 __raw_writel(divisor
, port
->membase
+ LTQ_ASC_BG
);
473 /* turn the baudrate generator back on */
474 asc_update_bits(0, ASCCON_R
, port
->membase
+ LTQ_ASC_CON
);
477 __raw_writel(ASCWHBSTATE_SETREN
, port
->membase
+ LTQ_ASC_WHBSTATE
);
479 spin_unlock_irqrestore(<q_port
->lock
, flags
);
481 /* Don't rewrite B0 */
482 if (tty_termios_baud_rate(new))
483 tty_termios_encode_baud_rate(new, baud
, baud
);
485 uart_update_timeout(port
, cflag
, baud
);
489 lqasc_type(struct uart_port
*port
)
491 if (port
->type
== PORT_LTQ_ASC
)
498 lqasc_release_port(struct uart_port
*port
)
500 struct platform_device
*pdev
= to_platform_device(port
->dev
);
502 if (port
->flags
& UPF_IOREMAP
) {
503 devm_iounmap(&pdev
->dev
, port
->membase
);
504 port
->membase
= NULL
;
509 lqasc_request_port(struct uart_port
*port
)
511 struct platform_device
*pdev
= to_platform_device(port
->dev
);
512 struct resource
*res
;
515 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
517 dev_err(&pdev
->dev
, "cannot obtain I/O memory region");
520 size
= resource_size(res
);
522 res
= devm_request_mem_region(&pdev
->dev
, res
->start
,
523 size
, dev_name(&pdev
->dev
));
525 dev_err(&pdev
->dev
, "cannot request I/O memory region");
529 if (port
->flags
& UPF_IOREMAP
) {
530 port
->membase
= devm_ioremap(&pdev
->dev
,
531 port
->mapbase
, size
);
532 if (port
->membase
== NULL
)
539 lqasc_config_port(struct uart_port
*port
, int flags
)
541 if (flags
& UART_CONFIG_TYPE
) {
542 port
->type
= PORT_LTQ_ASC
;
543 lqasc_request_port(port
);
548 lqasc_verify_port(struct uart_port
*port
,
549 struct serial_struct
*ser
)
552 if (ser
->type
!= PORT_UNKNOWN
&& ser
->type
!= PORT_LTQ_ASC
)
554 if (ser
->irq
< 0 || ser
->irq
>= NR_IRQS
)
556 if (ser
->baud_base
< 9600)
561 static const struct uart_ops lqasc_pops
= {
562 .tx_empty
= lqasc_tx_empty
,
563 .set_mctrl
= lqasc_set_mctrl
,
564 .get_mctrl
= lqasc_get_mctrl
,
565 .stop_tx
= lqasc_stop_tx
,
566 .start_tx
= lqasc_start_tx
,
567 .stop_rx
= lqasc_stop_rx
,
568 .break_ctl
= lqasc_break_ctl
,
569 .startup
= lqasc_startup
,
570 .shutdown
= lqasc_shutdown
,
571 .set_termios
= lqasc_set_termios
,
573 .release_port
= lqasc_release_port
,
574 .request_port
= lqasc_request_port
,
575 .config_port
= lqasc_config_port
,
576 .verify_port
= lqasc_verify_port
,
579 #ifdef CONFIG_SERIAL_LANTIQ_CONSOLE
581 lqasc_console_putchar(struct uart_port
*port
, unsigned char ch
)
586 while (!lqasc_tx_ready(port
))
589 writeb(ch
, port
->membase
+ LTQ_ASC_TBUF
);
592 static void lqasc_serial_port_write(struct uart_port
*port
, const char *s
,
595 uart_console_write(port
, s
, count
, lqasc_console_putchar
);
599 lqasc_console_write(struct console
*co
, const char *s
, u_int count
)
601 struct ltq_uart_port
*ltq_port
;
604 if (co
->index
>= MAXPORTS
)
607 ltq_port
= lqasc_port
[co
->index
];
611 spin_lock_irqsave(<q_port
->lock
, flags
);
612 lqasc_serial_port_write(<q_port
->port
, s
, count
);
613 spin_unlock_irqrestore(<q_port
->lock
, flags
);
617 lqasc_console_setup(struct console
*co
, char *options
)
619 struct ltq_uart_port
*ltq_port
;
620 struct uart_port
*port
;
626 if (co
->index
>= MAXPORTS
)
629 ltq_port
= lqasc_port
[co
->index
];
633 port
= <q_port
->port
;
635 if (!IS_ERR(ltq_port
->clk
))
636 clk_prepare_enable(ltq_port
->clk
);
638 port
->uartclk
= clk_get_rate(ltq_port
->freqclk
);
641 uart_parse_options(options
, &baud
, &parity
, &bits
, &flow
);
642 return uart_set_options(port
, co
, baud
, parity
, bits
, flow
);
645 static struct console lqasc_console
= {
647 .write
= lqasc_console_write
,
648 .device
= uart_console_device
,
649 .setup
= lqasc_console_setup
,
650 .flags
= CON_PRINTBUFFER
,
656 lqasc_console_init(void)
658 register_console(&lqasc_console
);
661 console_initcall(lqasc_console_init
);
663 static void lqasc_serial_early_console_write(struct console
*co
,
667 struct earlycon_device
*dev
= co
->data
;
669 lqasc_serial_port_write(&dev
->port
, s
, count
);
673 lqasc_serial_early_console_setup(struct earlycon_device
*device
,
676 if (!device
->port
.membase
)
679 device
->con
->write
= lqasc_serial_early_console_write
;
682 OF_EARLYCON_DECLARE(lantiq
, "lantiq,asc", lqasc_serial_early_console_setup
);
683 OF_EARLYCON_DECLARE(lantiq
, "intel,lgm-asc", lqasc_serial_early_console_setup
);
685 #define LANTIQ_SERIAL_CONSOLE (&lqasc_console)
689 #define LANTIQ_SERIAL_CONSOLE NULL
691 #endif /* CONFIG_SERIAL_LANTIQ_CONSOLE */
693 static struct uart_driver lqasc_reg
= {
694 .owner
= THIS_MODULE
,
695 .driver_name
= DRVNAME
,
696 .dev_name
= "ttyLTQ",
700 .cons
= LANTIQ_SERIAL_CONSOLE
,
703 static int fetch_irq_lantiq(struct device
*dev
, struct ltq_uart_port
*ltq_port
)
705 struct uart_port
*port
= <q_port
->port
;
706 struct platform_device
*pdev
= to_platform_device(dev
);
709 irq
= platform_get_irq(pdev
, 0);
712 ltq_port
->tx_irq
= irq
;
713 irq
= platform_get_irq(pdev
, 1);
716 ltq_port
->rx_irq
= irq
;
717 irq
= platform_get_irq(pdev
, 2);
720 ltq_port
->err_irq
= irq
;
722 port
->irq
= ltq_port
->tx_irq
;
727 static int request_irq_lantiq(struct uart_port
*port
)
729 struct ltq_uart_port
*ltq_port
= to_ltq_uart_port(port
);
732 retval
= request_irq(ltq_port
->tx_irq
, lqasc_tx_int
,
735 dev_err(port
->dev
, "failed to request asc_tx\n");
739 retval
= request_irq(ltq_port
->rx_irq
, lqasc_rx_int
,
742 dev_err(port
->dev
, "failed to request asc_rx\n");
746 retval
= request_irq(ltq_port
->err_irq
, lqasc_err_int
,
749 dev_err(port
->dev
, "failed to request asc_err\n");
755 free_irq(ltq_port
->rx_irq
, port
);
757 free_irq(ltq_port
->tx_irq
, port
);
761 static void free_irq_lantiq(struct uart_port
*port
)
763 struct ltq_uart_port
*ltq_port
= to_ltq_uart_port(port
);
765 free_irq(ltq_port
->tx_irq
, port
);
766 free_irq(ltq_port
->rx_irq
, port
);
767 free_irq(ltq_port
->err_irq
, port
);
770 static int fetch_irq_intel(struct device
*dev
, struct ltq_uart_port
*ltq_port
)
772 struct uart_port
*port
= <q_port
->port
;
775 ret
= platform_get_irq(to_platform_device(dev
), 0);
777 dev_err(dev
, "failed to fetch IRQ for serial port\n");
780 ltq_port
->common_irq
= ret
;
786 static int request_irq_intel(struct uart_port
*port
)
788 struct ltq_uart_port
*ltq_port
= to_ltq_uart_port(port
);
791 retval
= request_irq(ltq_port
->common_irq
, lqasc_irq
, 0,
794 dev_err(port
->dev
, "failed to request asc_irq\n");
799 static void free_irq_intel(struct uart_port
*port
)
801 struct ltq_uart_port
*ltq_port
= to_ltq_uart_port(port
);
803 free_irq(ltq_port
->common_irq
, port
);
806 static int lqasc_probe(struct platform_device
*pdev
)
808 struct device_node
*node
= pdev
->dev
.of_node
;
809 struct ltq_uart_port
*ltq_port
;
810 struct uart_port
*port
;
811 struct resource
*mmres
;
815 mmres
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
818 "failed to get memory for serial port\n");
822 ltq_port
= devm_kzalloc(&pdev
->dev
, sizeof(struct ltq_uart_port
),
827 port
= <q_port
->port
;
829 ltq_port
->soc
= of_device_get_match_data(&pdev
->dev
);
830 ret
= ltq_port
->soc
->fetch_irq(&pdev
->dev
, ltq_port
);
835 line
= of_alias_get_id(node
, "serial");
837 if (IS_ENABLED(CONFIG_LANTIQ
)) {
838 if (mmres
->start
== CPHYSADDR(LTQ_EARLY_ASC
))
843 dev_err(&pdev
->dev
, "failed to get alias id, errno %d\n",
849 if (lqasc_port
[line
]) {
850 dev_err(&pdev
->dev
, "port %d already allocated\n", line
);
854 port
->iotype
= SERIAL_IO_MEM
;
855 port
->flags
= UPF_BOOT_AUTOCONF
| UPF_IOREMAP
;
856 port
->ops
= &lqasc_pops
;
858 port
->type
= PORT_LTQ_ASC
;
860 port
->dev
= &pdev
->dev
;
861 /* unused, just to be backward-compatible */
862 port
->mapbase
= mmres
->start
;
864 if (IS_ENABLED(CONFIG_LANTIQ
) && !IS_ENABLED(CONFIG_COMMON_CLK
))
865 ltq_port
->freqclk
= clk_get_fpi();
867 ltq_port
->freqclk
= devm_clk_get(&pdev
->dev
, "freq");
870 if (IS_ERR(ltq_port
->freqclk
)) {
871 pr_err("failed to get fpi clk\n");
875 /* not all asc ports have clock gates, lets ignore the return code */
876 if (IS_ENABLED(CONFIG_LANTIQ
) && !IS_ENABLED(CONFIG_COMMON_CLK
))
877 ltq_port
->clk
= clk_get(&pdev
->dev
, NULL
);
879 ltq_port
->clk
= devm_clk_get(&pdev
->dev
, "asc");
881 spin_lock_init(<q_port
->lock
);
882 lqasc_port
[line
] = ltq_port
;
883 platform_set_drvdata(pdev
, ltq_port
);
885 ret
= uart_add_one_port(&lqasc_reg
, port
);
890 static void lqasc_remove(struct platform_device
*pdev
)
892 struct uart_port
*port
= platform_get_drvdata(pdev
);
894 uart_remove_one_port(&lqasc_reg
, port
);
897 static const struct ltq_soc_data soc_data_lantiq
= {
898 .fetch_irq
= fetch_irq_lantiq
,
899 .request_irq
= request_irq_lantiq
,
900 .free_irq
= free_irq_lantiq
,
903 static const struct ltq_soc_data soc_data_intel
= {
904 .fetch_irq
= fetch_irq_intel
,
905 .request_irq
= request_irq_intel
,
906 .free_irq
= free_irq_intel
,
909 static const struct of_device_id ltq_asc_match
[] = {
910 { .compatible
= "lantiq,asc", .data
= &soc_data_lantiq
},
911 { .compatible
= "intel,lgm-asc", .data
= &soc_data_intel
},
914 MODULE_DEVICE_TABLE(of
, ltq_asc_match
);
916 static struct platform_driver lqasc_driver
= {
917 .probe
= lqasc_probe
,
918 .remove
= lqasc_remove
,
921 .of_match_table
= ltq_asc_match
,
930 ret
= uart_register_driver(&lqasc_reg
);
934 ret
= platform_driver_register(&lqasc_driver
);
936 uart_unregister_driver(&lqasc_reg
);
941 static void __exit
exit_lqasc(void)
943 platform_driver_unregister(&lqasc_driver
);
944 uart_unregister_driver(&lqasc_reg
);
947 module_init(init_lqasc
);
948 module_exit(exit_lqasc
);
950 MODULE_DESCRIPTION("Serial driver for Lantiq & Intel gateway SoCs");
951 MODULE_LICENSE("GPL v2");