1 // SPDX-License-Identifier: GPL-2.0+
3 * Cadence UART driver (found in Xilinx Zynq)
5 * Copyright (c) 2011 - 2014 Xilinx, Inc.
7 * This driver has originally been pushed by Xilinx using a Zynq-branding. This
8 * still shows in the naming of this file, the kconfig symbols and some symbols
12 #include <linux/platform_device.h>
13 #include <linux/serial.h>
14 #include <linux/console.h>
15 #include <linux/serial_core.h>
16 #include <linux/slab.h>
17 #include <linux/tty.h>
18 #include <linux/tty_flip.h>
19 #include <linux/clk.h>
20 #include <linux/irq.h>
23 #include <linux/module.h>
24 #include <linux/pm_runtime.h>
25 #include <linux/gpio.h>
26 #include <linux/gpio/consumer.h>
27 #include <linux/delay.h>
28 #include <linux/reset.h>
30 #define CDNS_UART_TTY_NAME "ttyPS"
31 #define CDNS_UART_NAME "xuartps"
32 #define CDNS_UART_MAJOR 0 /* use dynamic node allocation */
33 #define CDNS_UART_MINOR 0 /* works best with devtmpfs */
34 #define CDNS_UART_NR_PORTS 16
35 #define CDNS_UART_FIFO_SIZE 64 /* FIFO size */
36 #define CDNS_UART_REGISTER_SPACE 0x1000
37 #define TX_TIMEOUT 500000
39 /* Rx Trigger level */
40 static int rx_trigger_level
= 56;
41 module_param(rx_trigger_level
, uint
, 0444);
42 MODULE_PARM_DESC(rx_trigger_level
, "Rx trigger level, 1-63 bytes");
45 static int rx_timeout
= 10;
46 module_param(rx_timeout
, uint
, 0444);
47 MODULE_PARM_DESC(rx_timeout
, "Rx timeout, 1-255");
49 /* Register offsets for the UART. */
50 #define CDNS_UART_CR 0x00 /* Control Register */
51 #define CDNS_UART_MR 0x04 /* Mode Register */
52 #define CDNS_UART_IER 0x08 /* Interrupt Enable */
53 #define CDNS_UART_IDR 0x0C /* Interrupt Disable */
54 #define CDNS_UART_IMR 0x10 /* Interrupt Mask */
55 #define CDNS_UART_ISR 0x14 /* Interrupt Status */
56 #define CDNS_UART_BAUDGEN 0x18 /* Baud Rate Generator */
57 #define CDNS_UART_RXTOUT 0x1C /* RX Timeout */
58 #define CDNS_UART_RXWM 0x20 /* RX FIFO Trigger Level */
59 #define CDNS_UART_MODEMCR 0x24 /* Modem Control */
60 #define CDNS_UART_MODEMSR 0x28 /* Modem Status */
61 #define CDNS_UART_SR 0x2C /* Channel Status */
62 #define CDNS_UART_FIFO 0x30 /* FIFO */
63 #define CDNS_UART_BAUDDIV 0x34 /* Baud Rate Divider */
64 #define CDNS_UART_FLOWDEL 0x38 /* Flow Delay */
65 #define CDNS_UART_IRRX_PWIDTH 0x3C /* IR Min Received Pulse Width */
66 #define CDNS_UART_IRTX_PWIDTH 0x40 /* IR Transmitted pulse Width */
67 #define CDNS_UART_TXWM 0x44 /* TX FIFO Trigger Level */
68 #define CDNS_UART_RXBS 0x48 /* RX FIFO byte status register */
70 /* Control Register Bit Definitions */
71 #define CDNS_UART_CR_STOPBRK 0x00000100 /* Stop TX break */
72 #define CDNS_UART_CR_STARTBRK 0x00000080 /* Set TX break */
73 #define CDNS_UART_CR_TX_DIS 0x00000020 /* TX disabled. */
74 #define CDNS_UART_CR_TX_EN 0x00000010 /* TX enabled */
75 #define CDNS_UART_CR_RX_DIS 0x00000008 /* RX disabled. */
76 #define CDNS_UART_CR_RX_EN 0x00000004 /* RX enabled */
77 #define CDNS_UART_CR_TXRST 0x00000002 /* TX logic reset */
78 #define CDNS_UART_CR_RXRST 0x00000001 /* RX logic reset */
79 #define CDNS_UART_CR_RST_TO 0x00000040 /* Restart Timeout Counter */
80 #define CDNS_UART_RXBS_PARITY 0x00000001 /* Parity error status */
81 #define CDNS_UART_RXBS_FRAMING 0x00000002 /* Framing error status */
82 #define CDNS_UART_RXBS_BRK 0x00000004 /* Overrun error status */
86 * The mode register (MR) defines the mode of transfer as well as the data
87 * format. If this register is modified during transmission or reception,
88 * data validity cannot be guaranteed.
90 #define CDNS_UART_MR_CLKSEL 0x00000001 /* Pre-scalar selection */
91 #define CDNS_UART_MR_CHMODE_L_LOOP 0x00000200 /* Local loop back mode */
92 #define CDNS_UART_MR_CHMODE_NORM 0x00000000 /* Normal mode */
93 #define CDNS_UART_MR_CHMODE_MASK 0x00000300 /* Mask for mode bits */
95 #define CDNS_UART_MR_STOPMODE_2_BIT 0x00000080 /* 2 stop bits */
96 #define CDNS_UART_MR_STOPMODE_1_BIT 0x00000000 /* 1 stop bit */
98 #define CDNS_UART_MR_PARITY_NONE 0x00000020 /* No parity mode */
99 #define CDNS_UART_MR_PARITY_MARK 0x00000018 /* Mark parity mode */
100 #define CDNS_UART_MR_PARITY_SPACE 0x00000010 /* Space parity mode */
101 #define CDNS_UART_MR_PARITY_ODD 0x00000008 /* Odd parity mode */
102 #define CDNS_UART_MR_PARITY_EVEN 0x00000000 /* Even parity mode */
104 #define CDNS_UART_MR_CHARLEN_6_BIT 0x00000006 /* 6 bits data */
105 #define CDNS_UART_MR_CHARLEN_7_BIT 0x00000004 /* 7 bits data */
106 #define CDNS_UART_MR_CHARLEN_8_BIT 0x00000000 /* 8 bits data */
109 * Interrupt Registers:
110 * Interrupt control logic uses the interrupt enable register (IER) and the
111 * interrupt disable register (IDR) to set the value of the bits in the
112 * interrupt mask register (IMR). The IMR determines whether to pass an
113 * interrupt to the interrupt status register (ISR).
114 * Writing a 1 to IER Enables an interrupt, writing a 1 to IDR disables an
115 * interrupt. IMR and ISR are read only, and IER and IDR are write only.
116 * Reading either IER or IDR returns 0x00.
117 * All four registers have the same bit definitions.
119 #define CDNS_UART_IXR_TOUT 0x00000100 /* RX Timeout error interrupt */
120 #define CDNS_UART_IXR_PARITY 0x00000080 /* Parity error interrupt */
121 #define CDNS_UART_IXR_FRAMING 0x00000040 /* Framing error interrupt */
122 #define CDNS_UART_IXR_OVERRUN 0x00000020 /* Overrun error interrupt */
123 #define CDNS_UART_IXR_TXFULL 0x00000010 /* TX FIFO Full interrupt */
124 #define CDNS_UART_IXR_TXEMPTY 0x00000008 /* TX FIFO empty interrupt */
125 #define CDNS_UART_ISR_RXEMPTY 0x00000002 /* RX FIFO empty interrupt */
126 #define CDNS_UART_IXR_RXTRIG 0x00000001 /* RX FIFO trigger interrupt */
127 #define CDNS_UART_IXR_RXFULL 0x00000004 /* RX FIFO full interrupt. */
128 #define CDNS_UART_IXR_RXEMPTY 0x00000002 /* RX FIFO empty interrupt. */
129 #define CDNS_UART_IXR_RXMASK 0x000021e7 /* Valid RX bit mask */
132 * Do not enable parity error interrupt for the following
133 * reason: When parity error interrupt is enabled, each Rx
134 * parity error always results in 2 events. The first one
135 * being parity error interrupt and the second one with a
136 * proper Rx interrupt with the incoming data. Disabling
137 * parity error interrupt ensures better handling of parity
138 * error events. With this change, for a parity error case, we
139 * get a Rx interrupt with parity error set in ISR register
140 * and we still handle parity errors in the desired way.
143 #define CDNS_UART_RX_IRQS (CDNS_UART_IXR_FRAMING | \
144 CDNS_UART_IXR_OVERRUN | \
145 CDNS_UART_IXR_RXTRIG | \
148 /* Goes in read_status_mask for break detection as the HW doesn't do it*/
149 #define CDNS_UART_IXR_BRK 0x00002000
151 #define CDNS_UART_RXBS_SUPPORT BIT(1)
153 * Modem Control register:
154 * The read/write Modem Control register controls the interface with the modem
155 * or data set, or a peripheral device emulating a modem.
157 #define CDNS_UART_MODEMCR_FCM 0x00000020 /* Automatic flow control mode */
158 #define CDNS_UART_MODEMCR_RTS 0x00000002 /* Request to send output control */
159 #define CDNS_UART_MODEMCR_DTR 0x00000001 /* Data Terminal Ready */
162 * Modem Status register:
163 * The read/write Modem Status register reports the interface with the modem
164 * or data set, or a peripheral device emulating a modem.
166 #define CDNS_UART_MODEMSR_DCD BIT(7) /* Data Carrier Detect */
167 #define CDNS_UART_MODEMSR_RI BIT(6) /* Ting Indicator */
168 #define CDNS_UART_MODEMSR_DSR BIT(5) /* Data Set Ready */
169 #define CDNS_UART_MODEMSR_CTS BIT(4) /* Clear To Send */
172 * Channel Status Register:
173 * The channel status register (CSR) is provided to enable the control logic
174 * to monitor the status of bits in the channel interrupt status register,
175 * even if these are masked out by the interrupt mask register.
177 #define CDNS_UART_SR_RXEMPTY 0x00000002 /* RX FIFO empty */
178 #define CDNS_UART_SR_TXEMPTY 0x00000008 /* TX FIFO empty */
179 #define CDNS_UART_SR_TXFULL 0x00000010 /* TX FIFO full */
180 #define CDNS_UART_SR_RXTRIG 0x00000001 /* Rx Trigger */
181 #define CDNS_UART_SR_TACTIVE 0x00000800 /* TX state machine active */
183 /* baud dividers min/max values */
184 #define CDNS_UART_BDIV_MIN 4
185 #define CDNS_UART_BDIV_MAX 255
186 #define CDNS_UART_CD_MAX 65535
187 #define UART_AUTOSUSPEND_TIMEOUT 3000
190 * struct cdns_uart - device data
191 * @port: Pointer to the UART port
192 * @uartclk: Reference clock
194 * @cdns_uart_driver: Pointer to UART driver
195 * @baud: Current baud rate
196 * @clk_rate_change_nb: Notifier block for clock changes
197 * @quirks: Flags for RXBS support.
198 * @cts_override: Modem control state override
199 * @gpiod_rts: Pointer to the gpio descriptor
200 * @rs485_tx_started: RS485 tx state
201 * @tx_timer: Timer for tx
202 * @rstc: Pointer to the reset control
205 struct uart_port
*port
;
208 struct uart_driver
*cdns_uart_driver
;
210 struct notifier_block clk_rate_change_nb
;
213 struct gpio_desc
*gpiod_rts
;
214 bool rs485_tx_started
;
215 struct hrtimer tx_timer
;
216 struct reset_control
*rstc
;
218 struct cdns_platform_data
{
222 static struct serial_rs485 cdns_rs485_supported
= {
223 .flags
= SER_RS485_ENABLED
| SER_RS485_RTS_ON_SEND
|
224 SER_RS485_RTS_AFTER_SEND
,
225 .delay_rts_before_send
= 1,
226 .delay_rts_after_send
= 1,
229 #define to_cdns_uart(_nb) container_of(_nb, struct cdns_uart, \
233 * cdns_uart_handle_rx - Handle the received bytes along with Rx errors.
234 * @dev_id: Id of the UART port
235 * @isrstatus: The interrupt status register value as read
238 static void cdns_uart_handle_rx(void *dev_id
, unsigned int isrstatus
)
240 struct uart_port
*port
= (struct uart_port
*)dev_id
;
241 struct cdns_uart
*cdns_uart
= port
->private_data
;
243 unsigned int rxbs_status
= 0;
244 unsigned int status_mask
;
245 unsigned int framerrprocessed
= 0;
246 char status
= TTY_NORMAL
;
247 bool is_rxbs_support
;
249 is_rxbs_support
= cdns_uart
->quirks
& CDNS_UART_RXBS_SUPPORT
;
251 while ((readl(port
->membase
+ CDNS_UART_SR
) &
252 CDNS_UART_SR_RXEMPTY
) != CDNS_UART_SR_RXEMPTY
) {
254 rxbs_status
= readl(port
->membase
+ CDNS_UART_RXBS
);
255 data
= readl(port
->membase
+ CDNS_UART_FIFO
);
258 * There is no hardware break detection in Zynq, so we interpret
259 * framing error with all-zeros data as a break sequence.
260 * Most of the time, there's another non-zero byte at the
261 * end of the sequence.
263 if (!is_rxbs_support
&& (isrstatus
& CDNS_UART_IXR_FRAMING
)) {
265 port
->read_status_mask
|= CDNS_UART_IXR_BRK
;
266 framerrprocessed
= 1;
270 if (is_rxbs_support
&& (rxbs_status
& CDNS_UART_RXBS_BRK
)) {
273 if (uart_handle_break(port
))
277 isrstatus
&= port
->read_status_mask
;
278 isrstatus
&= ~port
->ignore_status_mask
;
279 status_mask
= port
->read_status_mask
;
280 status_mask
&= ~port
->ignore_status_mask
;
283 (port
->read_status_mask
& CDNS_UART_IXR_BRK
)) {
284 port
->read_status_mask
&= ~CDNS_UART_IXR_BRK
;
286 if (uart_handle_break(port
))
290 if (uart_handle_sysrq_char(port
, data
))
293 if (is_rxbs_support
) {
294 if ((rxbs_status
& CDNS_UART_RXBS_PARITY
)
295 && (status_mask
& CDNS_UART_IXR_PARITY
)) {
296 port
->icount
.parity
++;
299 if ((rxbs_status
& CDNS_UART_RXBS_FRAMING
)
300 && (status_mask
& CDNS_UART_IXR_PARITY
)) {
301 port
->icount
.frame
++;
305 if (isrstatus
& CDNS_UART_IXR_PARITY
) {
306 port
->icount
.parity
++;
309 if ((isrstatus
& CDNS_UART_IXR_FRAMING
) &&
311 port
->icount
.frame
++;
315 if (isrstatus
& CDNS_UART_IXR_OVERRUN
) {
316 port
->icount
.overrun
++;
317 tty_insert_flip_char(&port
->state
->port
, 0,
320 tty_insert_flip_char(&port
->state
->port
, data
, status
);
324 tty_flip_buffer_push(&port
->state
->port
);
328 * cdns_rts_gpio_enable - Configure RTS/GPIO to high/low
329 * @cdns_uart: Handle to the cdns_uart
330 * @enable: Value to be set to RTS/GPIO
332 static void cdns_rts_gpio_enable(struct cdns_uart
*cdns_uart
, bool enable
)
336 if (cdns_uart
->gpiod_rts
) {
337 gpiod_set_value(cdns_uart
->gpiod_rts
, enable
);
339 val
= readl(cdns_uart
->port
->membase
+ CDNS_UART_MODEMCR
);
341 val
|= CDNS_UART_MODEMCR_RTS
;
343 val
&= ~CDNS_UART_MODEMCR_RTS
;
344 writel(val
, cdns_uart
->port
->membase
+ CDNS_UART_MODEMCR
);
349 * cdns_rs485_tx_setup - Tx setup specific to rs485
350 * @cdns_uart: Handle to the cdns_uart
352 static void cdns_rs485_tx_setup(struct cdns_uart
*cdns_uart
)
356 enable
= cdns_uart
->port
->rs485
.flags
& SER_RS485_RTS_ON_SEND
;
357 cdns_rts_gpio_enable(cdns_uart
, enable
);
359 cdns_uart
->rs485_tx_started
= true;
363 * cdns_rs485_rx_setup - Rx setup specific to rs485
364 * @cdns_uart: Handle to the cdns_uart
366 static void cdns_rs485_rx_setup(struct cdns_uart
*cdns_uart
)
370 enable
= cdns_uart
->port
->rs485
.flags
& SER_RS485_RTS_AFTER_SEND
;
371 cdns_rts_gpio_enable(cdns_uart
, enable
);
373 cdns_uart
->rs485_tx_started
= false;
377 * cdns_uart_tx_empty - Check whether TX is empty
378 * @port: Handle to the uart port structure
380 * Return: TIOCSER_TEMT on success, 0 otherwise
382 static unsigned int cdns_uart_tx_empty(struct uart_port
*port
)
386 status
= readl(port
->membase
+ CDNS_UART_SR
);
387 status
&= (CDNS_UART_SR_TXEMPTY
| CDNS_UART_SR_TACTIVE
);
388 return (status
== CDNS_UART_SR_TXEMPTY
) ? TIOCSER_TEMT
: 0;
392 * cdns_rs485_rx_callback - Timer rx callback handler for rs485.
393 * @t: Handle to the hrtimer structure
395 static enum hrtimer_restart
cdns_rs485_rx_callback(struct hrtimer
*t
)
397 struct cdns_uart
*cdns_uart
= container_of(t
, struct cdns_uart
, tx_timer
);
400 * Default Rx should be setup, because Rx signaling path
401 * need to enable to receive data.
403 cdns_rs485_rx_setup(cdns_uart
);
405 return HRTIMER_NORESTART
;
409 * cdns_calc_after_tx_delay - calculate delay required for after tx.
410 * @cdns_uart: Handle to the cdns_uart
412 static u64
cdns_calc_after_tx_delay(struct cdns_uart
*cdns_uart
)
415 * Frame time + stop bit time + rs485.delay_rts_after_send
417 return cdns_uart
->port
->frame_time
418 + DIV_ROUND_UP(cdns_uart
->port
->frame_time
, 7)
419 + (u64
)cdns_uart
->port
->rs485
.delay_rts_after_send
* NSEC_PER_MSEC
;
423 * cdns_uart_handle_tx - Handle the bytes to be transmitted.
424 * @dev_id: Id of the UART port
427 static void cdns_uart_handle_tx(void *dev_id
)
429 struct uart_port
*port
= (struct uart_port
*)dev_id
;
430 struct cdns_uart
*cdns_uart
= port
->private_data
;
431 struct tty_port
*tport
= &port
->state
->port
;
432 unsigned int numbytes
;
435 if (kfifo_is_empty(&tport
->xmit_fifo
) || uart_tx_stopped(port
)) {
436 /* Disable the TX Empty interrupt */
437 writel(CDNS_UART_IXR_TXEMPTY
, port
->membase
+ CDNS_UART_IDR
);
441 numbytes
= port
->fifosize
;
443 !(readl(port
->membase
+ CDNS_UART_SR
) & CDNS_UART_SR_TXFULL
) &&
444 uart_fifo_get(port
, &ch
)) {
445 writel(ch
, port
->membase
+ CDNS_UART_FIFO
);
449 if (kfifo_len(&tport
->xmit_fifo
) < WAKEUP_CHARS
)
450 uart_write_wakeup(port
);
452 /* Enable the TX Empty interrupt */
453 writel(CDNS_UART_IXR_TXEMPTY
, cdns_uart
->port
->membase
+ CDNS_UART_IER
);
455 if (cdns_uart
->port
->rs485
.flags
& SER_RS485_ENABLED
&&
456 (kfifo_is_empty(&tport
->xmit_fifo
) || uart_tx_stopped(port
))) {
457 cdns_uart
->tx_timer
.function
= &cdns_rs485_rx_callback
;
458 hrtimer_start(&cdns_uart
->tx_timer
,
459 ns_to_ktime(cdns_calc_after_tx_delay(cdns_uart
)), HRTIMER_MODE_REL
);
464 * cdns_uart_isr - Interrupt handler
466 * @dev_id: Id of the port
470 static irqreturn_t
cdns_uart_isr(int irq
, void *dev_id
)
472 struct uart_port
*port
= (struct uart_port
*)dev_id
;
473 unsigned int isrstatus
;
475 uart_port_lock(port
);
477 /* Read the interrupt status register to determine which
478 * interrupt(s) is/are active and clear them.
480 isrstatus
= readl(port
->membase
+ CDNS_UART_ISR
);
481 writel(isrstatus
, port
->membase
+ CDNS_UART_ISR
);
483 if (isrstatus
& CDNS_UART_IXR_TXEMPTY
) {
484 cdns_uart_handle_tx(dev_id
);
485 isrstatus
&= ~CDNS_UART_IXR_TXEMPTY
;
488 isrstatus
&= port
->read_status_mask
;
489 isrstatus
&= ~port
->ignore_status_mask
;
491 * Skip RX processing if RX is disabled as RXEMPTY will never be set
492 * as read bytes will not be removed from the FIFO.
494 if (isrstatus
& CDNS_UART_IXR_RXMASK
&&
495 !(readl(port
->membase
+ CDNS_UART_CR
) & CDNS_UART_CR_RX_DIS
))
496 cdns_uart_handle_rx(dev_id
, isrstatus
);
498 uart_port_unlock(port
);
503 * cdns_uart_calc_baud_divs - Calculate baud rate divisors
504 * @clk: UART module input clock
505 * @baud: Desired baud rate
506 * @rbdiv: BDIV value (return value)
507 * @rcd: CD value (return value)
508 * @div8: Value for clk_sel bit in mod (return value)
509 * Return: baud rate, requested baud when possible, or actual baud when there
510 * was too much error, zero if no valid divisors are found.
512 * Formula to obtain baud rate is
513 * baud_tx/rx rate = clk/CD * (BDIV + 1)
514 * input_clk = (Uart User Defined Clock or Apb Clock)
515 * depends on UCLKEN in MR Reg
516 * clk = input_clk or input_clk/8;
517 * depends on CLKS in MR reg
518 * CD and BDIV depends on values in
519 * baud rate generate register
520 * baud rate clock divisor register
522 static unsigned int cdns_uart_calc_baud_divs(unsigned int clk
,
523 unsigned int baud
, u32
*rbdiv
, u32
*rcd
, int *div8
)
526 unsigned int calc_baud
;
527 unsigned int bestbaud
= 0;
528 unsigned int bauderror
;
529 unsigned int besterror
= ~0;
531 if (baud
< clk
/ ((CDNS_UART_BDIV_MAX
+ 1) * CDNS_UART_CD_MAX
)) {
538 for (bdiv
= CDNS_UART_BDIV_MIN
; bdiv
<= CDNS_UART_BDIV_MAX
; bdiv
++) {
539 cd
= DIV_ROUND_CLOSEST(clk
, baud
* (bdiv
+ 1));
540 if (cd
< 1 || cd
> CDNS_UART_CD_MAX
)
543 calc_baud
= clk
/ (cd
* (bdiv
+ 1));
545 if (baud
> calc_baud
)
546 bauderror
= baud
- calc_baud
;
548 bauderror
= calc_baud
- baud
;
550 if (besterror
> bauderror
) {
553 bestbaud
= calc_baud
;
554 besterror
= bauderror
;
557 /* use the values when percent error is acceptable */
558 if (((besterror
* 100) / baud
) < 3)
565 * cdns_uart_set_baud_rate - Calculate and set the baud rate
566 * @port: Handle to the uart port structure
567 * @baud: Baud rate to set
568 * Return: baud rate, requested baud when possible, or actual baud when there
569 * was too much error, zero if no valid divisors are found.
571 static unsigned int cdns_uart_set_baud_rate(struct uart_port
*port
,
574 unsigned int calc_baud
;
575 u32 cd
= 0, bdiv
= 0;
578 struct cdns_uart
*cdns_uart
= port
->private_data
;
580 calc_baud
= cdns_uart_calc_baud_divs(port
->uartclk
, baud
, &bdiv
, &cd
,
583 /* Write new divisors to hardware */
584 mreg
= readl(port
->membase
+ CDNS_UART_MR
);
586 mreg
|= CDNS_UART_MR_CLKSEL
;
588 mreg
&= ~CDNS_UART_MR_CLKSEL
;
589 writel(mreg
, port
->membase
+ CDNS_UART_MR
);
590 writel(cd
, port
->membase
+ CDNS_UART_BAUDGEN
);
591 writel(bdiv
, port
->membase
+ CDNS_UART_BAUDDIV
);
592 cdns_uart
->baud
= baud
;
597 #ifdef CONFIG_COMMON_CLK
599 * cdns_uart_clk_notifier_cb - Clock notifier callback
600 * @nb: Notifier block
601 * @event: Notify event
602 * @data: Notifier data
603 * Return: NOTIFY_OK or NOTIFY_DONE on success, NOTIFY_BAD on error.
605 static int cdns_uart_clk_notifier_cb(struct notifier_block
*nb
,
606 unsigned long event
, void *data
)
609 struct uart_port
*port
;
611 struct clk_notifier_data
*ndata
= data
;
612 struct cdns_uart
*cdns_uart
= to_cdns_uart(nb
);
615 port
= cdns_uart
->port
;
620 case PRE_RATE_CHANGE
:
626 * Find out if current baud-rate can be achieved with new clock
629 if (!cdns_uart_calc_baud_divs(ndata
->new_rate
, cdns_uart
->baud
,
630 &bdiv
, &cd
, &div8
)) {
631 dev_warn(port
->dev
, "clock rate change rejected\n");
635 uart_port_lock_irqsave(cdns_uart
->port
, &flags
);
637 /* Disable the TX and RX to set baud rate */
638 ctrl_reg
= readl(port
->membase
+ CDNS_UART_CR
);
639 ctrl_reg
|= CDNS_UART_CR_TX_DIS
| CDNS_UART_CR_RX_DIS
;
640 writel(ctrl_reg
, port
->membase
+ CDNS_UART_CR
);
642 uart_port_unlock_irqrestore(cdns_uart
->port
, flags
);
646 case POST_RATE_CHANGE
:
648 * Set clk dividers to generate correct baud with new clock
652 uart_port_lock_irqsave(cdns_uart
->port
, &flags
);
655 port
->uartclk
= ndata
->new_rate
;
657 cdns_uart
->baud
= cdns_uart_set_baud_rate(cdns_uart
->port
,
660 case ABORT_RATE_CHANGE
:
662 uart_port_lock_irqsave(cdns_uart
->port
, &flags
);
664 /* Set TX/RX Reset */
665 ctrl_reg
= readl(port
->membase
+ CDNS_UART_CR
);
666 ctrl_reg
|= CDNS_UART_CR_TXRST
| CDNS_UART_CR_RXRST
;
667 writel(ctrl_reg
, port
->membase
+ CDNS_UART_CR
);
669 while (readl(port
->membase
+ CDNS_UART_CR
) &
670 (CDNS_UART_CR_TXRST
| CDNS_UART_CR_RXRST
))
674 * Clear the RX disable and TX disable bits and then set the TX
675 * enable bit and RX enable bit to enable the transmitter and
678 writel(rx_timeout
, port
->membase
+ CDNS_UART_RXTOUT
);
679 ctrl_reg
= readl(port
->membase
+ CDNS_UART_CR
);
680 ctrl_reg
&= ~(CDNS_UART_CR_TX_DIS
| CDNS_UART_CR_RX_DIS
);
681 ctrl_reg
|= CDNS_UART_CR_TX_EN
| CDNS_UART_CR_RX_EN
;
682 writel(ctrl_reg
, port
->membase
+ CDNS_UART_CR
);
684 uart_port_unlock_irqrestore(cdns_uart
->port
, flags
);
694 * cdns_rs485_tx_callback - Timer tx callback handler for rs485.
695 * @t: Handle to the hrtimer structure
697 static enum hrtimer_restart
cdns_rs485_tx_callback(struct hrtimer
*t
)
699 struct cdns_uart
*cdns_uart
= container_of(t
, struct cdns_uart
, tx_timer
);
701 uart_port_lock(cdns_uart
->port
);
702 cdns_uart_handle_tx(cdns_uart
->port
);
703 uart_port_unlock(cdns_uart
->port
);
705 return HRTIMER_NORESTART
;
709 * cdns_uart_start_tx - Start transmitting bytes
710 * @port: Handle to the uart port structure
712 static void cdns_uart_start_tx(struct uart_port
*port
)
715 struct cdns_uart
*cdns_uart
= port
->private_data
;
717 if (uart_tx_stopped(port
))
721 * Set the TX enable bit and clear the TX disable bit to enable the
724 status
= readl(port
->membase
+ CDNS_UART_CR
);
725 status
&= ~CDNS_UART_CR_TX_DIS
;
726 status
|= CDNS_UART_CR_TX_EN
;
727 writel(status
, port
->membase
+ CDNS_UART_CR
);
729 if (kfifo_is_empty(&port
->state
->port
.xmit_fifo
))
732 /* Clear the TX Empty interrupt */
733 writel(CDNS_UART_IXR_TXEMPTY
, port
->membase
+ CDNS_UART_ISR
);
735 if (cdns_uart
->port
->rs485
.flags
& SER_RS485_ENABLED
) {
736 if (!cdns_uart
->rs485_tx_started
) {
737 cdns_uart
->tx_timer
.function
= &cdns_rs485_tx_callback
;
738 cdns_rs485_tx_setup(cdns_uart
);
739 return hrtimer_start(&cdns_uart
->tx_timer
,
740 ms_to_ktime(port
->rs485
.delay_rts_before_send
),
744 cdns_uart_handle_tx(port
);
748 * cdns_uart_stop_tx - Stop TX
749 * @port: Handle to the uart port structure
751 static void cdns_uart_stop_tx(struct uart_port
*port
)
754 struct cdns_uart
*cdns_uart
= port
->private_data
;
756 if (cdns_uart
->port
->rs485
.flags
& SER_RS485_ENABLED
)
757 cdns_rs485_rx_setup(cdns_uart
);
759 regval
= readl(port
->membase
+ CDNS_UART_CR
);
760 regval
|= CDNS_UART_CR_TX_DIS
;
761 /* Disable the transmitter */
762 writel(regval
, port
->membase
+ CDNS_UART_CR
);
766 * cdns_uart_stop_rx - Stop RX
767 * @port: Handle to the uart port structure
769 static void cdns_uart_stop_rx(struct uart_port
*port
)
773 /* Disable RX IRQs */
774 writel(CDNS_UART_RX_IRQS
, port
->membase
+ CDNS_UART_IDR
);
776 /* Disable the receiver */
777 regval
= readl(port
->membase
+ CDNS_UART_CR
);
778 regval
|= CDNS_UART_CR_RX_DIS
;
779 writel(regval
, port
->membase
+ CDNS_UART_CR
);
783 * cdns_uart_break_ctl - Based on the input ctl we have to start or stop
784 * transmitting char breaks
785 * @port: Handle to the uart port structure
786 * @ctl: Value based on which start or stop decision is taken
788 static void cdns_uart_break_ctl(struct uart_port
*port
, int ctl
)
793 uart_port_lock_irqsave(port
, &flags
);
795 status
= readl(port
->membase
+ CDNS_UART_CR
);
798 writel(CDNS_UART_CR_STARTBRK
| (~CDNS_UART_CR_STOPBRK
& status
),
799 port
->membase
+ CDNS_UART_CR
);
801 if ((status
& CDNS_UART_CR_STOPBRK
) == 0)
802 writel(CDNS_UART_CR_STOPBRK
| status
,
803 port
->membase
+ CDNS_UART_CR
);
805 uart_port_unlock_irqrestore(port
, flags
);
809 * cdns_uart_set_termios - termios operations, handling data length, parity,
810 * stop bits, flow control, baud rate
811 * @port: Handle to the uart port structure
812 * @termios: Handle to the input termios structure
813 * @old: Values of the previously saved termios structure
815 static void cdns_uart_set_termios(struct uart_port
*port
,
816 struct ktermios
*termios
,
817 const struct ktermios
*old
)
820 unsigned int baud
, minbaud
, maxbaud
;
822 unsigned int ctrl_reg
, mode_reg
;
824 uart_port_lock_irqsave(port
, &flags
);
826 /* Disable the TX and RX to set baud rate */
827 ctrl_reg
= readl(port
->membase
+ CDNS_UART_CR
);
828 ctrl_reg
|= CDNS_UART_CR_TX_DIS
| CDNS_UART_CR_RX_DIS
;
829 writel(ctrl_reg
, port
->membase
+ CDNS_UART_CR
);
832 * Min baud rate = 6bps and Max Baud Rate is 10Mbps for 100Mhz clk
833 * min and max baud should be calculated here based on port->uartclk.
834 * this way we get a valid baud and can safely call set_baud()
836 minbaud
= port
->uartclk
/
837 ((CDNS_UART_BDIV_MAX
+ 1) * CDNS_UART_CD_MAX
* 8);
838 maxbaud
= port
->uartclk
/ (CDNS_UART_BDIV_MIN
+ 1);
839 baud
= uart_get_baud_rate(port
, termios
, old
, minbaud
, maxbaud
);
840 baud
= cdns_uart_set_baud_rate(port
, baud
);
841 if (tty_termios_baud_rate(termios
))
842 tty_termios_encode_baud_rate(termios
, baud
, baud
);
844 /* Update the per-port timeout. */
845 uart_update_timeout(port
, termios
->c_cflag
, baud
);
847 /* Set TX/RX Reset */
848 ctrl_reg
= readl(port
->membase
+ CDNS_UART_CR
);
849 ctrl_reg
|= CDNS_UART_CR_TXRST
| CDNS_UART_CR_RXRST
;
850 writel(ctrl_reg
, port
->membase
+ CDNS_UART_CR
);
852 while (readl(port
->membase
+ CDNS_UART_CR
) &
853 (CDNS_UART_CR_TXRST
| CDNS_UART_CR_RXRST
))
857 * Clear the RX disable and TX disable bits and then set the TX enable
858 * bit and RX enable bit to enable the transmitter and receiver.
860 ctrl_reg
= readl(port
->membase
+ CDNS_UART_CR
);
861 ctrl_reg
&= ~(CDNS_UART_CR_TX_DIS
| CDNS_UART_CR_RX_DIS
);
862 ctrl_reg
|= CDNS_UART_CR_TX_EN
| CDNS_UART_CR_RX_EN
;
863 writel(ctrl_reg
, port
->membase
+ CDNS_UART_CR
);
865 writel(rx_timeout
, port
->membase
+ CDNS_UART_RXTOUT
);
867 port
->read_status_mask
= CDNS_UART_IXR_TXEMPTY
| CDNS_UART_IXR_RXTRIG
|
868 CDNS_UART_IXR_OVERRUN
| CDNS_UART_IXR_TOUT
;
869 port
->ignore_status_mask
= 0;
871 if (termios
->c_iflag
& INPCK
)
872 port
->read_status_mask
|= CDNS_UART_IXR_PARITY
|
873 CDNS_UART_IXR_FRAMING
;
875 if (termios
->c_iflag
& IGNPAR
)
876 port
->ignore_status_mask
|= CDNS_UART_IXR_PARITY
|
877 CDNS_UART_IXR_FRAMING
| CDNS_UART_IXR_OVERRUN
;
879 /* ignore all characters if CREAD is not set */
880 if ((termios
->c_cflag
& CREAD
) == 0)
881 port
->ignore_status_mask
|= CDNS_UART_IXR_RXTRIG
|
882 CDNS_UART_IXR_TOUT
| CDNS_UART_IXR_PARITY
|
883 CDNS_UART_IXR_FRAMING
| CDNS_UART_IXR_OVERRUN
;
885 mode_reg
= readl(port
->membase
+ CDNS_UART_MR
);
887 /* Handling Data Size */
888 switch (termios
->c_cflag
& CSIZE
) {
890 cval
|= CDNS_UART_MR_CHARLEN_6_BIT
;
893 cval
|= CDNS_UART_MR_CHARLEN_7_BIT
;
897 cval
|= CDNS_UART_MR_CHARLEN_8_BIT
;
898 termios
->c_cflag
&= ~CSIZE
;
899 termios
->c_cflag
|= CS8
;
903 /* Handling Parity and Stop Bits length */
904 if (termios
->c_cflag
& CSTOPB
)
905 cval
|= CDNS_UART_MR_STOPMODE_2_BIT
; /* 2 STOP bits */
907 cval
|= CDNS_UART_MR_STOPMODE_1_BIT
; /* 1 STOP bit */
909 if (termios
->c_cflag
& PARENB
) {
910 /* Mark or Space parity */
911 if (termios
->c_cflag
& CMSPAR
) {
912 if (termios
->c_cflag
& PARODD
)
913 cval
|= CDNS_UART_MR_PARITY_MARK
;
915 cval
|= CDNS_UART_MR_PARITY_SPACE
;
917 if (termios
->c_cflag
& PARODD
)
918 cval
|= CDNS_UART_MR_PARITY_ODD
;
920 cval
|= CDNS_UART_MR_PARITY_EVEN
;
923 cval
|= CDNS_UART_MR_PARITY_NONE
;
925 cval
|= mode_reg
& 1;
926 writel(cval
, port
->membase
+ CDNS_UART_MR
);
928 cval
= readl(port
->membase
+ CDNS_UART_MODEMCR
);
929 if (termios
->c_cflag
& CRTSCTS
)
930 cval
|= CDNS_UART_MODEMCR_FCM
;
932 cval
&= ~CDNS_UART_MODEMCR_FCM
;
933 writel(cval
, port
->membase
+ CDNS_UART_MODEMCR
);
935 uart_port_unlock_irqrestore(port
, flags
);
939 * cdns_uart_startup - Called when an application opens a cdns_uart port
940 * @port: Handle to the uart port structure
942 * Return: 0 on success, negative errno otherwise
944 static int cdns_uart_startup(struct uart_port
*port
)
946 struct cdns_uart
*cdns_uart
= port
->private_data
;
950 unsigned int status
= 0;
952 is_brk_support
= cdns_uart
->quirks
& CDNS_UART_RXBS_SUPPORT
;
954 ret
= reset_control_deassert(cdns_uart
->rstc
);
958 uart_port_lock_irqsave(port
, &flags
);
960 /* Disable the TX and RX */
961 writel(CDNS_UART_CR_TX_DIS
| CDNS_UART_CR_RX_DIS
,
962 port
->membase
+ CDNS_UART_CR
);
964 /* Set the Control Register with TX/RX Enable, TX/RX Reset,
967 writel(CDNS_UART_CR_TXRST
| CDNS_UART_CR_RXRST
,
968 port
->membase
+ CDNS_UART_CR
);
970 while (readl(port
->membase
+ CDNS_UART_CR
) &
971 (CDNS_UART_CR_TXRST
| CDNS_UART_CR_RXRST
))
974 if (cdns_uart
->port
->rs485
.flags
& SER_RS485_ENABLED
)
975 cdns_rs485_rx_setup(cdns_uart
);
978 * Clear the RX disable bit and then set the RX enable bit to enable
981 status
= readl(port
->membase
+ CDNS_UART_CR
);
982 status
&= ~CDNS_UART_CR_RX_DIS
;
983 status
|= CDNS_UART_CR_RX_EN
;
984 writel(status
, port
->membase
+ CDNS_UART_CR
);
986 /* Set the Mode Register with normal mode,8 data bits,1 stop bit,
989 writel(CDNS_UART_MR_CHMODE_NORM
| CDNS_UART_MR_STOPMODE_1_BIT
990 | CDNS_UART_MR_PARITY_NONE
| CDNS_UART_MR_CHARLEN_8_BIT
,
991 port
->membase
+ CDNS_UART_MR
);
994 * Set the RX FIFO Trigger level to use most of the FIFO, but it
995 * can be tuned with a module parameter
997 writel(rx_trigger_level
, port
->membase
+ CDNS_UART_RXWM
);
1000 * Receive Timeout register is enabled but it
1001 * can be tuned with a module parameter
1003 writel(rx_timeout
, port
->membase
+ CDNS_UART_RXTOUT
);
1005 /* Clear out any pending interrupts before enabling them */
1006 writel(readl(port
->membase
+ CDNS_UART_ISR
),
1007 port
->membase
+ CDNS_UART_ISR
);
1009 uart_port_unlock_irqrestore(port
, flags
);
1011 ret
= request_irq(port
->irq
, cdns_uart_isr
, 0, CDNS_UART_NAME
, port
);
1013 dev_err(port
->dev
, "request_irq '%d' failed with %d\n",
1018 /* Set the Interrupt Registers with desired interrupts */
1020 writel(CDNS_UART_RX_IRQS
| CDNS_UART_IXR_BRK
,
1021 port
->membase
+ CDNS_UART_IER
);
1023 writel(CDNS_UART_RX_IRQS
, port
->membase
+ CDNS_UART_IER
);
1029 * cdns_uart_shutdown - Called when an application closes a cdns_uart port
1030 * @port: Handle to the uart port structure
1032 static void cdns_uart_shutdown(struct uart_port
*port
)
1035 unsigned long flags
;
1036 struct cdns_uart
*cdns_uart
= port
->private_data
;
1038 if (cdns_uart
->port
->rs485
.flags
& SER_RS485_ENABLED
)
1039 hrtimer_cancel(&cdns_uart
->tx_timer
);
1041 uart_port_lock_irqsave(port
, &flags
);
1043 /* Disable interrupts */
1044 status
= readl(port
->membase
+ CDNS_UART_IMR
);
1045 writel(status
, port
->membase
+ CDNS_UART_IDR
);
1046 writel(0xffffffff, port
->membase
+ CDNS_UART_ISR
);
1048 /* Disable the TX and RX */
1049 writel(CDNS_UART_CR_TX_DIS
| CDNS_UART_CR_RX_DIS
,
1050 port
->membase
+ CDNS_UART_CR
);
1052 uart_port_unlock_irqrestore(port
, flags
);
1054 free_irq(port
->irq
, port
);
1058 * cdns_uart_type - Set UART type to cdns_uart port
1059 * @port: Handle to the uart port structure
1061 * Return: string on success, NULL otherwise
1063 static const char *cdns_uart_type(struct uart_port
*port
)
1065 return port
->type
== PORT_XUARTPS
? CDNS_UART_NAME
: NULL
;
1069 * cdns_uart_verify_port - Verify the port params
1070 * @port: Handle to the uart port structure
1071 * @ser: Handle to the structure whose members are compared
1073 * Return: 0 on success, negative errno otherwise.
1075 static int cdns_uart_verify_port(struct uart_port
*port
,
1076 struct serial_struct
*ser
)
1078 if (ser
->type
!= PORT_UNKNOWN
&& ser
->type
!= PORT_XUARTPS
)
1080 if (port
->irq
!= ser
->irq
)
1082 if (ser
->io_type
!= UPIO_MEM
)
1084 if (port
->iobase
!= ser
->port
)
1092 * cdns_uart_request_port - Claim the memory region attached to cdns_uart port,
1093 * called when the driver adds a cdns_uart port via
1094 * uart_add_one_port()
1095 * @port: Handle to the uart port structure
1097 * Return: 0 on success, negative errno otherwise.
1099 static int cdns_uart_request_port(struct uart_port
*port
)
1101 if (!request_mem_region(port
->mapbase
, CDNS_UART_REGISTER_SPACE
,
1106 port
->membase
= ioremap(port
->mapbase
, CDNS_UART_REGISTER_SPACE
);
1107 if (!port
->membase
) {
1108 dev_err(port
->dev
, "Unable to map registers\n");
1109 release_mem_region(port
->mapbase
, CDNS_UART_REGISTER_SPACE
);
1116 * cdns_uart_release_port - Release UART port
1117 * @port: Handle to the uart port structure
1119 * Release the memory region attached to a cdns_uart port. Called when the
1120 * driver removes a cdns_uart port via uart_remove_one_port().
1122 static void cdns_uart_release_port(struct uart_port
*port
)
1124 release_mem_region(port
->mapbase
, CDNS_UART_REGISTER_SPACE
);
1125 iounmap(port
->membase
);
1126 port
->membase
= NULL
;
1130 * cdns_uart_config_port - Configure UART port
1131 * @port: Handle to the uart port structure
1134 static void cdns_uart_config_port(struct uart_port
*port
, int flags
)
1136 if (flags
& UART_CONFIG_TYPE
&& cdns_uart_request_port(port
) == 0)
1137 port
->type
= PORT_XUARTPS
;
1141 * cdns_uart_get_mctrl - Get the modem control state
1142 * @port: Handle to the uart port structure
1144 * Return: the modem control state
1146 static unsigned int cdns_uart_get_mctrl(struct uart_port
*port
)
1149 unsigned int mctrl
= 0;
1150 struct cdns_uart
*cdns_uart_data
= port
->private_data
;
1152 if (cdns_uart_data
->cts_override
)
1153 return TIOCM_CTS
| TIOCM_DSR
| TIOCM_CAR
;
1155 val
= readl(port
->membase
+ CDNS_UART_MODEMSR
);
1156 if (val
& CDNS_UART_MODEMSR_CTS
)
1158 if (val
& CDNS_UART_MODEMSR_DSR
)
1160 if (val
& CDNS_UART_MODEMSR_RI
)
1162 if (val
& CDNS_UART_MODEMSR_DCD
)
1168 static void cdns_uart_set_mctrl(struct uart_port
*port
, unsigned int mctrl
)
1172 struct cdns_uart
*cdns_uart_data
= port
->private_data
;
1174 if (cdns_uart_data
->cts_override
)
1177 val
= readl(port
->membase
+ CDNS_UART_MODEMCR
);
1178 mode_reg
= readl(port
->membase
+ CDNS_UART_MR
);
1180 val
&= ~(CDNS_UART_MODEMCR_RTS
| CDNS_UART_MODEMCR_DTR
);
1181 mode_reg
&= ~CDNS_UART_MR_CHMODE_MASK
;
1183 if (mctrl
& TIOCM_RTS
)
1184 val
|= CDNS_UART_MODEMCR_RTS
;
1185 if (cdns_uart_data
->gpiod_rts
)
1186 gpiod_set_value(cdns_uart_data
->gpiod_rts
, !(mctrl
& TIOCM_RTS
));
1187 if (mctrl
& TIOCM_DTR
)
1188 val
|= CDNS_UART_MODEMCR_DTR
;
1189 if (mctrl
& TIOCM_LOOP
)
1190 mode_reg
|= CDNS_UART_MR_CHMODE_L_LOOP
;
1192 mode_reg
|= CDNS_UART_MR_CHMODE_NORM
;
1194 writel(val
, port
->membase
+ CDNS_UART_MODEMCR
);
1195 writel(mode_reg
, port
->membase
+ CDNS_UART_MR
);
1198 #ifdef CONFIG_CONSOLE_POLL
1199 static int cdns_uart_poll_get_char(struct uart_port
*port
)
1202 unsigned long flags
;
1204 uart_port_lock_irqsave(port
, &flags
);
1206 /* Check if FIFO is empty */
1207 if (readl(port
->membase
+ CDNS_UART_SR
) & CDNS_UART_SR_RXEMPTY
)
1209 else /* Read a character */
1210 c
= (unsigned char) readl(port
->membase
+ CDNS_UART_FIFO
);
1212 uart_port_unlock_irqrestore(port
, flags
);
1217 static void cdns_uart_poll_put_char(struct uart_port
*port
, unsigned char c
)
1219 unsigned long flags
;
1221 uart_port_lock_irqsave(port
, &flags
);
1223 /* Wait until FIFO is empty */
1224 while (!(readl(port
->membase
+ CDNS_UART_SR
) & CDNS_UART_SR_TXEMPTY
))
1227 /* Write a character */
1228 writel(c
, port
->membase
+ CDNS_UART_FIFO
);
1230 /* Wait until FIFO is empty */
1231 while (!(readl(port
->membase
+ CDNS_UART_SR
) & CDNS_UART_SR_TXEMPTY
))
1234 uart_port_unlock_irqrestore(port
, flags
);
1238 static void cdns_uart_pm(struct uart_port
*port
, unsigned int state
,
1239 unsigned int oldstate
)
1242 case UART_PM_STATE_OFF
:
1243 pm_runtime_mark_last_busy(port
->dev
);
1244 pm_runtime_put_autosuspend(port
->dev
);
1247 pm_runtime_get_sync(port
->dev
);
1252 static const struct uart_ops cdns_uart_ops
= {
1253 .set_mctrl
= cdns_uart_set_mctrl
,
1254 .get_mctrl
= cdns_uart_get_mctrl
,
1255 .start_tx
= cdns_uart_start_tx
,
1256 .stop_tx
= cdns_uart_stop_tx
,
1257 .stop_rx
= cdns_uart_stop_rx
,
1258 .tx_empty
= cdns_uart_tx_empty
,
1259 .break_ctl
= cdns_uart_break_ctl
,
1260 .set_termios
= cdns_uart_set_termios
,
1261 .startup
= cdns_uart_startup
,
1262 .shutdown
= cdns_uart_shutdown
,
1264 .type
= cdns_uart_type
,
1265 .verify_port
= cdns_uart_verify_port
,
1266 .request_port
= cdns_uart_request_port
,
1267 .release_port
= cdns_uart_release_port
,
1268 .config_port
= cdns_uart_config_port
,
1269 #ifdef CONFIG_CONSOLE_POLL
1270 .poll_get_char
= cdns_uart_poll_get_char
,
1271 .poll_put_char
= cdns_uart_poll_put_char
,
1275 static struct uart_driver cdns_uart_uart_driver
;
1277 #ifdef CONFIG_SERIAL_XILINX_PS_UART_CONSOLE
1279 * cdns_uart_console_putchar - write the character to the FIFO buffer
1280 * @port: Handle to the uart port structure
1281 * @ch: Character to be written
1283 static void cdns_uart_console_putchar(struct uart_port
*port
, unsigned char ch
)
1285 unsigned int ctrl_reg
;
1286 unsigned long timeout
;
1288 timeout
= jiffies
+ msecs_to_jiffies(1000);
1290 ctrl_reg
= readl(port
->membase
+ CDNS_UART_CR
);
1291 if (!(ctrl_reg
& CDNS_UART_CR_TX_DIS
))
1293 if (time_after(jiffies
, timeout
)) {
1295 "timeout waiting for Enable\n");
1301 timeout
= jiffies
+ msecs_to_jiffies(1000);
1303 ctrl_reg
= readl(port
->membase
+ CDNS_UART_SR
);
1305 if (!(ctrl_reg
& CDNS_UART_SR_TXFULL
))
1307 if (time_after(jiffies
, timeout
)) {
1309 "timeout waiting for TX fifo\n");
1314 writel(ch
, port
->membase
+ CDNS_UART_FIFO
);
1317 static void cdns_early_write(struct console
*con
, const char *s
,
1320 struct earlycon_device
*dev
= con
->data
;
1322 uart_console_write(&dev
->port
, s
, n
, cdns_uart_console_putchar
);
1325 static int __init
cdns_early_console_setup(struct earlycon_device
*device
,
1328 struct uart_port
*port
= &device
->port
;
1333 /* initialise control register */
1334 writel(CDNS_UART_CR_TX_EN
|CDNS_UART_CR_TXRST
|CDNS_UART_CR_RXRST
,
1335 port
->membase
+ CDNS_UART_CR
);
1337 /* only set baud if specified on command line - otherwise
1338 * assume it has been initialized by a boot loader.
1340 if (port
->uartclk
&& device
->baud
) {
1341 u32 cd
= 0, bdiv
= 0;
1345 cdns_uart_calc_baud_divs(port
->uartclk
, device
->baud
,
1347 mr
= CDNS_UART_MR_PARITY_NONE
;
1349 mr
|= CDNS_UART_MR_CLKSEL
;
1351 writel(mr
, port
->membase
+ CDNS_UART_MR
);
1352 writel(cd
, port
->membase
+ CDNS_UART_BAUDGEN
);
1353 writel(bdiv
, port
->membase
+ CDNS_UART_BAUDDIV
);
1356 device
->con
->write
= cdns_early_write
;
1360 OF_EARLYCON_DECLARE(cdns
, "xlnx,xuartps", cdns_early_console_setup
);
1361 OF_EARLYCON_DECLARE(cdns
, "cdns,uart-r1p8", cdns_early_console_setup
);
1362 OF_EARLYCON_DECLARE(cdns
, "cdns,uart-r1p12", cdns_early_console_setup
);
1363 OF_EARLYCON_DECLARE(cdns
, "xlnx,zynqmp-uart", cdns_early_console_setup
);
1366 /* Static pointer to console port */
1367 static struct uart_port
*console_port
;
1370 * cdns_uart_console_write - perform write operation
1371 * @co: Console handle
1372 * @s: Pointer to character array
1373 * @count: No of characters
1375 static void cdns_uart_console_write(struct console
*co
, const char *s
,
1378 struct uart_port
*port
= console_port
;
1379 unsigned long flags
;
1380 unsigned int imr
, ctrl
;
1385 else if (oops_in_progress
)
1386 locked
= uart_port_trylock_irqsave(port
, &flags
);
1388 uart_port_lock_irqsave(port
, &flags
);
1390 /* save and disable interrupt */
1391 imr
= readl(port
->membase
+ CDNS_UART_IMR
);
1392 writel(imr
, port
->membase
+ CDNS_UART_IDR
);
1395 * Make sure that the tx part is enabled. Set the TX enable bit and
1396 * clear the TX disable bit to enable the transmitter.
1398 ctrl
= readl(port
->membase
+ CDNS_UART_CR
);
1399 ctrl
&= ~CDNS_UART_CR_TX_DIS
;
1400 ctrl
|= CDNS_UART_CR_TX_EN
;
1401 writel(ctrl
, port
->membase
+ CDNS_UART_CR
);
1403 uart_console_write(port
, s
, count
, cdns_uart_console_putchar
);
1404 while (cdns_uart_tx_empty(port
) != TIOCSER_TEMT
)
1407 /* restore interrupt state */
1408 writel(imr
, port
->membase
+ CDNS_UART_IER
);
1411 uart_port_unlock_irqrestore(port
, flags
);
1415 * cdns_uart_console_setup - Initialize the uart to default config
1416 * @co: Console handle
1417 * @options: Initial settings of uart
1419 * Return: 0 on success, negative errno otherwise.
1421 static int cdns_uart_console_setup(struct console
*co
, char *options
)
1423 struct uart_port
*port
= console_port
;
1429 unsigned long time_out
;
1431 if (!port
->membase
) {
1432 pr_debug("console on " CDNS_UART_TTY_NAME
"%i not present\n",
1438 uart_parse_options(options
, &baud
, &parity
, &bits
, &flow
);
1440 /* Wait for tx_empty before setting up the console */
1441 time_out
= jiffies
+ usecs_to_jiffies(TX_TIMEOUT
);
1443 while (time_before(jiffies
, time_out
) &&
1444 cdns_uart_tx_empty(port
) != TIOCSER_TEMT
)
1447 return uart_set_options(port
, co
, baud
, parity
, bits
, flow
);
1450 static struct console cdns_uart_console
= {
1451 .name
= CDNS_UART_TTY_NAME
,
1452 .write
= cdns_uart_console_write
,
1453 .device
= uart_console_device
,
1454 .setup
= cdns_uart_console_setup
,
1455 .flags
= CON_PRINTBUFFER
,
1456 .index
= -1, /* Specified on the cmdline (e.g. console=ttyPS ) */
1457 .data
= &cdns_uart_uart_driver
,
1459 #endif /* CONFIG_SERIAL_XILINX_PS_UART_CONSOLE */
1461 #ifdef CONFIG_PM_SLEEP
1463 * cdns_uart_suspend - suspend event
1464 * @device: Pointer to the device structure
1468 static int cdns_uart_suspend(struct device
*device
)
1470 struct uart_port
*port
= dev_get_drvdata(device
);
1471 struct cdns_uart
*cdns_uart
= port
->private_data
;
1474 may_wake
= device_may_wakeup(device
);
1476 if (console_suspend_enabled
&& uart_console(port
) && may_wake
) {
1477 unsigned long flags
;
1479 uart_port_lock_irqsave(port
, &flags
);
1480 /* Empty the receive FIFO 1st before making changes */
1481 while (!(readl(port
->membase
+ CDNS_UART_SR
) &
1482 CDNS_UART_SR_RXEMPTY
))
1483 readl(port
->membase
+ CDNS_UART_FIFO
);
1484 /* set RX trigger level to 1 */
1485 writel(1, port
->membase
+ CDNS_UART_RXWM
);
1486 /* disable RX timeout interrups */
1487 writel(CDNS_UART_IXR_TOUT
, port
->membase
+ CDNS_UART_IDR
);
1488 uart_port_unlock_irqrestore(port
, flags
);
1492 * Call the API provided in serial_core.c file which handles
1495 return uart_suspend_port(cdns_uart
->cdns_uart_driver
, port
);
1499 * cdns_uart_resume - Resume after a previous suspend
1500 * @device: Pointer to the device structure
1504 static int cdns_uart_resume(struct device
*device
)
1506 struct uart_port
*port
= dev_get_drvdata(device
);
1507 struct cdns_uart
*cdns_uart
= port
->private_data
;
1508 unsigned long flags
;
1513 may_wake
= device_may_wakeup(device
);
1515 if (console_suspend_enabled
&& uart_console(port
) && !may_wake
) {
1516 ret
= clk_enable(cdns_uart
->pclk
);
1520 ret
= clk_enable(cdns_uart
->uartclk
);
1522 clk_disable(cdns_uart
->pclk
);
1526 uart_port_lock_irqsave(port
, &flags
);
1528 /* Set TX/RX Reset */
1529 ctrl_reg
= readl(port
->membase
+ CDNS_UART_CR
);
1530 ctrl_reg
|= CDNS_UART_CR_TXRST
| CDNS_UART_CR_RXRST
;
1531 writel(ctrl_reg
, port
->membase
+ CDNS_UART_CR
);
1532 while (readl(port
->membase
+ CDNS_UART_CR
) &
1533 (CDNS_UART_CR_TXRST
| CDNS_UART_CR_RXRST
))
1536 /* restore rx timeout value */
1537 writel(rx_timeout
, port
->membase
+ CDNS_UART_RXTOUT
);
1539 ctrl_reg
= readl(port
->membase
+ CDNS_UART_CR
);
1540 ctrl_reg
&= ~(CDNS_UART_CR_TX_DIS
| CDNS_UART_CR_RX_DIS
);
1541 ctrl_reg
|= CDNS_UART_CR_TX_EN
| CDNS_UART_CR_RX_EN
;
1542 writel(ctrl_reg
, port
->membase
+ CDNS_UART_CR
);
1544 clk_disable(cdns_uart
->uartclk
);
1545 clk_disable(cdns_uart
->pclk
);
1546 uart_port_unlock_irqrestore(port
, flags
);
1548 uart_port_lock_irqsave(port
, &flags
);
1549 /* restore original rx trigger level */
1550 writel(rx_trigger_level
, port
->membase
+ CDNS_UART_RXWM
);
1551 /* enable RX timeout interrupt */
1552 writel(CDNS_UART_IXR_TOUT
, port
->membase
+ CDNS_UART_IER
);
1553 uart_port_unlock_irqrestore(port
, flags
);
1556 return uart_resume_port(cdns_uart
->cdns_uart_driver
, port
);
1558 #endif /* ! CONFIG_PM_SLEEP */
1559 static int __maybe_unused
cdns_runtime_suspend(struct device
*dev
)
1561 struct uart_port
*port
= dev_get_drvdata(dev
);
1562 struct cdns_uart
*cdns_uart
= port
->private_data
;
1564 clk_disable(cdns_uart
->uartclk
);
1565 clk_disable(cdns_uart
->pclk
);
1569 static int __maybe_unused
cdns_runtime_resume(struct device
*dev
)
1571 struct uart_port
*port
= dev_get_drvdata(dev
);
1572 struct cdns_uart
*cdns_uart
= port
->private_data
;
1575 ret
= clk_enable(cdns_uart
->pclk
);
1579 ret
= clk_enable(cdns_uart
->uartclk
);
1581 clk_disable(cdns_uart
->pclk
);
1587 static const struct dev_pm_ops cdns_uart_dev_pm_ops
= {
1588 SET_SYSTEM_SLEEP_PM_OPS(cdns_uart_suspend
, cdns_uart_resume
)
1589 SET_RUNTIME_PM_OPS(cdns_runtime_suspend
,
1590 cdns_runtime_resume
, NULL
)
1593 static const struct cdns_platform_data zynqmp_uart_def
= {
1594 .quirks
= CDNS_UART_RXBS_SUPPORT
, };
1596 /* Match table for of_platform binding */
1597 static const struct of_device_id cdns_uart_of_match
[] = {
1598 { .compatible
= "xlnx,xuartps", },
1599 { .compatible
= "cdns,uart-r1p8", },
1600 { .compatible
= "cdns,uart-r1p12", .data
= &zynqmp_uart_def
},
1601 { .compatible
= "xlnx,zynqmp-uart", .data
= &zynqmp_uart_def
},
1604 MODULE_DEVICE_TABLE(of
, cdns_uart_of_match
);
1606 /* Temporary variable for storing number of instances */
1607 static int instances
;
1610 * cdns_rs485_config - Called when an application calls TIOCSRS485 ioctl.
1611 * @port: Pointer to the uart_port structure
1612 * @termios: Pointer to the ktermios structure
1613 * @rs485: Pointer to the serial_rs485 structure
1617 static int cdns_rs485_config(struct uart_port
*port
, struct ktermios
*termios
,
1618 struct serial_rs485
*rs485
)
1621 struct cdns_uart
*cdns_uart
= port
->private_data
;
1623 if (rs485
->flags
& SER_RS485_ENABLED
) {
1624 dev_dbg(port
->dev
, "Setting UART to RS485\n");
1625 /* Make sure auto RTS is disabled */
1626 val
= readl(port
->membase
+ CDNS_UART_MODEMCR
);
1627 val
&= ~CDNS_UART_MODEMCR_FCM
;
1628 writel(val
, port
->membase
+ CDNS_UART_MODEMCR
);
1631 hrtimer_init(&cdns_uart
->tx_timer
, CLOCK_MONOTONIC
, HRTIMER_MODE_REL
);
1632 cdns_uart
->tx_timer
.function
= &cdns_rs485_tx_callback
;
1634 /* Disable transmitter and make Rx setup*/
1635 cdns_uart_stop_tx(port
);
1637 hrtimer_cancel(&cdns_uart
->tx_timer
);
1643 * cdns_uart_probe - Platform driver probe
1644 * @pdev: Pointer to the platform device structure
1646 * Return: 0 on success, negative errno otherwise
1648 static int cdns_uart_probe(struct platform_device
*pdev
)
1651 struct uart_port
*port
;
1652 struct resource
*res
;
1653 struct cdns_uart
*cdns_uart_data
;
1654 const struct of_device_id
*match
;
1656 cdns_uart_data
= devm_kzalloc(&pdev
->dev
, sizeof(*cdns_uart_data
),
1658 if (!cdns_uart_data
)
1660 port
= devm_kzalloc(&pdev
->dev
, sizeof(*port
), GFP_KERNEL
);
1664 /* Look for a serialN alias */
1665 id
= of_alias_get_id(pdev
->dev
.of_node
, "serial");
1669 if (id
>= CDNS_UART_NR_PORTS
) {
1670 dev_err(&pdev
->dev
, "Cannot get uart_port structure\n");
1674 if (!cdns_uart_uart_driver
.state
) {
1675 cdns_uart_uart_driver
.owner
= THIS_MODULE
;
1676 cdns_uart_uart_driver
.driver_name
= CDNS_UART_NAME
;
1677 cdns_uart_uart_driver
.dev_name
= CDNS_UART_TTY_NAME
;
1678 cdns_uart_uart_driver
.major
= CDNS_UART_MAJOR
;
1679 cdns_uart_uart_driver
.minor
= CDNS_UART_MINOR
;
1680 cdns_uart_uart_driver
.nr
= CDNS_UART_NR_PORTS
;
1681 #ifdef CONFIG_SERIAL_XILINX_PS_UART_CONSOLE
1682 cdns_uart_uart_driver
.cons
= &cdns_uart_console
;
1685 rc
= uart_register_driver(&cdns_uart_uart_driver
);
1687 dev_err(&pdev
->dev
, "Failed to register driver\n");
1692 cdns_uart_data
->cdns_uart_driver
= &cdns_uart_uart_driver
;
1694 match
= of_match_node(cdns_uart_of_match
, pdev
->dev
.of_node
);
1695 if (match
&& match
->data
) {
1696 const struct cdns_platform_data
*data
= match
->data
;
1698 cdns_uart_data
->quirks
= data
->quirks
;
1701 cdns_uart_data
->pclk
= devm_clk_get(&pdev
->dev
, "pclk");
1702 if (PTR_ERR(cdns_uart_data
->pclk
) == -EPROBE_DEFER
) {
1703 rc
= PTR_ERR(cdns_uart_data
->pclk
);
1704 goto err_out_unregister_driver
;
1707 if (IS_ERR(cdns_uart_data
->pclk
)) {
1708 cdns_uart_data
->pclk
= devm_clk_get(&pdev
->dev
, "aper_clk");
1709 if (IS_ERR(cdns_uart_data
->pclk
)) {
1710 rc
= PTR_ERR(cdns_uart_data
->pclk
);
1711 goto err_out_unregister_driver
;
1713 dev_err(&pdev
->dev
, "clock name 'aper_clk' is deprecated.\n");
1716 cdns_uart_data
->uartclk
= devm_clk_get(&pdev
->dev
, "uart_clk");
1717 if (PTR_ERR(cdns_uart_data
->uartclk
) == -EPROBE_DEFER
) {
1718 rc
= PTR_ERR(cdns_uart_data
->uartclk
);
1719 goto err_out_unregister_driver
;
1722 if (IS_ERR(cdns_uart_data
->uartclk
)) {
1723 cdns_uart_data
->uartclk
= devm_clk_get(&pdev
->dev
, "ref_clk");
1724 if (IS_ERR(cdns_uart_data
->uartclk
)) {
1725 rc
= PTR_ERR(cdns_uart_data
->uartclk
);
1726 goto err_out_unregister_driver
;
1728 dev_err(&pdev
->dev
, "clock name 'ref_clk' is deprecated.\n");
1731 cdns_uart_data
->rstc
= devm_reset_control_get_optional_exclusive(&pdev
->dev
, NULL
);
1732 if (IS_ERR(cdns_uart_data
->rstc
)) {
1733 rc
= PTR_ERR(cdns_uart_data
->rstc
);
1734 dev_err_probe(&pdev
->dev
, rc
, "Cannot get UART reset\n");
1735 goto err_out_unregister_driver
;
1738 rc
= clk_prepare_enable(cdns_uart_data
->pclk
);
1740 dev_err(&pdev
->dev
, "Unable to enable pclk clock.\n");
1741 goto err_out_unregister_driver
;
1743 rc
= clk_prepare_enable(cdns_uart_data
->uartclk
);
1745 dev_err(&pdev
->dev
, "Unable to enable device clock.\n");
1746 goto err_out_clk_dis_pclk
;
1749 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
1752 goto err_out_clk_disable
;
1755 irq
= platform_get_irq(pdev
, 0);
1758 goto err_out_clk_disable
;
1761 #ifdef CONFIG_COMMON_CLK
1762 cdns_uart_data
->clk_rate_change_nb
.notifier_call
=
1763 cdns_uart_clk_notifier_cb
;
1764 if (clk_notifier_register(cdns_uart_data
->uartclk
,
1765 &cdns_uart_data
->clk_rate_change_nb
))
1766 dev_warn(&pdev
->dev
, "Unable to register clock notifier.\n");
1769 /* At this point, we've got an empty uart_port struct, initialize it */
1770 spin_lock_init(&port
->lock
);
1771 port
->type
= PORT_UNKNOWN
;
1772 port
->iotype
= UPIO_MEM32
;
1773 port
->flags
= UPF_BOOT_AUTOCONF
;
1774 port
->ops
= &cdns_uart_ops
;
1775 port
->fifosize
= CDNS_UART_FIFO_SIZE
;
1776 port
->has_sysrq
= IS_ENABLED(CONFIG_SERIAL_XILINX_PS_UART_CONSOLE
);
1780 * Register the port.
1781 * This function also registers this device with the tty layer
1782 * and triggers invocation of the config_port() entry point.
1784 port
->mapbase
= res
->start
;
1786 port
->dev
= &pdev
->dev
;
1787 port
->uartclk
= clk_get_rate(cdns_uart_data
->uartclk
);
1788 port
->private_data
= cdns_uart_data
;
1789 port
->read_status_mask
= CDNS_UART_IXR_TXEMPTY
| CDNS_UART_IXR_RXTRIG
|
1790 CDNS_UART_IXR_OVERRUN
| CDNS_UART_IXR_TOUT
;
1791 port
->rs485_config
= cdns_rs485_config
;
1792 port
->rs485_supported
= cdns_rs485_supported
;
1793 cdns_uart_data
->port
= port
;
1794 platform_set_drvdata(pdev
, port
);
1796 rc
= uart_get_rs485_mode(port
);
1798 goto err_out_clk_notifier
;
1800 cdns_uart_data
->gpiod_rts
= devm_gpiod_get_optional(&pdev
->dev
, "rts",
1802 if (IS_ERR(cdns_uart_data
->gpiod_rts
)) {
1803 rc
= PTR_ERR(cdns_uart_data
->gpiod_rts
);
1804 dev_err(port
->dev
, "xuartps: devm_gpiod_get_optional failed\n");
1805 goto err_out_clk_notifier
;
1808 pm_runtime_use_autosuspend(&pdev
->dev
);
1809 pm_runtime_set_autosuspend_delay(&pdev
->dev
, UART_AUTOSUSPEND_TIMEOUT
);
1810 pm_runtime_set_active(&pdev
->dev
);
1811 pm_runtime_enable(&pdev
->dev
);
1812 device_init_wakeup(port
->dev
, true);
1814 #ifdef CONFIG_SERIAL_XILINX_PS_UART_CONSOLE
1816 * If console hasn't been found yet try to assign this port
1817 * because it is required to be assigned for console setup function.
1818 * If register_console() don't assign value, then console_port pointer
1821 if (!console_port
) {
1822 cdns_uart_console
.index
= id
;
1823 console_port
= port
;
1826 if (cdns_uart_data
->port
->rs485
.flags
& SER_RS485_ENABLED
)
1827 cdns_rs485_rx_setup(cdns_uart_data
);
1829 rc
= uart_add_one_port(&cdns_uart_uart_driver
, port
);
1832 "uart_add_one_port() failed; err=%i\n", rc
);
1833 goto err_out_pm_disable
;
1836 #ifdef CONFIG_SERIAL_XILINX_PS_UART_CONSOLE
1837 /* This is not port which is used for console that's why clean it up */
1838 if (console_port
== port
&&
1839 !console_is_registered(cdns_uart_uart_driver
.cons
)) {
1840 console_port
= NULL
;
1841 cdns_uart_console
.index
= -1;
1845 cdns_uart_data
->cts_override
= of_property_read_bool(pdev
->dev
.of_node
,
1853 pm_runtime_disable(&pdev
->dev
);
1854 pm_runtime_set_suspended(&pdev
->dev
);
1855 pm_runtime_dont_use_autosuspend(&pdev
->dev
);
1856 err_out_clk_notifier
:
1857 #ifdef CONFIG_COMMON_CLK
1858 clk_notifier_unregister(cdns_uart_data
->uartclk
,
1859 &cdns_uart_data
->clk_rate_change_nb
);
1861 err_out_clk_disable
:
1862 clk_disable_unprepare(cdns_uart_data
->uartclk
);
1863 err_out_clk_dis_pclk
:
1864 clk_disable_unprepare(cdns_uart_data
->pclk
);
1865 err_out_unregister_driver
:
1867 uart_unregister_driver(cdns_uart_data
->cdns_uart_driver
);
1872 * cdns_uart_remove - called when the platform driver is unregistered
1873 * @pdev: Pointer to the platform device structure
1875 static void cdns_uart_remove(struct platform_device
*pdev
)
1877 struct uart_port
*port
= platform_get_drvdata(pdev
);
1878 struct cdns_uart
*cdns_uart_data
= port
->private_data
;
1880 /* Remove the cdns_uart port from the serial core */
1881 #ifdef CONFIG_COMMON_CLK
1882 clk_notifier_unregister(cdns_uart_data
->uartclk
,
1883 &cdns_uart_data
->clk_rate_change_nb
);
1885 uart_remove_one_port(cdns_uart_data
->cdns_uart_driver
, port
);
1887 clk_disable_unprepare(cdns_uart_data
->uartclk
);
1888 clk_disable_unprepare(cdns_uart_data
->pclk
);
1889 pm_runtime_disable(&pdev
->dev
);
1890 pm_runtime_set_suspended(&pdev
->dev
);
1891 pm_runtime_dont_use_autosuspend(&pdev
->dev
);
1892 device_init_wakeup(&pdev
->dev
, false);
1894 #ifdef CONFIG_SERIAL_XILINX_PS_UART_CONSOLE
1895 if (console_port
== port
)
1896 console_port
= NULL
;
1898 reset_control_assert(cdns_uart_data
->rstc
);
1901 uart_unregister_driver(cdns_uart_data
->cdns_uart_driver
);
1904 static struct platform_driver cdns_uart_platform_driver
= {
1905 .probe
= cdns_uart_probe
,
1906 .remove
= cdns_uart_remove
,
1908 .name
= CDNS_UART_NAME
,
1909 .of_match_table
= cdns_uart_of_match
,
1910 .pm
= &cdns_uart_dev_pm_ops
,
1911 .suppress_bind_attrs
= IS_BUILTIN(CONFIG_SERIAL_XILINX_PS_UART
),
1915 static int __init
cdns_uart_init(void)
1917 /* Register the platform driver */
1918 return platform_driver_register(&cdns_uart_platform_driver
);
1921 static void __exit
cdns_uart_exit(void)
1923 /* Unregister the platform driver */
1924 platform_driver_unregister(&cdns_uart_platform_driver
);
1927 arch_initcall(cdns_uart_init
);
1928 module_exit(cdns_uart_exit
);
1930 MODULE_DESCRIPTION("Driver for Cadence UART");
1931 MODULE_AUTHOR("Xilinx Inc.");
1932 MODULE_LICENSE("GPL");