2 * linux/drivers/video/nvidia/nvidia.c - nVidia fb driver
4 * Copyright 2004 Antonino Daplas <adaplas@pol.net>
6 * This file is subject to the terms and conditions of the GNU General Public
7 * License. See the file COPYING in the main directory of this archive
12 #include <linux/aperture.h>
13 #include <linux/module.h>
14 #include <linux/kernel.h>
15 #include <linux/errno.h>
16 #include <linux/string.h>
18 #include <linux/slab.h>
19 #include <linux/delay.h>
21 #include <linux/init.h>
22 #include <linux/pci.h>
23 #include <linux/console.h>
24 #include <linux/backlight.h>
25 #ifdef CONFIG_BOOTX_TEXT
26 #include <asm/btext.h>
34 #ifdef CONFIG_FB_NVIDIA_DEBUG
35 #define NVTRACE printk
37 #define NVTRACE if (0) printk
40 #define NVTRACE_ENTER(...) NVTRACE("%s START\n", __func__)
41 #define NVTRACE_LEAVE(...) NVTRACE("%s END\n", __func__)
43 #ifdef CONFIG_FB_NVIDIA_DEBUG
44 #define assert(expr) \
46 printk( "Assertion failed! %s,%s,%s,line=%d\n",\
47 #expr,__FILE__,__func__,__LINE__); \
54 #define PFX "nvidiafb: "
56 /* HW cursor parameters */
59 static const struct pci_device_id nvidiafb_pci_tbl
[] = {
60 {PCI_VENDOR_ID_NVIDIA
, PCI_ANY_ID
, PCI_ANY_ID
, PCI_ANY_ID
,
61 PCI_BASE_CLASS_DISPLAY
<< 16, 0xff0000, 0},
64 MODULE_DEVICE_TABLE(pci
, nvidiafb_pci_tbl
);
66 /* command line data, set in nvidiafb_setup() */
67 static int flatpanel
= -1; /* Autodetect later */
68 static int fpdither
= -1;
69 static int forceCRTC
= -1;
71 static int noaccel
= 0;
72 static int noscale
= 0;
73 static int paneltweak
= 0;
76 static int reverse_i2c
;
77 static bool nomtrr
= false;
78 static int backlight
= IS_BUILTIN(CONFIG_PMAC_BACKLIGHT
);
80 static char *mode_option
= NULL
;
82 static struct fb_fix_screeninfo nvidiafb_fix
= {
83 .type
= FB_TYPE_PACKED_PIXELS
,
88 static struct fb_var_screeninfo nvidiafb_default_var
= {
98 .activate
= FB_ACTIVATE_NOW
,
108 .vmode
= FB_VMODE_NONINTERLACED
111 static void nvidiafb_load_cursor_image(struct nvidia_par
*par
, u8
* data8
,
112 u16 bg
, u16 fg
, u32 w
, u32 h
)
114 u32
*data
= (u32
*) data8
;
120 for (i
= 0; i
< h
; i
++) {
124 for (j
= 0; j
< w
/ 2; j
++) {
126 #if defined (__BIG_ENDIAN)
127 tmp
= (b
& (1 << 31)) ? fg
<< 16 : bg
<< 16;
129 tmp
|= (b
& (1 << 31)) ? fg
: bg
;
132 tmp
= (b
& 1) ? fg
: bg
;
134 tmp
|= (b
& 1) ? fg
<< 16 : bg
<< 16;
137 NV_WR32(&par
->CURSOR
[k
++], 0, tmp
);
139 k
+= (MAX_CURS
- w
) / 2;
143 static void nvidia_write_clut(struct nvidia_par
*par
,
144 u8 regnum
, u8 red
, u8 green
, u8 blue
)
146 NVWriteDacMask(par
, 0xff);
147 NVWriteDacWriteAddr(par
, regnum
);
148 NVWriteDacData(par
, red
);
149 NVWriteDacData(par
, green
);
150 NVWriteDacData(par
, blue
);
153 static void nvidia_read_clut(struct nvidia_par
*par
,
154 u8 regnum
, u8
* red
, u8
* green
, u8
* blue
)
156 NVWriteDacMask(par
, 0xff);
157 NVWriteDacReadAddr(par
, regnum
);
158 *red
= NVReadDacData(par
);
159 *green
= NVReadDacData(par
);
160 *blue
= NVReadDacData(par
);
163 static int nvidia_panel_tweak(struct nvidia_par
*par
,
164 struct _riva_hw_state
*state
)
168 if (par
->paneltweak
) {
169 tweak
= par
->paneltweak
;
171 /* Begin flat panel hacks.
172 * This is unfortunate, but some chips need this register
173 * tweaked or else you get artifacts where adjacent pixels are
174 * swapped. There are no hard rules for what to set here so all
175 * we can do is experiment and apply hacks.
177 if (((par
->Chipset
& 0xffff) == 0x0328) && (state
->bpp
== 32)) {
178 /* At least one NV34 laptop needs this workaround. */
182 if ((par
->Chipset
& 0xfff0) == 0x0310)
184 /* end flat panel hacks */
190 static void nvidia_screen_off(struct nvidia_par
*par
, int on
)
196 * Turn off screen and disable sequencer.
198 tmp
= NVReadSeq(par
, 0x01);
200 NVWriteSeq(par
, 0x00, 0x01); /* Synchronous Reset */
201 NVWriteSeq(par
, 0x01, tmp
| 0x20); /* disable the display */
204 * Reenable sequencer, then turn on screen.
207 tmp
= NVReadSeq(par
, 0x01);
209 NVWriteSeq(par
, 0x01, tmp
& ~0x20); /* reenable display */
210 NVWriteSeq(par
, 0x00, 0x03); /* End Reset */
214 static void nvidia_save_vga(struct nvidia_par
*par
,
215 struct _riva_hw_state
*state
)
220 NVLockUnlock(par
, 0);
222 NVUnloadStateExt(par
, state
);
224 state
->misc_output
= NVReadMiscOut(par
);
226 for (i
= 0; i
< NUM_CRT_REGS
; i
++)
227 state
->crtc
[i
] = NVReadCrtc(par
, i
);
229 for (i
= 0; i
< NUM_ATC_REGS
; i
++)
230 state
->attr
[i
] = NVReadAttr(par
, i
);
232 for (i
= 0; i
< NUM_GRC_REGS
; i
++)
233 state
->gra
[i
] = NVReadGr(par
, i
);
235 for (i
= 0; i
< NUM_SEQ_REGS
; i
++)
236 state
->seq
[i
] = NVReadSeq(par
, i
);
242 static void nvidia_write_regs(struct nvidia_par
*par
,
243 struct _riva_hw_state
*state
)
249 NVLoadStateExt(par
, state
);
251 NVWriteMiscOut(par
, state
->misc_output
);
253 for (i
= 1; i
< NUM_SEQ_REGS
; i
++) {
255 printk(" SEQ[%02x] = %08x\n", i
, state
->seq
[i
]);
257 NVWriteSeq(par
, i
, state
->seq
[i
]);
260 /* Ensure CRTC registers 0-7 are unlocked by clearing bit 7 of CRTC[17] */
261 NVWriteCrtc(par
, 0x11, state
->crtc
[0x11] & ~0x80);
263 for (i
= 0; i
< NUM_CRT_REGS
; i
++) {
270 printk("CRTC[%02x] = %08x\n", i
, state
->crtc
[i
]);
272 NVWriteCrtc(par
, i
, state
->crtc
[i
]);
276 for (i
= 0; i
< NUM_GRC_REGS
; i
++) {
278 printk(" GRA[%02x] = %08x\n", i
, state
->gra
[i
]);
280 NVWriteGr(par
, i
, state
->gra
[i
]);
283 for (i
= 0; i
< NUM_ATC_REGS
; i
++) {
285 printk("ATTR[%02x] = %08x\n", i
, state
->attr
[i
]);
287 NVWriteAttr(par
, i
, state
->attr
[i
]);
293 static int nvidia_calc_regs(struct fb_info
*info
)
295 struct nvidia_par
*par
= info
->par
;
296 struct _riva_hw_state
*state
= &par
->ModeReg
;
297 int i
, depth
= fb_get_color_depth(&info
->var
, &info
->fix
);
298 int h_display
= info
->var
.xres
/ 8 - 1;
299 int h_start
= (info
->var
.xres
+ info
->var
.right_margin
) / 8 - 1;
300 int h_end
= (info
->var
.xres
+ info
->var
.right_margin
+
301 info
->var
.hsync_len
) / 8 - 1;
302 int h_total
= (info
->var
.xres
+ info
->var
.right_margin
+
303 info
->var
.hsync_len
+ info
->var
.left_margin
) / 8 - 5;
304 int h_blank_s
= h_display
;
305 int h_blank_e
= h_total
+ 4;
306 int v_display
= info
->var
.yres
- 1;
307 int v_start
= info
->var
.yres
+ info
->var
.lower_margin
- 1;
308 int v_end
= (info
->var
.yres
+ info
->var
.lower_margin
+
309 info
->var
.vsync_len
) - 1;
310 int v_total
= (info
->var
.yres
+ info
->var
.lower_margin
+
311 info
->var
.vsync_len
+ info
->var
.upper_margin
) - 2;
312 int v_blank_s
= v_display
;
313 int v_blank_e
= v_total
+ 1;
316 * Set all CRTC values.
319 if (info
->var
.vmode
& FB_VMODE_INTERLACED
)
322 if (par
->FlatPanel
== 1) {
323 v_start
= v_total
- 3;
326 h_start
= h_total
- 5;
328 h_blank_e
= h_total
+ 4;
331 state
->crtc
[0x0] = Set8Bits(h_total
);
332 state
->crtc
[0x1] = Set8Bits(h_display
);
333 state
->crtc
[0x2] = Set8Bits(h_blank_s
);
334 state
->crtc
[0x3] = SetBitField(h_blank_e
, 4: 0, 4:0)
336 state
->crtc
[0x4] = Set8Bits(h_start
);
337 state
->crtc
[0x5] = SetBitField(h_blank_e
, 5: 5, 7:7)
338 | SetBitField(h_end
, 4: 0, 4:0);
339 state
->crtc
[0x6] = SetBitField(v_total
, 7: 0, 7:0);
340 state
->crtc
[0x7] = SetBitField(v_total
, 8: 8, 0:0)
341 | SetBitField(v_display
, 8: 8, 1:1)
342 | SetBitField(v_start
, 8: 8, 2:2)
343 | SetBitField(v_blank_s
, 8: 8, 3:3)
345 | SetBitField(v_total
, 9: 9, 5:5)
346 | SetBitField(v_display
, 9: 9, 6:6)
347 | SetBitField(v_start
, 9: 9, 7:7);
348 state
->crtc
[0x9] = SetBitField(v_blank_s
, 9: 9, 5:5)
350 | ((info
->var
.vmode
& FB_VMODE_DOUBLE
) ? 0x80 : 0x00);
351 state
->crtc
[0x10] = Set8Bits(v_start
);
352 state
->crtc
[0x11] = SetBitField(v_end
, 3: 0, 3:0) | SetBit(5);
353 state
->crtc
[0x12] = Set8Bits(v_display
);
354 state
->crtc
[0x13] = ((info
->var
.xres_virtual
/ 8) *
355 (info
->var
.bits_per_pixel
/ 8));
356 state
->crtc
[0x15] = Set8Bits(v_blank_s
);
357 state
->crtc
[0x16] = Set8Bits(v_blank_e
);
359 state
->attr
[0x10] = 0x01;
362 state
->attr
[0x11] = 0x00;
364 state
->screen
= SetBitField(h_blank_e
, 6: 6, 4:4)
365 | SetBitField(v_blank_s
, 10: 10, 3:3)
366 | SetBitField(v_start
, 10: 10, 2:2)
367 | SetBitField(v_display
, 10: 10, 1:1)
368 | SetBitField(v_total
, 10: 10, 0:0);
370 state
->horiz
= SetBitField(h_total
, 8: 8, 0:0)
371 | SetBitField(h_display
, 8: 8, 1:1)
372 | SetBitField(h_blank_s
, 8: 8, 2:2)
373 | SetBitField(h_start
, 8: 8, 3:3);
375 state
->extra
= SetBitField(v_total
, 11: 11, 0:0)
376 | SetBitField(v_display
, 11: 11, 2:2)
377 | SetBitField(v_start
, 11: 11, 4:4)
378 | SetBitField(v_blank_s
, 11: 11, 6:6);
380 if (info
->var
.vmode
& FB_VMODE_INTERLACED
) {
381 h_total
= (h_total
>> 1) & ~1;
382 state
->interlace
= Set8Bits(h_total
);
383 state
->horiz
|= SetBitField(h_total
, 8: 8, 4:4);
385 state
->interlace
= 0xff; /* interlace off */
389 * Calculate the extended registers.
397 if (par
->Architecture
>= NV_ARCH_10
)
398 par
->CURSOR
= (volatile u32 __iomem
*)(info
->screen_base
+
401 if (info
->var
.sync
& FB_SYNC_HOR_HIGH_ACT
)
402 state
->misc_output
&= ~0x40;
404 state
->misc_output
|= 0x40;
405 if (info
->var
.sync
& FB_SYNC_VERT_HIGH_ACT
)
406 state
->misc_output
&= ~0x80;
408 state
->misc_output
|= 0x80;
410 NVCalcStateExt(par
, state
, i
, info
->var
.xres_virtual
,
411 info
->var
.xres
, info
->var
.yres_virtual
,
412 1000000000 / info
->var
.pixclock
, info
->var
.vmode
);
414 state
->scale
= NV_RD32(par
->PRAMDAC
, 0x00000848) & 0xfff000ff;
415 if (par
->FlatPanel
== 1) {
416 state
->pixel
|= (1 << 7);
418 if (!par
->fpScaler
|| (par
->fpWidth
<= info
->var
.xres
)
419 || (par
->fpHeight
<= info
->var
.yres
)) {
420 state
->scale
|= (1 << 8);
423 if (!par
->crtcSync_read
) {
424 state
->crtcSync
= NV_RD32(par
->PRAMDAC
, 0x0828);
425 par
->crtcSync_read
= 1;
428 par
->PanelTweak
= nvidia_panel_tweak(par
, state
);
431 state
->vpll
= state
->pll
;
432 state
->vpll2
= state
->pll
;
433 state
->vpllB
= state
->pllB
;
434 state
->vpll2B
= state
->pllB
;
436 VGA_WR08(par
->PCIO
, 0x03D4, 0x1C);
437 state
->fifo
= VGA_RD08(par
->PCIO
, 0x03D5) & ~(1<<5);
439 if (par
->CRTCnumber
) {
440 state
->head
= NV_RD32(par
->PCRTC0
, 0x00000860) & ~0x00001000;
441 state
->head2
= NV_RD32(par
->PCRTC0
, 0x00002860) | 0x00001000;
442 state
->crtcOwner
= 3;
443 state
->pllsel
|= 0x20000800;
444 state
->vpll
= NV_RD32(par
->PRAMDAC0
, 0x00000508);
445 if (par
->twoStagePLL
)
446 state
->vpllB
= NV_RD32(par
->PRAMDAC0
, 0x00000578);
447 } else if (par
->twoHeads
) {
448 state
->head
= NV_RD32(par
->PCRTC0
, 0x00000860) | 0x00001000;
449 state
->head2
= NV_RD32(par
->PCRTC0
, 0x00002860) & ~0x00001000;
450 state
->crtcOwner
= 0;
451 state
->vpll2
= NV_RD32(par
->PRAMDAC0
, 0x0520);
452 if (par
->twoStagePLL
)
453 state
->vpll2B
= NV_RD32(par
->PRAMDAC0
, 0x057C);
456 state
->cursorConfig
= 0x00000100;
458 if (info
->var
.vmode
& FB_VMODE_DOUBLE
)
459 state
->cursorConfig
|= (1 << 4);
461 if (par
->alphaCursor
) {
462 if ((par
->Chipset
& 0x0ff0) != 0x0110)
463 state
->cursorConfig
|= 0x04011000;
465 state
->cursorConfig
|= 0x14011000;
466 state
->general
|= (1 << 29);
468 state
->cursorConfig
|= 0x02000000;
471 if ((par
->Chipset
& 0x0ff0) == 0x0110) {
472 state
->dither
= NV_RD32(par
->PRAMDAC
, 0x0528) &
475 state
->dither
|= 0x00010000;
477 state
->dither
= NV_RD32(par
->PRAMDAC
, 0x083C) & ~1;
485 state
->displayV
= info
->var
.xres
;
490 static void nvidia_init_vga(struct fb_info
*info
)
492 struct nvidia_par
*par
= info
->par
;
493 struct _riva_hw_state
*state
= &par
->ModeReg
;
496 for (i
= 0; i
< 0x10; i
++)
498 state
->attr
[0x10] = 0x41;
499 state
->attr
[0x11] = 0xff;
500 state
->attr
[0x12] = 0x0f;
501 state
->attr
[0x13] = 0x00;
502 state
->attr
[0x14] = 0x00;
504 memset(state
->crtc
, 0x00, NUM_CRT_REGS
);
505 state
->crtc
[0x0a] = 0x20;
506 state
->crtc
[0x17] = 0xe3;
507 state
->crtc
[0x18] = 0xff;
508 state
->crtc
[0x28] = 0x40;
510 memset(state
->gra
, 0x00, NUM_GRC_REGS
);
511 state
->gra
[0x05] = 0x40;
512 state
->gra
[0x06] = 0x05;
513 state
->gra
[0x07] = 0x0f;
514 state
->gra
[0x08] = 0xff;
516 state
->seq
[0x00] = 0x03;
517 state
->seq
[0x01] = 0x01;
518 state
->seq
[0x02] = 0x0f;
519 state
->seq
[0x03] = 0x00;
520 state
->seq
[0x04] = 0x0e;
522 state
->misc_output
= 0xeb;
525 static int nvidiafb_cursor(struct fb_info
*info
, struct fb_cursor
*cursor
)
527 struct nvidia_par
*par
= info
->par
;
528 u8 data
[MAX_CURS
* MAX_CURS
/ 8];
529 int i
, set
= cursor
->set
;
532 if (cursor
->image
.width
> MAX_CURS
|| cursor
->image
.height
> MAX_CURS
)
535 NVShowHideCursor(par
, 0);
537 if (par
->cursor_reset
) {
539 par
->cursor_reset
= 0;
542 if (set
& FB_CUR_SETSIZE
)
543 memset_io(par
->CURSOR
, 0, MAX_CURS
* MAX_CURS
* 2);
545 if (set
& FB_CUR_SETPOS
) {
548 yy
= cursor
->image
.dy
- info
->var
.yoffset
;
549 xx
= cursor
->image
.dx
- info
->var
.xoffset
;
553 NV_WR32(par
->PRAMDAC
, 0x0000300, temp
);
556 if (set
& (FB_CUR_SETSHAPE
| FB_CUR_SETCMAP
| FB_CUR_SETIMAGE
)) {
557 u32 bg_idx
= cursor
->image
.bg_color
;
558 u32 fg_idx
= cursor
->image
.fg_color
;
559 u32 s_pitch
= (cursor
->image
.width
+ 7) >> 3;
560 u32 d_pitch
= MAX_CURS
/ 8;
561 u8
*dat
= (u8
*) cursor
->image
.data
;
562 u8
*msk
= (u8
*) cursor
->mask
;
565 src
= kmalloc_array(s_pitch
, cursor
->image
.height
, GFP_ATOMIC
);
568 switch (cursor
->rop
) {
570 for (i
= 0; i
< s_pitch
* cursor
->image
.height
; i
++)
571 src
[i
] = dat
[i
] ^ msk
[i
];
575 for (i
= 0; i
< s_pitch
* cursor
->image
.height
; i
++)
576 src
[i
] = dat
[i
] & msk
[i
];
580 fb_pad_aligned_buffer(data
, d_pitch
, src
, s_pitch
,
581 cursor
->image
.height
);
583 bg
= ((info
->cmap
.red
[bg_idx
] & 0xf8) << 7) |
584 ((info
->cmap
.green
[bg_idx
] & 0xf8) << 2) |
585 ((info
->cmap
.blue
[bg_idx
] & 0xf8) >> 3) | 1 << 15;
587 fg
= ((info
->cmap
.red
[fg_idx
] & 0xf8) << 7) |
588 ((info
->cmap
.green
[fg_idx
] & 0xf8) << 2) |
589 ((info
->cmap
.blue
[fg_idx
] & 0xf8) >> 3) | 1 << 15;
591 NVLockUnlock(par
, 0);
593 nvidiafb_load_cursor_image(par
, data
, bg
, fg
,
595 cursor
->image
.height
);
601 NVShowHideCursor(par
, 1);
606 static struct fb_ops nvidia_fb_ops
;
608 static int nvidiafb_set_par(struct fb_info
*info
)
610 struct nvidia_par
*par
= info
->par
;
614 NVLockUnlock(par
, 1);
615 if (!par
->FlatPanel
|| !par
->twoHeads
)
618 if (par
->FPDither
< 0) {
619 if ((par
->Chipset
& 0x0ff0) == 0x0110)
620 par
->FPDither
= !!(NV_RD32(par
->PRAMDAC
, 0x0528)
623 par
->FPDither
= !!(NV_RD32(par
->PRAMDAC
, 0x083C) & 1);
624 printk(KERN_INFO PFX
"Flat panel dithering %s\n",
625 par
->FPDither
? "enabled" : "disabled");
628 info
->fix
.visual
= (info
->var
.bits_per_pixel
== 8) ?
629 FB_VISUAL_PSEUDOCOLOR
: FB_VISUAL_DIRECTCOLOR
;
631 nvidia_init_vga(info
);
632 nvidia_calc_regs(info
);
634 NVLockUnlock(par
, 0);
636 VGA_WR08(par
->PCIO
, 0x03D4, 0x44);
637 VGA_WR08(par
->PCIO
, 0x03D5, par
->ModeReg
.crtcOwner
);
638 NVLockUnlock(par
, 0);
641 nvidia_screen_off(par
, 1);
643 nvidia_write_regs(par
, &par
->ModeReg
);
644 NVSetStartAddress(par
, 0);
646 #if defined (__BIG_ENDIAN)
647 /* turn on LFB swapping */
651 VGA_WR08(par
->PCIO
, 0x3d4, 0x46);
652 tmp
= VGA_RD08(par
->PCIO
, 0x3d5);
654 VGA_WR08(par
->PCIO
, 0x3d5, tmp
);
658 info
->fix
.line_length
= (info
->var
.xres_virtual
*
659 info
->var
.bits_per_pixel
) >> 3;
660 if (info
->var
.accel_flags
) {
661 nvidia_fb_ops
.fb_imageblit
= nvidiafb_imageblit
;
662 nvidia_fb_ops
.fb_fillrect
= nvidiafb_fillrect
;
663 nvidia_fb_ops
.fb_copyarea
= nvidiafb_copyarea
;
664 nvidia_fb_ops
.fb_sync
= nvidiafb_sync
;
665 info
->pixmap
.scan_align
= 4;
666 info
->flags
&= ~FBINFO_HWACCEL_DISABLED
;
667 info
->flags
|= FBINFO_READS_FAST
;
668 NVResetGraphics(info
);
670 nvidia_fb_ops
.fb_imageblit
= cfb_imageblit
;
671 nvidia_fb_ops
.fb_fillrect
= cfb_fillrect
;
672 nvidia_fb_ops
.fb_copyarea
= cfb_copyarea
;
673 nvidia_fb_ops
.fb_sync
= NULL
;
674 info
->pixmap
.scan_align
= 1;
675 info
->flags
|= FBINFO_HWACCEL_DISABLED
;
676 info
->flags
&= ~FBINFO_READS_FAST
;
679 par
->cursor_reset
= 1;
681 nvidia_screen_off(par
, 0);
683 #ifdef CONFIG_BOOTX_TEXT
684 /* Update debug text engine */
685 btext_update_display(info
->fix
.smem_start
,
686 info
->var
.xres
, info
->var
.yres
,
687 info
->var
.bits_per_pixel
, info
->fix
.line_length
);
690 NVLockUnlock(par
, 0);
695 static int nvidiafb_setcolreg(unsigned regno
, unsigned red
, unsigned green
,
696 unsigned blue
, unsigned transp
,
697 struct fb_info
*info
)
699 struct nvidia_par
*par
= info
->par
;
703 if (regno
>= (1 << info
->var
.green
.length
))
706 if (info
->var
.grayscale
) {
707 /* gray = 0.30*R + 0.59*G + 0.11*B */
708 red
= green
= blue
= (red
* 77 + green
* 151 + blue
* 28) >> 8;
711 if (regno
< 16 && info
->fix
.visual
== FB_VISUAL_DIRECTCOLOR
) {
712 ((u32
*) info
->pseudo_palette
)[regno
] =
713 (regno
<< info
->var
.red
.offset
) |
714 (regno
<< info
->var
.green
.offset
) |
715 (regno
<< info
->var
.blue
.offset
);
718 switch (info
->var
.bits_per_pixel
) {
720 /* "transparent" stuff is completely ignored. */
721 nvidia_write_clut(par
, regno
, red
>> 8, green
>> 8, blue
>> 8);
724 if (info
->var
.green
.length
== 5) {
725 for (i
= 0; i
< 8; i
++) {
726 nvidia_write_clut(par
, regno
* 8 + i
, red
>> 8,
727 green
>> 8, blue
>> 8);
733 for (i
= 0; i
< 8; i
++) {
734 nvidia_write_clut(par
, regno
* 8 + i
,
735 red
>> 8, green
>> 8,
740 nvidia_read_clut(par
, regno
* 4, &r
, &g
, &b
);
742 for (i
= 0; i
< 4; i
++)
743 nvidia_write_clut(par
, regno
* 4 + i
, r
,
748 nvidia_write_clut(par
, regno
, red
>> 8, green
>> 8, blue
>> 8);
759 static int nvidiafb_check_var(struct fb_var_screeninfo
*var
,
760 struct fb_info
*info
)
762 struct nvidia_par
*par
= info
->par
;
763 int memlen
, vramlen
, mode_valid
= 0;
770 var
->transp
.offset
= 0;
771 var
->transp
.length
= 0;
775 if (var
->bits_per_pixel
<= 8)
776 var
->bits_per_pixel
= 8;
777 else if (var
->bits_per_pixel
<= 16)
778 var
->bits_per_pixel
= 16;
780 var
->bits_per_pixel
= 32;
782 switch (var
->bits_per_pixel
) {
786 var
->green
.offset
= 0;
787 var
->green
.length
= 8;
788 var
->blue
.offset
= 0;
789 var
->blue
.length
= 8;
790 var
->transp
.offset
= 0;
791 var
->transp
.length
= 0;
794 var
->green
.length
= (var
->green
.length
< 6) ? 5 : 6;
796 var
->blue
.length
= 5;
797 var
->transp
.length
= 6 - var
->green
.length
;
798 var
->blue
.offset
= 0;
799 var
->green
.offset
= 5;
800 var
->red
.offset
= 5 + var
->green
.length
;
801 var
->transp
.offset
= (5 + var
->red
.offset
) & 15;
803 case 32: /* RGBA 8888 */
804 var
->red
.offset
= 16;
806 var
->green
.offset
= 8;
807 var
->green
.length
= 8;
808 var
->blue
.offset
= 0;
809 var
->blue
.length
= 8;
810 var
->transp
.length
= 8;
811 var
->transp
.offset
= 24;
815 var
->red
.msb_right
= 0;
816 var
->green
.msb_right
= 0;
817 var
->blue
.msb_right
= 0;
818 var
->transp
.msb_right
= 0;
820 if (!info
->monspecs
.hfmax
|| !info
->monspecs
.vfmax
||
821 !info
->monspecs
.dclkmax
|| !fb_validate_mode(var
, info
))
824 /* calculate modeline if supported by monitor */
825 if (!mode_valid
&& info
->monspecs
.gtf
) {
826 if (!fb_get_mode(FB_MAXTIMINGS
, 0, var
, info
))
831 const struct fb_videomode
*mode
;
833 mode
= fb_find_best_mode(var
, &info
->modelist
);
835 fb_videomode_to_var(var
, mode
);
840 if (!mode_valid
&& info
->monspecs
.modedb_len
)
844 * If we're on a flat panel, check if the mode is outside of the
845 * panel dimensions. If so, cap it and try for the next best mode
846 * before bailing out.
848 if (par
->fpWidth
&& par
->fpHeight
&& (par
->fpWidth
< var
->xres
||
849 par
->fpHeight
< var
->yres
)) {
850 const struct fb_videomode
*mode
;
852 var
->xres
= par
->fpWidth
;
853 var
->yres
= par
->fpHeight
;
855 mode
= fb_find_best_mode(var
, &info
->modelist
);
857 printk(KERN_ERR PFX
"mode out of range of flat "
858 "panel dimensions\n");
862 fb_videomode_to_var(var
, mode
);
865 if (var
->yres_virtual
< var
->yres
)
866 var
->yres_virtual
= var
->yres
;
868 if (var
->xres_virtual
< var
->xres
)
869 var
->xres_virtual
= var
->xres
;
871 var
->xres_virtual
= (var
->xres_virtual
+ 63) & ~63;
873 vramlen
= info
->screen_size
;
874 pitch
= ((var
->xres_virtual
* var
->bits_per_pixel
) + 7) / 8;
875 memlen
= pitch
* var
->yres_virtual
;
877 if (memlen
> vramlen
) {
878 var
->yres_virtual
= vramlen
/ pitch
;
880 if (var
->yres_virtual
< var
->yres
) {
881 var
->yres_virtual
= var
->yres
;
882 var
->xres_virtual
= vramlen
/ var
->yres_virtual
;
883 var
->xres_virtual
/= var
->bits_per_pixel
/ 8;
884 var
->xres_virtual
&= ~63;
885 pitch
= (var
->xres_virtual
*
886 var
->bits_per_pixel
+ 7) / 8;
887 memlen
= pitch
* var
->yres
;
889 if (var
->xres_virtual
< var
->xres
) {
890 printk("nvidiafb: required video memory, "
891 "%d bytes, for %dx%d-%d (virtual) "
893 memlen
, var
->xres_virtual
,
894 var
->yres_virtual
, var
->bits_per_pixel
);
900 if (var
->accel_flags
) {
901 if (var
->yres_virtual
> 0x7fff)
902 var
->yres_virtual
= 0x7fff;
903 if (var
->xres_virtual
> 0x7fff)
904 var
->xres_virtual
= 0x7fff;
907 var
->xres_virtual
&= ~63;
914 static int nvidiafb_pan_display(struct fb_var_screeninfo
*var
,
915 struct fb_info
*info
)
917 struct nvidia_par
*par
= info
->par
;
920 total
= var
->yoffset
* info
->fix
.line_length
+ var
->xoffset
;
922 NVSetStartAddress(par
, total
);
927 static int nvidiafb_blank(int blank
, struct fb_info
*info
)
929 struct nvidia_par
*par
= info
->par
;
930 unsigned char tmp
, vesa
;
932 tmp
= NVReadSeq(par
, 0x01) & ~0x20; /* screen on/off */
933 vesa
= NVReadCrtc(par
, 0x1a) & ~0xc0; /* sync on/off */
941 case FB_BLANK_UNBLANK
:
942 case FB_BLANK_NORMAL
:
944 case FB_BLANK_VSYNC_SUSPEND
:
947 case FB_BLANK_HSYNC_SUSPEND
:
950 case FB_BLANK_POWERDOWN
:
955 NVWriteSeq(par
, 0x01, tmp
);
956 NVWriteCrtc(par
, 0x1a, vesa
);
964 * Because the VGA registers are not mapped linearly in its MMIO space,
965 * restrict VGA register saving and restore to x86 only, where legacy VGA IO
966 * access is legal. Consequently, we must also check if the device is the
970 static void save_vga_x86(struct nvidia_par
*par
)
972 struct resource
*res
= &par
->pci_dev
->resource
[PCI_ROM_RESOURCE
];
974 if (res
&& res
->flags
& IORESOURCE_ROM_SHADOW
) {
975 memset(&par
->vgastate
, 0, sizeof(par
->vgastate
));
976 par
->vgastate
.flags
= VGA_SAVE_MODE
| VGA_SAVE_FONTS
|
978 save_vga(&par
->vgastate
);
982 static void restore_vga_x86(struct nvidia_par
*par
)
984 struct resource
*res
= &par
->pci_dev
->resource
[PCI_ROM_RESOURCE
];
986 if (res
&& res
->flags
& IORESOURCE_ROM_SHADOW
)
987 restore_vga(&par
->vgastate
);
990 #define save_vga_x86(x) do {} while (0)
991 #define restore_vga_x86(x) do {} while (0)
994 static int nvidiafb_open(struct fb_info
*info
, int user
)
996 struct nvidia_par
*par
= info
->par
;
998 if (!par
->open_count
) {
1000 nvidia_save_vga(par
, &par
->initial_state
);
1007 static int nvidiafb_release(struct fb_info
*info
, int user
)
1009 struct nvidia_par
*par
= info
->par
;
1012 if (!par
->open_count
) {
1017 if (par
->open_count
== 1) {
1018 nvidia_write_regs(par
, &par
->initial_state
);
1019 restore_vga_x86(par
);
1027 static struct fb_ops nvidia_fb_ops
= {
1028 .owner
= THIS_MODULE
,
1029 .fb_open
= nvidiafb_open
,
1030 .fb_release
= nvidiafb_release
,
1031 __FB_DEFAULT_IOMEM_OPS_RDWR
,
1032 .fb_check_var
= nvidiafb_check_var
,
1033 .fb_set_par
= nvidiafb_set_par
,
1034 .fb_setcolreg
= nvidiafb_setcolreg
,
1035 .fb_pan_display
= nvidiafb_pan_display
,
1036 .fb_blank
= nvidiafb_blank
,
1037 .fb_fillrect
= nvidiafb_fillrect
,
1038 .fb_copyarea
= nvidiafb_copyarea
,
1039 .fb_imageblit
= nvidiafb_imageblit
,
1040 .fb_cursor
= nvidiafb_cursor
,
1041 .fb_sync
= nvidiafb_sync
,
1042 __FB_DEFAULT_IOMEM_OPS_MMAP
,
1045 static int nvidiafb_suspend_late(struct device
*dev
, pm_message_t mesg
)
1047 struct fb_info
*info
= dev_get_drvdata(dev
);
1048 struct nvidia_par
*par
= info
->par
;
1050 if (mesg
.event
== PM_EVENT_PRETHAW
)
1051 mesg
.event
= PM_EVENT_FREEZE
;
1053 par
->pm_state
= mesg
.event
;
1055 if (mesg
.event
& PM_EVENT_SLEEP
) {
1056 fb_set_suspend(info
, 1);
1057 nvidiafb_blank(FB_BLANK_POWERDOWN
, info
);
1058 nvidia_write_regs(par
, &par
->SavedReg
);
1060 dev
->power
.power_state
= mesg
;
1066 static int __maybe_unused
nvidiafb_suspend(struct device
*dev
)
1068 return nvidiafb_suspend_late(dev
, PMSG_SUSPEND
);
1071 static int __maybe_unused
nvidiafb_hibernate(struct device
*dev
)
1073 return nvidiafb_suspend_late(dev
, PMSG_HIBERNATE
);
1076 static int __maybe_unused
nvidiafb_freeze(struct device
*dev
)
1078 return nvidiafb_suspend_late(dev
, PMSG_FREEZE
);
1081 static int __maybe_unused
nvidiafb_resume(struct device
*dev
)
1083 struct fb_info
*info
= dev_get_drvdata(dev
);
1084 struct nvidia_par
*par
= info
->par
;
1088 par
->pm_state
= PM_EVENT_ON
;
1089 nvidiafb_set_par(info
);
1090 fb_set_suspend (info
, 0);
1091 nvidiafb_blank(FB_BLANK_UNBLANK
, info
);
1097 static const struct dev_pm_ops nvidiafb_pm_ops
= {
1098 #ifdef CONFIG_PM_SLEEP
1099 .suspend
= nvidiafb_suspend
,
1100 .resume
= nvidiafb_resume
,
1101 .freeze
= nvidiafb_freeze
,
1102 .thaw
= nvidiafb_resume
,
1103 .poweroff
= nvidiafb_hibernate
,
1104 .restore
= nvidiafb_resume
,
1105 #endif /* CONFIG_PM_SLEEP */
1108 static int nvidia_set_fbinfo(struct fb_info
*info
)
1110 struct fb_monspecs
*specs
= &info
->monspecs
;
1111 struct fb_videomode modedb
;
1112 struct nvidia_par
*par
= info
->par
;
1117 FBINFO_HWACCEL_IMAGEBLIT
1118 | FBINFO_HWACCEL_FILLRECT
1119 | FBINFO_HWACCEL_COPYAREA
1120 | FBINFO_HWACCEL_YPAN
;
1122 fb_videomode_to_modelist(info
->monspecs
.modedb
,
1123 info
->monspecs
.modedb_len
, &info
->modelist
);
1124 fb_var_to_videomode(&modedb
, &nvidiafb_default_var
);
1138 if (specs
->modedb
!= NULL
) {
1139 const struct fb_videomode
*mode
;
1141 mode
= fb_find_best_display(specs
, &info
->modelist
);
1142 fb_videomode_to_var(&nvidiafb_default_var
, mode
);
1143 nvidiafb_default_var
.bits_per_pixel
= bpp
;
1144 } else if (par
->fpWidth
&& par
->fpHeight
) {
1148 snprintf(buf
, 15, "%dx%dMR", par
->fpWidth
, par
->fpHeight
);
1149 fb_find_mode(&nvidiafb_default_var
, info
, buf
, specs
->modedb
,
1150 specs
->modedb_len
, &modedb
, bpp
);
1154 fb_find_mode(&nvidiafb_default_var
, info
, mode_option
,
1155 specs
->modedb
, specs
->modedb_len
, &modedb
, bpp
);
1157 info
->var
= nvidiafb_default_var
;
1158 info
->fix
.visual
= (info
->var
.bits_per_pixel
== 8) ?
1159 FB_VISUAL_PSEUDOCOLOR
: FB_VISUAL_DIRECTCOLOR
;
1160 info
->pseudo_palette
= par
->pseudo_palette
;
1161 fb_alloc_cmap(&info
->cmap
, 256, 0);
1162 fb_destroy_modedb(info
->monspecs
.modedb
);
1163 info
->monspecs
.modedb
= NULL
;
1165 /* maximize virtual vertical length */
1166 lpitch
= info
->var
.xres_virtual
*
1167 ((info
->var
.bits_per_pixel
+ 7) >> 3);
1168 info
->var
.yres_virtual
= info
->screen_size
/ lpitch
;
1170 info
->pixmap
.scan_align
= 4;
1171 info
->pixmap
.buf_align
= 4;
1172 info
->pixmap
.access_align
= 32;
1173 info
->pixmap
.size
= 8 * 1024;
1174 info
->pixmap
.flags
= FB_PIXMAP_SYSTEM
;
1177 nvidia_fb_ops
.fb_cursor
= NULL
;
1179 info
->var
.accel_flags
= (!noaccel
);
1181 switch (par
->Architecture
) {
1183 info
->fix
.accel
= FB_ACCEL_NV4
;
1186 info
->fix
.accel
= FB_ACCEL_NV_10
;
1189 info
->fix
.accel
= FB_ACCEL_NV_20
;
1192 info
->fix
.accel
= FB_ACCEL_NV_30
;
1195 info
->fix
.accel
= FB_ACCEL_NV_40
;
1201 return nvidiafb_check_var(&info
->var
, info
);
1204 static u32
nvidia_get_chipset(struct pci_dev
*pci_dev
,
1205 volatile u32 __iomem
*REGS
)
1207 u32 id
= (pci_dev
->vendor
<< 16) | pci_dev
->device
;
1209 printk(KERN_INFO PFX
"Device ID: %x \n", id
);
1211 if ((id
& 0xfff0) == 0x00f0 ||
1212 (id
& 0xfff0) == 0x02e0) {
1214 id
= NV_RD32(REGS
, 0x1800);
1216 if ((id
& 0x0000ffff) == 0x000010DE)
1217 id
= 0x10DE0000 | (id
>> 16);
1218 else if ((id
& 0xffff0000) == 0xDE100000) /* wrong endian */
1219 id
= 0x10DE0000 | ((id
<< 8) & 0x0000ff00) |
1220 ((id
>> 8) & 0x000000ff);
1221 printk(KERN_INFO PFX
"Subsystem ID: %x \n", id
);
1227 static u32
nvidia_get_arch(u32 Chipset
)
1231 switch (Chipset
& 0x0ff0) {
1232 case 0x0100: /* GeForce 256 */
1233 case 0x0110: /* GeForce2 MX */
1234 case 0x0150: /* GeForce2 */
1235 case 0x0170: /* GeForce4 MX */
1236 case 0x0180: /* GeForce4 MX (8x AGP) */
1237 case 0x01A0: /* nForce */
1238 case 0x01F0: /* nForce2 */
1241 case 0x0200: /* GeForce3 */
1242 case 0x0250: /* GeForce4 Ti */
1243 case 0x0280: /* GeForce4 Ti (8x AGP) */
1246 case 0x0300: /* GeForceFX 5800 */
1247 case 0x0310: /* GeForceFX 5600 */
1248 case 0x0320: /* GeForceFX 5200 */
1249 case 0x0330: /* GeForceFX 5900 */
1250 case 0x0340: /* GeForceFX 5700 */
1253 case 0x0040: /* GeForce 6800 */
1254 case 0x00C0: /* GeForce 6800 */
1255 case 0x0120: /* GeForce 6800 */
1256 case 0x0140: /* GeForce 6600 */
1257 case 0x0160: /* GeForce 6200 */
1258 case 0x01D0: /* GeForce 7200, 7300, 7400 */
1259 case 0x0090: /* GeForce 7800 */
1260 case 0x0210: /* GeForce 6800 */
1261 case 0x0220: /* GeForce 6200 */
1262 case 0x0240: /* GeForce 6100 */
1263 case 0x0290: /* GeForce 7900 */
1264 case 0x0390: /* GeForce 7600 */
1268 case 0x0020: /* TNT, TNT2 */
1271 default: /* unknown architecture */
1278 static int nvidiafb_probe(struct pci_dev
*pd
, const struct pci_device_id
*ent
)
1280 struct nvidia_par
*par
;
1281 struct fb_info
*info
;
1284 volatile u32 __iomem
*REGS
;
1291 if (pci_enable_device(pd
)) {
1292 printk(KERN_ERR PFX
"cannot enable PCI device\n");
1296 /* enable IO and mem if not already done */
1297 pci_read_config_word(pd
, PCI_COMMAND
, &cmd
);
1298 cmd
|= (PCI_COMMAND_IO
| PCI_COMMAND_MEMORY
);
1299 pci_write_config_word(pd
, PCI_COMMAND
, cmd
);
1301 nvidiafb_fix
.mmio_start
= pci_resource_start(pd
, 0);
1302 nvidiafb_fix
.mmio_len
= pci_resource_len(pd
, 0);
1304 REGS
= ioremap(nvidiafb_fix
.mmio_start
, nvidiafb_fix
.mmio_len
);
1306 printk(KERN_ERR PFX
"cannot ioremap MMIO base\n");
1310 Chipset
= nvidia_get_chipset(pd
, REGS
);
1311 Architecture
= nvidia_get_arch(Chipset
);
1312 if (Architecture
== 0) {
1313 printk(KERN_ERR PFX
"unknown NV_ARCH\n");
1317 ret
= aperture_remove_conflicting_pci_devices(pd
, "nvidiafb");
1321 info
= framebuffer_alloc(sizeof(struct nvidia_par
), &pd
->dev
);
1327 info
->pixmap
.addr
= kzalloc(8 * 1024, GFP_KERNEL
);
1329 if (info
->pixmap
.addr
== NULL
)
1332 if (pci_request_regions(pd
, "nvidiafb")) {
1333 printk(KERN_ERR PFX
"cannot request PCI regions\n");
1334 goto err_out_enable
;
1337 par
->FlatPanel
= flatpanel
;
1339 printk(KERN_INFO PFX
"flatpanel support enabled\n");
1340 par
->FPDither
= fpdither
;
1342 par
->CRTCnumber
= forceCRTC
;
1343 par
->FpScale
= (!noscale
);
1344 par
->paneltweak
= paneltweak
;
1345 par
->reverse_i2c
= reverse_i2c
;
1347 nvidiafb_fix
.smem_start
= pci_resource_start(pd
, 1);
1351 par
->Chipset
= Chipset
;
1352 par
->Architecture
= Architecture
;
1354 sprintf(nvidiafb_fix
.id
, "NV%x", (pd
->device
& 0x0ff0) >> 4);
1356 if (NVCommonSetup(info
))
1357 goto err_out_free_base0
;
1359 par
->FbAddress
= nvidiafb_fix
.smem_start
;
1360 par
->FbMapSize
= par
->RamAmountKBytes
* 1024;
1361 if (vram
&& vram
* 1024 * 1024 < par
->FbMapSize
)
1362 par
->FbMapSize
= vram
* 1024 * 1024;
1364 /* Limit amount of vram to 64 MB */
1365 if (par
->FbMapSize
> 64 * 1024 * 1024)
1366 par
->FbMapSize
= 64 * 1024 * 1024;
1368 if(par
->Architecture
>= NV_ARCH_40
)
1369 par
->FbUsableSize
= par
->FbMapSize
- (560 * 1024);
1371 par
->FbUsableSize
= par
->FbMapSize
- (128 * 1024);
1372 par
->ScratchBufferSize
= (par
->Architecture
< NV_ARCH_10
) ? 8 * 1024 :
1374 par
->ScratchBufferStart
= par
->FbUsableSize
- par
->ScratchBufferSize
;
1375 par
->CursorStart
= par
->FbUsableSize
+ (32 * 1024);
1377 info
->screen_base
= ioremap_wc(nvidiafb_fix
.smem_start
,
1379 info
->screen_size
= par
->FbUsableSize
;
1380 nvidiafb_fix
.smem_len
= par
->RamAmountKBytes
* 1024;
1382 if (!info
->screen_base
) {
1383 printk(KERN_ERR PFX
"cannot ioremap FB base\n");
1384 goto err_out_free_base1
;
1387 par
->FbStart
= info
->screen_base
;
1390 par
->wc_cookie
= arch_phys_wc_add(nvidiafb_fix
.smem_start
,
1391 par
->RamAmountKBytes
* 1024);
1393 info
->fbops
= &nvidia_fb_ops
;
1394 info
->fix
= nvidiafb_fix
;
1396 if (nvidia_set_fbinfo(info
) < 0) {
1397 printk(KERN_ERR PFX
"error setting initial video mode\n");
1398 goto err_out_iounmap_fb
;
1401 nvidia_save_vga(par
, &par
->SavedReg
);
1403 pci_set_drvdata(pd
, info
);
1405 if (register_framebuffer(info
) < 0) {
1406 printk(KERN_ERR PFX
"error registering nVidia framebuffer\n");
1407 goto err_out_iounmap_fb
;
1411 nvidia_bl_init(par
);
1413 printk(KERN_INFO PFX
1414 "PCI nVidia %s framebuffer (%dMB @ 0x%lX)\n",
1416 par
->FbMapSize
/ (1024 * 1024), info
->fix
.smem_start
);
1422 iounmap(info
->screen_base
);
1424 fb_destroy_modedb(info
->monspecs
.modedb
);
1425 nvidia_delete_i2c_busses(par
);
1427 pci_release_regions(pd
);
1429 kfree(info
->pixmap
.addr
);
1431 framebuffer_release(info
);
1437 static void nvidiafb_remove(struct pci_dev
*pd
)
1439 struct fb_info
*info
= pci_get_drvdata(pd
);
1440 struct nvidia_par
*par
= info
->par
;
1444 nvidia_bl_exit(par
);
1445 unregister_framebuffer(info
);
1447 arch_phys_wc_del(par
->wc_cookie
);
1448 iounmap(info
->screen_base
);
1449 fb_destroy_modedb(info
->monspecs
.modedb
);
1450 nvidia_delete_i2c_busses(par
);
1452 pci_release_regions(pd
);
1453 kfree(info
->pixmap
.addr
);
1454 framebuffer_release(info
);
1458 /* ------------------------------------------------------------------------- *
1462 * ------------------------------------------------------------------------- */
1465 static int nvidiafb_setup(char *options
)
1470 if (!options
|| !*options
)
1473 while ((this_opt
= strsep(&options
, ",")) != NULL
) {
1474 if (!strncmp(this_opt
, "forceCRTC", 9)) {
1480 forceCRTC
= *p
- '0';
1481 if (forceCRTC
< 0 || forceCRTC
> 1)
1483 } else if (!strncmp(this_opt
, "flatpanel", 9)) {
1485 } else if (!strncmp(this_opt
, "hwcur", 5)) {
1487 } else if (!strncmp(this_opt
, "noaccel", 6)) {
1489 } else if (!strncmp(this_opt
, "noscale", 7)) {
1491 } else if (!strncmp(this_opt
, "reverse_i2c", 11)) {
1493 } else if (!strncmp(this_opt
, "paneltweak:", 11)) {
1494 paneltweak
= simple_strtoul(this_opt
+11, NULL
, 0);
1495 } else if (!strncmp(this_opt
, "vram:", 5)) {
1496 vram
= simple_strtoul(this_opt
+5, NULL
, 0);
1497 } else if (!strncmp(this_opt
, "backlight:", 10)) {
1498 backlight
= simple_strtoul(this_opt
+10, NULL
, 0);
1499 } else if (!strncmp(this_opt
, "nomtrr", 6)) {
1501 } else if (!strncmp(this_opt
, "fpdither:", 9)) {
1502 fpdither
= simple_strtol(this_opt
+9, NULL
, 0);
1503 } else if (!strncmp(this_opt
, "bpp:", 4)) {
1504 bpp
= simple_strtoul(this_opt
+4, NULL
, 0);
1506 mode_option
= this_opt
;
1511 #endif /* !MODULE */
1513 static struct pci_driver nvidiafb_driver
= {
1515 .id_table
= nvidiafb_pci_tbl
,
1516 .probe
= nvidiafb_probe
,
1517 .driver
.pm
= &nvidiafb_pm_ops
,
1518 .remove
= nvidiafb_remove
,
1521 /* ------------------------------------------------------------------------- *
1525 * ------------------------------------------------------------------------- */
1527 static int nvidiafb_init(void)
1530 char *option
= NULL
;
1533 if (fb_modesetting_disabled("nvidiafb"))
1537 if (fb_get_options("nvidiafb", &option
))
1539 nvidiafb_setup(option
);
1541 return pci_register_driver(&nvidiafb_driver
);
1544 module_init(nvidiafb_init
);
1546 static void __exit
nvidiafb_exit(void)
1548 pci_unregister_driver(&nvidiafb_driver
);
1551 module_exit(nvidiafb_exit
);
1553 module_param(flatpanel
, int, 0);
1554 MODULE_PARM_DESC(flatpanel
,
1555 "Enables experimental flat panel support for some chipsets. "
1556 "(0=disabled, 1=enabled, -1=autodetect) (default=-1)");
1557 module_param(fpdither
, int, 0);
1558 MODULE_PARM_DESC(fpdither
,
1559 "Enables dithering of flat panel for 6 bits panels. "
1560 "(0=disabled, 1=enabled, -1=autodetect) (default=-1)");
1561 module_param(hwcur
, int, 0);
1562 MODULE_PARM_DESC(hwcur
,
1563 "Enables hardware cursor implementation. (0 or 1=enabled) "
1565 module_param(noaccel
, int, 0);
1566 MODULE_PARM_DESC(noaccel
,
1567 "Disables hardware acceleration. (0 or 1=disable) "
1569 module_param(noscale
, int, 0);
1570 MODULE_PARM_DESC(noscale
,
1571 "Disables screen scaling. (0 or 1=disable) "
1572 "(default=0, do scaling)");
1573 module_param(paneltweak
, int, 0);
1574 MODULE_PARM_DESC(paneltweak
,
1575 "Tweak display settings for flatpanels. "
1576 "(default=0, no tweaks)");
1577 module_param(forceCRTC
, int, 0);
1578 MODULE_PARM_DESC(forceCRTC
,
1579 "Forces usage of a particular CRTC in case autodetection "
1580 "fails. (0 or 1) (default=autodetect)");
1581 module_param(vram
, int, 0);
1582 MODULE_PARM_DESC(vram
,
1583 "amount of framebuffer memory to remap in MiB"
1584 "(default=0 - remap entire memory)");
1585 module_param(mode_option
, charp
, 0);
1586 MODULE_PARM_DESC(mode_option
, "Specify initial video mode");
1587 module_param(bpp
, int, 0);
1588 MODULE_PARM_DESC(bpp
, "pixel width in bits"
1590 module_param(reverse_i2c
, int, 0);
1591 MODULE_PARM_DESC(reverse_i2c
, "reverse port assignment of the i2c bus");
1592 module_param(nomtrr
, bool, false);
1593 MODULE_PARM_DESC(nomtrr
, "Disables MTRR support (0 or 1=disabled) "
1596 MODULE_AUTHOR("Antonino Daplas");
1597 MODULE_DESCRIPTION("Framebuffer driver for nVidia graphics chipset");
1598 MODULE_LICENSE("GPL");