1 /* SPDX-License-Identifier: GPL-2.0 */
6 * Please do not include this file in generic code. There is currently
7 * no requirement for any architecture to implement anything held
13 #include <linux/cache.h>
14 #include <linux/spinlock.h>
15 #include <linux/cpumask.h>
16 #include <linux/irqhandler.h>
17 #include <linux/irqreturn.h>
18 #include <linux/irqnr.h>
19 #include <linux/topology.h>
21 #include <linux/slab.h>
24 #include <asm/ptrace.h>
25 #include <asm/irq_regs.h>
30 struct irq_affinity_desc
;
31 enum irqchip_irq_state
;
36 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
38 * IRQ_TYPE_NONE - default, unspecified type
39 * IRQ_TYPE_EDGE_RISING - rising edge triggered
40 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
41 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
42 * IRQ_TYPE_LEVEL_HIGH - high level triggered
43 * IRQ_TYPE_LEVEL_LOW - low level triggered
44 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
45 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
46 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
47 * to setup the HW to a sane default (used
48 * by irqdomain map() callbacks to synchronize
49 * the HW state and SW flags for a newly
50 * allocated descriptor).
52 * IRQ_TYPE_PROBE - Special flag for probing in progress
54 * Bits which can be modified via irq_set/clear/modify_status_flags()
55 * IRQ_LEVEL - Interrupt is level type. Will be also
56 * updated in the code when the above trigger
57 * bits are modified via irq_set_irq_type()
58 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
59 * it from affinity setting
60 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
61 * IRQ_NOREQUEST - Interrupt cannot be requested via
63 * IRQ_NOTHREAD - Interrupt cannot be threaded
64 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
66 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
67 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
68 * IRQ_NESTED_THREAD - Interrupt nests into another thread
69 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
70 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
71 * it from the spurious interrupt detection
72 * mechanism and from core side polling.
73 * IRQ_DISABLE_UNLAZY - Disable lazy irq disable
74 * IRQ_HIDDEN - Don't show up in /proc/interrupts
75 * IRQ_NO_DEBUG - Exclude from note_interrupt() debugging
78 IRQ_TYPE_NONE
= 0x00000000,
79 IRQ_TYPE_EDGE_RISING
= 0x00000001,
80 IRQ_TYPE_EDGE_FALLING
= 0x00000002,
81 IRQ_TYPE_EDGE_BOTH
= (IRQ_TYPE_EDGE_FALLING
| IRQ_TYPE_EDGE_RISING
),
82 IRQ_TYPE_LEVEL_HIGH
= 0x00000004,
83 IRQ_TYPE_LEVEL_LOW
= 0x00000008,
84 IRQ_TYPE_LEVEL_MASK
= (IRQ_TYPE_LEVEL_LOW
| IRQ_TYPE_LEVEL_HIGH
),
85 IRQ_TYPE_SENSE_MASK
= 0x0000000f,
86 IRQ_TYPE_DEFAULT
= IRQ_TYPE_SENSE_MASK
,
88 IRQ_TYPE_PROBE
= 0x00000010,
91 IRQ_PER_CPU
= (1 << 9),
92 IRQ_NOPROBE
= (1 << 10),
93 IRQ_NOREQUEST
= (1 << 11),
94 IRQ_NOAUTOEN
= (1 << 12),
95 IRQ_NO_BALANCING
= (1 << 13),
96 IRQ_MOVE_PCNTXT
= (1 << 14),
97 IRQ_NESTED_THREAD
= (1 << 15),
98 IRQ_NOTHREAD
= (1 << 16),
99 IRQ_PER_CPU_DEVID
= (1 << 17),
100 IRQ_IS_POLLED
= (1 << 18),
101 IRQ_DISABLE_UNLAZY
= (1 << 19),
102 IRQ_HIDDEN
= (1 << 20),
103 IRQ_NO_DEBUG
= (1 << 21),
106 #define IRQF_MODIFY_MASK \
107 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
108 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
109 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
110 IRQ_IS_POLLED | IRQ_DISABLE_UNLAZY | IRQ_HIDDEN)
112 #define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
115 * Return value for chip->irq_set_affinity()
117 * IRQ_SET_MASK_OK - OK, core updates irq_common_data.affinity
118 * IRQ_SET_MASK_NOCOPY - OK, chip did update irq_common_data.affinity
119 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
120 * support stacked irqchips, which indicates skipping
121 * all descendant irqchips.
125 IRQ_SET_MASK_OK_NOCOPY
,
126 IRQ_SET_MASK_OK_DONE
,
133 * struct irq_common_data - per irq data shared by all irqchips
134 * @state_use_accessors: status information for irq chip functions.
135 * Use accessor functions to deal with it
136 * @node: node index useful for balancing
137 * @handler_data: per-IRQ data for the irq_chip methods
138 * @affinity: IRQ affinity on SMP. If this is an IPI
139 * related irq, then this is the mask of the
140 * CPUs to which an IPI can be sent.
141 * @effective_affinity: The effective IRQ affinity on SMP as some irq
142 * chips do not allow multi CPU destinations.
143 * A subset of @affinity.
144 * @msi_desc: MSI descriptor
145 * @ipi_offset: Offset of first IPI target cpu in @affinity. Optional.
147 struct irq_common_data
{
148 unsigned int __private state_use_accessors
;
153 struct msi_desc
*msi_desc
;
155 cpumask_var_t affinity
;
157 #ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
158 cpumask_var_t effective_affinity
;
160 #ifdef CONFIG_GENERIC_IRQ_IPI
161 unsigned int ipi_offset
;
166 * struct irq_data - per irq chip data passed down to chip functions
167 * @mask: precomputed bitmask for accessing the chip registers
168 * @irq: interrupt number
169 * @hwirq: hardware interrupt number, local to the interrupt domain
170 * @common: point to data shared by all irqchips
171 * @chip: low level interrupt hardware access
172 * @domain: Interrupt translation domain; responsible for mapping
173 * between hwirq number and linux irq number.
174 * @parent_data: pointer to parent struct irq_data to support hierarchy
176 * @chip_data: platform-specific per-chip private data for the chip
177 * methods, to allow shared chip implementations
182 irq_hw_number_t hwirq
;
183 struct irq_common_data
*common
;
184 struct irq_chip
*chip
;
185 struct irq_domain
*domain
;
186 #ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
187 struct irq_data
*parent_data
;
193 * Bit masks for irq_common_data.state_use_accessors
195 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
196 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
197 * IRQD_ACTIVATED - Interrupt has already been activated
198 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
199 * IRQD_PER_CPU - Interrupt is per cpu
200 * IRQD_AFFINITY_SET - Interrupt affinity was set
201 * IRQD_LEVEL - Interrupt is level triggered
202 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
204 * IRQD_MOVE_PCNTXT - Interrupt can be moved in process
206 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
207 * IRQD_IRQ_MASKED - Masked state of the interrupt
208 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
209 * IRQD_WAKEUP_ARMED - Wakeup mode armed
210 * IRQD_FORWARDED_TO_VCPU - The interrupt is forwarded to a VCPU
211 * IRQD_AFFINITY_MANAGED - Affinity is auto-managed by the kernel
212 * IRQD_IRQ_STARTED - Startup state of the interrupt
213 * IRQD_MANAGED_SHUTDOWN - Interrupt was shutdown due to empty affinity
214 * mask. Applies only to affinity managed irqs.
215 * IRQD_SINGLE_TARGET - IRQ allows only a single affinity target
216 * IRQD_DEFAULT_TRIGGER_SET - Expected trigger already been set
217 * IRQD_CAN_RESERVE - Can use reservation mode
218 * IRQD_HANDLE_ENFORCE_IRQCTX - Enforce that handle_irq_*() is only invoked
219 * from actual interrupt context.
220 * IRQD_AFFINITY_ON_ACTIVATE - Affinity is set on activation. Don't call
221 * irq_chip::irq_set_affinity() when deactivated.
222 * IRQD_IRQ_ENABLED_ON_SUSPEND - Interrupt is enabled on suspend by irq pm if
223 * irqchip have flag IRQCHIP_ENABLE_WAKEUP_ON_SUSPEND set.
224 * IRQD_RESEND_WHEN_IN_PROGRESS - Interrupt may fire when already in progress in which
225 * case it must be resent at the next available opportunity.
228 IRQD_TRIGGER_MASK
= 0xf,
229 IRQD_SETAFFINITY_PENDING
= BIT(8),
230 IRQD_ACTIVATED
= BIT(9),
231 IRQD_NO_BALANCING
= BIT(10),
232 IRQD_PER_CPU
= BIT(11),
233 IRQD_AFFINITY_SET
= BIT(12),
234 IRQD_LEVEL
= BIT(13),
235 IRQD_WAKEUP_STATE
= BIT(14),
236 IRQD_MOVE_PCNTXT
= BIT(15),
237 IRQD_IRQ_DISABLED
= BIT(16),
238 IRQD_IRQ_MASKED
= BIT(17),
239 IRQD_IRQ_INPROGRESS
= BIT(18),
240 IRQD_WAKEUP_ARMED
= BIT(19),
241 IRQD_FORWARDED_TO_VCPU
= BIT(20),
242 IRQD_AFFINITY_MANAGED
= BIT(21),
243 IRQD_IRQ_STARTED
= BIT(22),
244 IRQD_MANAGED_SHUTDOWN
= BIT(23),
245 IRQD_SINGLE_TARGET
= BIT(24),
246 IRQD_DEFAULT_TRIGGER_SET
= BIT(25),
247 IRQD_CAN_RESERVE
= BIT(26),
248 IRQD_HANDLE_ENFORCE_IRQCTX
= BIT(27),
249 IRQD_AFFINITY_ON_ACTIVATE
= BIT(28),
250 IRQD_IRQ_ENABLED_ON_SUSPEND
= BIT(29),
251 IRQD_RESEND_WHEN_IN_PROGRESS
= BIT(30),
254 #define __irqd_to_state(d) ACCESS_PRIVATE((d)->common, state_use_accessors)
256 static inline bool irqd_is_setaffinity_pending(struct irq_data
*d
)
258 return __irqd_to_state(d
) & IRQD_SETAFFINITY_PENDING
;
261 static inline bool irqd_is_per_cpu(struct irq_data
*d
)
263 return __irqd_to_state(d
) & IRQD_PER_CPU
;
266 static inline bool irqd_can_balance(struct irq_data
*d
)
268 return !(__irqd_to_state(d
) & (IRQD_PER_CPU
| IRQD_NO_BALANCING
));
271 static inline bool irqd_affinity_was_set(struct irq_data
*d
)
273 return __irqd_to_state(d
) & IRQD_AFFINITY_SET
;
276 static inline void irqd_mark_affinity_was_set(struct irq_data
*d
)
278 __irqd_to_state(d
) |= IRQD_AFFINITY_SET
;
281 static inline bool irqd_trigger_type_was_set(struct irq_data
*d
)
283 return __irqd_to_state(d
) & IRQD_DEFAULT_TRIGGER_SET
;
286 static inline u32
irqd_get_trigger_type(struct irq_data
*d
)
288 return __irqd_to_state(d
) & IRQD_TRIGGER_MASK
;
292 * Must only be called inside irq_chip.irq_set_type() functions or
293 * from the DT/ACPI setup code.
295 static inline void irqd_set_trigger_type(struct irq_data
*d
, u32 type
)
297 __irqd_to_state(d
) &= ~IRQD_TRIGGER_MASK
;
298 __irqd_to_state(d
) |= type
& IRQD_TRIGGER_MASK
;
299 __irqd_to_state(d
) |= IRQD_DEFAULT_TRIGGER_SET
;
302 static inline bool irqd_is_level_type(struct irq_data
*d
)
304 return __irqd_to_state(d
) & IRQD_LEVEL
;
308 * Must only be called of irqchip.irq_set_affinity() or low level
309 * hierarchy domain allocation functions.
311 static inline void irqd_set_single_target(struct irq_data
*d
)
313 __irqd_to_state(d
) |= IRQD_SINGLE_TARGET
;
316 static inline bool irqd_is_single_target(struct irq_data
*d
)
318 return __irqd_to_state(d
) & IRQD_SINGLE_TARGET
;
321 static inline void irqd_set_handle_enforce_irqctx(struct irq_data
*d
)
323 __irqd_to_state(d
) |= IRQD_HANDLE_ENFORCE_IRQCTX
;
326 static inline bool irqd_is_handle_enforce_irqctx(struct irq_data
*d
)
328 return __irqd_to_state(d
) & IRQD_HANDLE_ENFORCE_IRQCTX
;
331 static inline bool irqd_is_enabled_on_suspend(struct irq_data
*d
)
333 return __irqd_to_state(d
) & IRQD_IRQ_ENABLED_ON_SUSPEND
;
336 static inline bool irqd_is_wakeup_set(struct irq_data
*d
)
338 return __irqd_to_state(d
) & IRQD_WAKEUP_STATE
;
341 static inline bool irqd_can_move_in_process_context(struct irq_data
*d
)
343 return __irqd_to_state(d
) & IRQD_MOVE_PCNTXT
;
346 static inline bool irqd_irq_disabled(struct irq_data
*d
)
348 return __irqd_to_state(d
) & IRQD_IRQ_DISABLED
;
351 static inline bool irqd_irq_masked(struct irq_data
*d
)
353 return __irqd_to_state(d
) & IRQD_IRQ_MASKED
;
356 static inline bool irqd_irq_inprogress(struct irq_data
*d
)
358 return __irqd_to_state(d
) & IRQD_IRQ_INPROGRESS
;
361 static inline bool irqd_is_wakeup_armed(struct irq_data
*d
)
363 return __irqd_to_state(d
) & IRQD_WAKEUP_ARMED
;
366 static inline bool irqd_is_forwarded_to_vcpu(struct irq_data
*d
)
368 return __irqd_to_state(d
) & IRQD_FORWARDED_TO_VCPU
;
371 static inline void irqd_set_forwarded_to_vcpu(struct irq_data
*d
)
373 __irqd_to_state(d
) |= IRQD_FORWARDED_TO_VCPU
;
376 static inline void irqd_clr_forwarded_to_vcpu(struct irq_data
*d
)
378 __irqd_to_state(d
) &= ~IRQD_FORWARDED_TO_VCPU
;
381 static inline bool irqd_affinity_is_managed(struct irq_data
*d
)
383 return __irqd_to_state(d
) & IRQD_AFFINITY_MANAGED
;
386 static inline bool irqd_is_activated(struct irq_data
*d
)
388 return __irqd_to_state(d
) & IRQD_ACTIVATED
;
391 static inline void irqd_set_activated(struct irq_data
*d
)
393 __irqd_to_state(d
) |= IRQD_ACTIVATED
;
396 static inline void irqd_clr_activated(struct irq_data
*d
)
398 __irqd_to_state(d
) &= ~IRQD_ACTIVATED
;
401 static inline bool irqd_is_started(struct irq_data
*d
)
403 return __irqd_to_state(d
) & IRQD_IRQ_STARTED
;
406 static inline bool irqd_is_managed_and_shutdown(struct irq_data
*d
)
408 return __irqd_to_state(d
) & IRQD_MANAGED_SHUTDOWN
;
411 static inline void irqd_set_can_reserve(struct irq_data
*d
)
413 __irqd_to_state(d
) |= IRQD_CAN_RESERVE
;
416 static inline void irqd_clr_can_reserve(struct irq_data
*d
)
418 __irqd_to_state(d
) &= ~IRQD_CAN_RESERVE
;
421 static inline bool irqd_can_reserve(struct irq_data
*d
)
423 return __irqd_to_state(d
) & IRQD_CAN_RESERVE
;
426 static inline void irqd_set_affinity_on_activate(struct irq_data
*d
)
428 __irqd_to_state(d
) |= IRQD_AFFINITY_ON_ACTIVATE
;
431 static inline bool irqd_affinity_on_activate(struct irq_data
*d
)
433 return __irqd_to_state(d
) & IRQD_AFFINITY_ON_ACTIVATE
;
436 static inline void irqd_set_resend_when_in_progress(struct irq_data
*d
)
438 __irqd_to_state(d
) |= IRQD_RESEND_WHEN_IN_PROGRESS
;
441 static inline bool irqd_needs_resend_when_in_progress(struct irq_data
*d
)
443 return __irqd_to_state(d
) & IRQD_RESEND_WHEN_IN_PROGRESS
;
446 #undef __irqd_to_state
448 static inline irq_hw_number_t
irqd_to_hwirq(struct irq_data
*d
)
454 * struct irq_chip - hardware interrupt chip descriptor
456 * @name: name for /proc/interrupts
457 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
458 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
459 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
460 * @irq_disable: disable the interrupt
461 * @irq_ack: start of a new interrupt
462 * @irq_mask: mask an interrupt source
463 * @irq_mask_ack: ack and mask an interrupt source
464 * @irq_unmask: unmask an interrupt source
465 * @irq_eoi: end of interrupt
466 * @irq_set_affinity: Set the CPU affinity on SMP machines. If the force
467 * argument is true, it tells the driver to
468 * unconditionally apply the affinity setting. Sanity
469 * checks against the supplied affinity mask are not
470 * required. This is used for CPU hotplug where the
471 * target CPU is not yet set in the cpu_online_mask.
472 * @irq_retrigger: resend an IRQ to the CPU
473 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
474 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
475 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
476 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
477 * @irq_cpu_online: configure an interrupt source for a secondary CPU
478 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
479 * @irq_suspend: function called from core code on suspend once per
480 * chip, when one or more interrupts are installed
481 * @irq_resume: function called from core code on resume once per chip,
482 * when one ore more interrupts are installed
483 * @irq_pm_shutdown: function called from core code on shutdown once per chip
484 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
485 * @irq_print_chip: optional to print special chip info in show_interrupts
486 * @irq_request_resources: optional to request resources before calling
487 * any other callback related to this irq
488 * @irq_release_resources: optional to release resources acquired with
489 * irq_request_resources
490 * @irq_compose_msi_msg: optional to compose message content for MSI
491 * @irq_write_msi_msg: optional to write message content for MSI
492 * @irq_get_irqchip_state: return the internal state of an interrupt
493 * @irq_set_irqchip_state: set the internal state of a interrupt
494 * @irq_set_vcpu_affinity: optional to target a vCPU in a virtual machine
495 * @ipi_send_single: send a single IPI to destination cpus
496 * @ipi_send_mask: send an IPI to destination cpus in cpumask
497 * @irq_nmi_setup: function called from core code before enabling an NMI
498 * @irq_nmi_teardown: function called from core code after disabling an NMI
499 * @flags: chip specific flags
503 unsigned int (*irq_startup
)(struct irq_data
*data
);
504 void (*irq_shutdown
)(struct irq_data
*data
);
505 void (*irq_enable
)(struct irq_data
*data
);
506 void (*irq_disable
)(struct irq_data
*data
);
508 void (*irq_ack
)(struct irq_data
*data
);
509 void (*irq_mask
)(struct irq_data
*data
);
510 void (*irq_mask_ack
)(struct irq_data
*data
);
511 void (*irq_unmask
)(struct irq_data
*data
);
512 void (*irq_eoi
)(struct irq_data
*data
);
514 int (*irq_set_affinity
)(struct irq_data
*data
, const struct cpumask
*dest
, bool force
);
515 int (*irq_retrigger
)(struct irq_data
*data
);
516 int (*irq_set_type
)(struct irq_data
*data
, unsigned int flow_type
);
517 int (*irq_set_wake
)(struct irq_data
*data
, unsigned int on
);
519 void (*irq_bus_lock
)(struct irq_data
*data
);
520 void (*irq_bus_sync_unlock
)(struct irq_data
*data
);
522 #ifdef CONFIG_DEPRECATED_IRQ_CPU_ONOFFLINE
523 void (*irq_cpu_online
)(struct irq_data
*data
);
524 void (*irq_cpu_offline
)(struct irq_data
*data
);
526 void (*irq_suspend
)(struct irq_data
*data
);
527 void (*irq_resume
)(struct irq_data
*data
);
528 void (*irq_pm_shutdown
)(struct irq_data
*data
);
530 void (*irq_calc_mask
)(struct irq_data
*data
);
532 void (*irq_print_chip
)(struct irq_data
*data
, struct seq_file
*p
);
533 int (*irq_request_resources
)(struct irq_data
*data
);
534 void (*irq_release_resources
)(struct irq_data
*data
);
536 void (*irq_compose_msi_msg
)(struct irq_data
*data
, struct msi_msg
*msg
);
537 void (*irq_write_msi_msg
)(struct irq_data
*data
, struct msi_msg
*msg
);
539 int (*irq_get_irqchip_state
)(struct irq_data
*data
, enum irqchip_irq_state which
, bool *state
);
540 int (*irq_set_irqchip_state
)(struct irq_data
*data
, enum irqchip_irq_state which
, bool state
);
542 int (*irq_set_vcpu_affinity
)(struct irq_data
*data
, void *vcpu_info
);
544 void (*ipi_send_single
)(struct irq_data
*data
, unsigned int cpu
);
545 void (*ipi_send_mask
)(struct irq_data
*data
, const struct cpumask
*dest
);
547 int (*irq_nmi_setup
)(struct irq_data
*data
);
548 void (*irq_nmi_teardown
)(struct irq_data
*data
);
554 * irq_chip specific flags
556 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
557 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
558 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
559 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
561 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
562 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
563 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
564 * IRQCHIP_SUPPORTS_LEVEL_MSI: Chip can provide two doorbells for Level MSIs
565 * IRQCHIP_SUPPORTS_NMI: Chip can deliver NMIs, only for root irqchips
566 * IRQCHIP_ENABLE_WAKEUP_ON_SUSPEND: Invokes __enable_irq()/__disable_irq() for wake irqs
567 * in the suspend path if they are in disabled state
568 * IRQCHIP_AFFINITY_PRE_STARTUP: Default affinity update before startup
569 * IRQCHIP_IMMUTABLE: Don't ever change anything in this chip
572 IRQCHIP_SET_TYPE_MASKED
= (1 << 0),
573 IRQCHIP_EOI_IF_HANDLED
= (1 << 1),
574 IRQCHIP_MASK_ON_SUSPEND
= (1 << 2),
575 IRQCHIP_ONOFFLINE_ENABLED
= (1 << 3),
576 IRQCHIP_SKIP_SET_WAKE
= (1 << 4),
577 IRQCHIP_ONESHOT_SAFE
= (1 << 5),
578 IRQCHIP_EOI_THREADED
= (1 << 6),
579 IRQCHIP_SUPPORTS_LEVEL_MSI
= (1 << 7),
580 IRQCHIP_SUPPORTS_NMI
= (1 << 8),
581 IRQCHIP_ENABLE_WAKEUP_ON_SUSPEND
= (1 << 9),
582 IRQCHIP_AFFINITY_PRE_STARTUP
= (1 << 10),
583 IRQCHIP_IMMUTABLE
= (1 << 11),
586 #include <linux/irqdesc.h>
589 * Pick up the arch-dependent methods:
591 #include <asm/hw_irq.h>
593 #ifndef NR_IRQS_LEGACY
594 # define NR_IRQS_LEGACY 0
597 #ifndef ARCH_IRQ_INIT_FLAGS
598 # define ARCH_IRQ_INIT_FLAGS 0
601 #define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
604 extern int setup_percpu_irq(unsigned int irq
, struct irqaction
*new);
605 extern void remove_percpu_irq(unsigned int irq
, struct irqaction
*act
);
607 #ifdef CONFIG_DEPRECATED_IRQ_CPU_ONOFFLINE
608 extern void irq_cpu_online(void);
609 extern void irq_cpu_offline(void);
611 extern int irq_set_affinity_locked(struct irq_data
*data
,
612 const struct cpumask
*cpumask
, bool force
);
613 extern int irq_set_vcpu_affinity(unsigned int irq
, void *vcpu_info
);
615 #if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_IRQ_MIGRATION)
616 extern void irq_migrate_all_off_this_cpu(void);
617 extern int irq_affinity_online_cpu(unsigned int cpu
);
619 # define irq_affinity_online_cpu NULL
622 #if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
623 void __irq_move_irq(struct irq_data
*data
);
624 static inline void irq_move_irq(struct irq_data
*data
)
626 if (unlikely(irqd_is_setaffinity_pending(data
)))
627 __irq_move_irq(data
);
629 void irq_move_masked_irq(struct irq_data
*data
);
630 void irq_force_complete_move(struct irq_desc
*desc
);
632 static inline void irq_move_irq(struct irq_data
*data
) { }
633 static inline void irq_move_masked_irq(struct irq_data
*data
) { }
634 static inline void irq_force_complete_move(struct irq_desc
*desc
) { }
637 extern int no_irq_affinity
;
639 #ifdef CONFIG_HARDIRQS_SW_RESEND
640 int irq_set_parent(int irq
, int parent_irq
);
642 static inline int irq_set_parent(int irq
, int parent_irq
)
649 * Built-in IRQ handlers for various IRQ types,
650 * callable via desc->handle_irq()
652 extern void handle_level_irq(struct irq_desc
*desc
);
653 extern void handle_fasteoi_irq(struct irq_desc
*desc
);
654 extern void handle_edge_irq(struct irq_desc
*desc
);
655 extern void handle_edge_eoi_irq(struct irq_desc
*desc
);
656 extern void handle_simple_irq(struct irq_desc
*desc
);
657 extern void handle_untracked_irq(struct irq_desc
*desc
);
658 extern void handle_percpu_irq(struct irq_desc
*desc
);
659 extern void handle_percpu_devid_irq(struct irq_desc
*desc
);
660 extern void handle_bad_irq(struct irq_desc
*desc
);
661 extern void handle_nested_irq(unsigned int irq
);
663 extern void handle_fasteoi_nmi(struct irq_desc
*desc
);
664 extern void handle_percpu_devid_fasteoi_nmi(struct irq_desc
*desc
);
666 extern int irq_chip_compose_msi_msg(struct irq_data
*data
, struct msi_msg
*msg
);
667 extern int irq_chip_pm_get(struct irq_data
*data
);
668 extern int irq_chip_pm_put(struct irq_data
*data
);
669 #ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
670 extern void handle_fasteoi_ack_irq(struct irq_desc
*desc
);
671 extern void handle_fasteoi_mask_irq(struct irq_desc
*desc
);
672 extern int irq_chip_set_parent_state(struct irq_data
*data
,
673 enum irqchip_irq_state which
,
675 extern int irq_chip_get_parent_state(struct irq_data
*data
,
676 enum irqchip_irq_state which
,
678 extern void irq_chip_enable_parent(struct irq_data
*data
);
679 extern void irq_chip_disable_parent(struct irq_data
*data
);
680 extern void irq_chip_ack_parent(struct irq_data
*data
);
681 extern int irq_chip_retrigger_hierarchy(struct irq_data
*data
);
682 extern void irq_chip_mask_parent(struct irq_data
*data
);
683 extern void irq_chip_mask_ack_parent(struct irq_data
*data
);
684 extern void irq_chip_unmask_parent(struct irq_data
*data
);
685 extern void irq_chip_eoi_parent(struct irq_data
*data
);
686 extern int irq_chip_set_affinity_parent(struct irq_data
*data
,
687 const struct cpumask
*dest
,
689 extern int irq_chip_set_wake_parent(struct irq_data
*data
, unsigned int on
);
690 extern int irq_chip_set_vcpu_affinity_parent(struct irq_data
*data
,
692 extern int irq_chip_set_type_parent(struct irq_data
*data
, unsigned int type
);
693 extern int irq_chip_request_resources_parent(struct irq_data
*data
);
694 extern void irq_chip_release_resources_parent(struct irq_data
*data
);
697 /* Handling of unhandled and spurious interrupts: */
698 extern void note_interrupt(struct irq_desc
*desc
, irqreturn_t action_ret
);
701 /* Enable/disable irq debugging output: */
702 extern int noirqdebug_setup(char *str
);
704 /* Checks whether the interrupt can be requested by request_irq(): */
705 extern int can_request_irq(unsigned int irq
, unsigned long irqflags
);
707 /* Dummy irq-chip implementations: */
708 extern struct irq_chip no_irq_chip
;
709 extern struct irq_chip dummy_irq_chip
;
712 irq_set_chip_and_handler_name(unsigned int irq
, const struct irq_chip
*chip
,
713 irq_flow_handler_t handle
, const char *name
);
715 static inline void irq_set_chip_and_handler(unsigned int irq
,
716 const struct irq_chip
*chip
,
717 irq_flow_handler_t handle
)
719 irq_set_chip_and_handler_name(irq
, chip
, handle
, NULL
);
722 extern int irq_set_percpu_devid(unsigned int irq
);
723 extern int irq_set_percpu_devid_partition(unsigned int irq
,
724 const struct cpumask
*affinity
);
725 extern int irq_get_percpu_devid_partition(unsigned int irq
,
726 struct cpumask
*affinity
);
729 __irq_set_handler(unsigned int irq
, irq_flow_handler_t handle
, int is_chained
,
733 irq_set_handler(unsigned int irq
, irq_flow_handler_t handle
)
735 __irq_set_handler(irq
, handle
, 0, NULL
);
739 * Set a highlevel chained flow handler for a given IRQ.
740 * (a chained handler is automatically enabled and set to
741 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
744 irq_set_chained_handler(unsigned int irq
, irq_flow_handler_t handle
)
746 __irq_set_handler(irq
, handle
, 1, NULL
);
750 * Set a highlevel chained flow handler and its data for a given IRQ.
751 * (a chained handler is automatically enabled and set to
752 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
755 irq_set_chained_handler_and_data(unsigned int irq
, irq_flow_handler_t handle
,
758 void irq_modify_status(unsigned int irq
, unsigned long clr
, unsigned long set
);
760 static inline void irq_set_status_flags(unsigned int irq
, unsigned long set
)
762 irq_modify_status(irq
, 0, set
);
765 static inline void irq_clear_status_flags(unsigned int irq
, unsigned long clr
)
767 irq_modify_status(irq
, clr
, 0);
770 static inline void irq_set_noprobe(unsigned int irq
)
772 irq_modify_status(irq
, 0, IRQ_NOPROBE
);
775 static inline void irq_set_probe(unsigned int irq
)
777 irq_modify_status(irq
, IRQ_NOPROBE
, 0);
780 static inline void irq_set_nothread(unsigned int irq
)
782 irq_modify_status(irq
, 0, IRQ_NOTHREAD
);
785 static inline void irq_set_thread(unsigned int irq
)
787 irq_modify_status(irq
, IRQ_NOTHREAD
, 0);
790 static inline void irq_set_nested_thread(unsigned int irq
, bool nest
)
793 irq_set_status_flags(irq
, IRQ_NESTED_THREAD
);
795 irq_clear_status_flags(irq
, IRQ_NESTED_THREAD
);
798 static inline void irq_set_percpu_devid_flags(unsigned int irq
)
800 irq_set_status_flags(irq
,
801 IRQ_NOAUTOEN
| IRQ_PER_CPU
| IRQ_NOTHREAD
|
802 IRQ_NOPROBE
| IRQ_PER_CPU_DEVID
);
805 /* Set/get chip/data for an IRQ: */
806 extern int irq_set_chip(unsigned int irq
, const struct irq_chip
*chip
);
807 extern int irq_set_handler_data(unsigned int irq
, void *data
);
808 extern int irq_set_chip_data(unsigned int irq
, void *data
);
809 extern int irq_set_irq_type(unsigned int irq
, unsigned int type
);
810 extern int irq_set_msi_desc(unsigned int irq
, struct msi_desc
*entry
);
811 extern int irq_set_msi_desc_off(unsigned int irq_base
, unsigned int irq_offset
,
812 struct msi_desc
*entry
);
813 extern struct irq_data
*irq_get_irq_data(unsigned int irq
);
815 static inline struct irq_chip
*irq_get_chip(unsigned int irq
)
817 struct irq_data
*d
= irq_get_irq_data(irq
);
818 return d
? d
->chip
: NULL
;
821 static inline struct irq_chip
*irq_data_get_irq_chip(struct irq_data
*d
)
826 static inline void *irq_get_chip_data(unsigned int irq
)
828 struct irq_data
*d
= irq_get_irq_data(irq
);
829 return d
? d
->chip_data
: NULL
;
832 static inline void *irq_data_get_irq_chip_data(struct irq_data
*d
)
837 static inline void *irq_get_handler_data(unsigned int irq
)
839 struct irq_data
*d
= irq_get_irq_data(irq
);
840 return d
? d
->common
->handler_data
: NULL
;
843 static inline void *irq_data_get_irq_handler_data(struct irq_data
*d
)
845 return d
->common
->handler_data
;
848 static inline struct msi_desc
*irq_get_msi_desc(unsigned int irq
)
850 struct irq_data
*d
= irq_get_irq_data(irq
);
851 return d
? d
->common
->msi_desc
: NULL
;
854 static inline struct msi_desc
*irq_data_get_msi_desc(struct irq_data
*d
)
856 return d
->common
->msi_desc
;
859 static inline u32
irq_get_trigger_type(unsigned int irq
)
861 struct irq_data
*d
= irq_get_irq_data(irq
);
862 return d
? irqd_get_trigger_type(d
) : 0;
865 static inline int irq_common_data_get_node(struct irq_common_data
*d
)
874 static inline int irq_data_get_node(struct irq_data
*d
)
876 return irq_common_data_get_node(d
->common
);
880 const struct cpumask
*irq_data_get_affinity_mask(struct irq_data
*d
)
883 return d
->common
->affinity
;
885 return cpumask_of(0);
889 static inline void irq_data_update_affinity(struct irq_data
*d
,
890 const struct cpumask
*m
)
893 cpumask_copy(d
->common
->affinity
, m
);
897 static inline const struct cpumask
*irq_get_affinity_mask(int irq
)
899 struct irq_data
*d
= irq_get_irq_data(irq
);
901 return d
? irq_data_get_affinity_mask(d
) : NULL
;
904 #ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
906 const struct cpumask
*irq_data_get_effective_affinity_mask(struct irq_data
*d
)
908 return d
->common
->effective_affinity
;
910 static inline void irq_data_update_effective_affinity(struct irq_data
*d
,
911 const struct cpumask
*m
)
913 cpumask_copy(d
->common
->effective_affinity
, m
);
916 static inline void irq_data_update_effective_affinity(struct irq_data
*d
,
917 const struct cpumask
*m
)
921 const struct cpumask
*irq_data_get_effective_affinity_mask(struct irq_data
*d
)
923 return irq_data_get_affinity_mask(d
);
928 const struct cpumask
*irq_get_effective_affinity_mask(unsigned int irq
)
930 struct irq_data
*d
= irq_get_irq_data(irq
);
932 return d
? irq_data_get_effective_affinity_mask(d
) : NULL
;
935 unsigned int arch_dynirq_lower_bound(unsigned int from
);
937 int __irq_alloc_descs(int irq
, unsigned int from
, unsigned int cnt
, int node
,
938 struct module
*owner
,
939 const struct irq_affinity_desc
*affinity
);
941 int __devm_irq_alloc_descs(struct device
*dev
, int irq
, unsigned int from
,
942 unsigned int cnt
, int node
, struct module
*owner
,
943 const struct irq_affinity_desc
*affinity
);
945 /* use macros to avoid needing export.h for THIS_MODULE */
946 #define irq_alloc_descs(irq, from, cnt, node) \
947 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE, NULL)
949 #define irq_alloc_desc(node) \
950 irq_alloc_descs(-1, 1, 1, node)
952 #define irq_alloc_desc_at(at, node) \
953 irq_alloc_descs(at, at, 1, node)
955 #define irq_alloc_desc_from(from, node) \
956 irq_alloc_descs(-1, from, 1, node)
958 #define irq_alloc_descs_from(from, cnt, node) \
959 irq_alloc_descs(-1, from, cnt, node)
961 #define devm_irq_alloc_descs(dev, irq, from, cnt, node) \
962 __devm_irq_alloc_descs(dev, irq, from, cnt, node, THIS_MODULE, NULL)
964 #define devm_irq_alloc_desc(dev, node) \
965 devm_irq_alloc_descs(dev, -1, 1, 1, node)
967 #define devm_irq_alloc_desc_at(dev, at, node) \
968 devm_irq_alloc_descs(dev, at, at, 1, node)
970 #define devm_irq_alloc_desc_from(dev, from, node) \
971 devm_irq_alloc_descs(dev, -1, from, 1, node)
973 #define devm_irq_alloc_descs_from(dev, from, cnt, node) \
974 devm_irq_alloc_descs(dev, -1, from, cnt, node)
976 void irq_free_descs(unsigned int irq
, unsigned int cnt
);
977 static inline void irq_free_desc(unsigned int irq
)
979 irq_free_descs(irq
, 1);
982 #ifdef CONFIG_GENERIC_IRQ_LEGACY
983 void irq_init_desc(unsigned int irq
);
987 * struct irq_chip_regs - register offsets for struct irq_gci
988 * @enable: Enable register offset to reg_base
989 * @disable: Disable register offset to reg_base
990 * @mask: Mask register offset to reg_base
991 * @ack: Ack register offset to reg_base
992 * @eoi: Eoi register offset to reg_base
993 * @type: Type configuration register offset to reg_base
995 struct irq_chip_regs
{
996 unsigned long enable
;
997 unsigned long disable
;
1005 * struct irq_chip_type - Generic interrupt chip instance for a flow type
1006 * @chip: The real interrupt chip which provides the callbacks
1007 * @regs: Register offsets for this chip
1008 * @handler: Flow handler associated with this chip
1009 * @type: Chip can handle these flow types
1010 * @mask_cache_priv: Cached mask register private to the chip type
1011 * @mask_cache: Pointer to cached mask register
1013 * A irq_generic_chip can have several instances of irq_chip_type when
1014 * it requires different functions and register offsets for different
1017 struct irq_chip_type
{
1018 struct irq_chip chip
;
1019 struct irq_chip_regs regs
;
1020 irq_flow_handler_t handler
;
1022 u32 mask_cache_priv
;
1027 * struct irq_chip_generic - Generic irq chip data structure
1028 * @lock: Lock to protect register and cache data access
1029 * @reg_base: Register base address (virtual)
1030 * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
1031 * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
1032 * @suspend: Function called from core code on suspend once per
1033 * chip; can be useful instead of irq_chip::suspend to
1034 * handle chip details even when no interrupts are in use
1035 * @resume: Function called from core code on resume once per chip;
1036 * can be useful instead of irq_chip::suspend to handle
1037 * chip details even when no interrupts are in use
1038 * @irq_base: Interrupt base nr for this chip
1039 * @irq_cnt: Number of interrupts handled by this chip
1040 * @mask_cache: Cached mask register shared between all chip types
1041 * @wake_enabled: Interrupt can wakeup from suspend
1042 * @wake_active: Interrupt is marked as an wakeup from suspend source
1043 * @num_ct: Number of available irq_chip_type instances (usually 1)
1044 * @private: Private data for non generic chip callbacks
1045 * @installed: bitfield to denote installed interrupts
1046 * @unused: bitfield to denote unused interrupts
1047 * @domain: irq domain pointer
1048 * @list: List head for keeping track of instances
1049 * @chip_types: Array of interrupt irq_chip_types
1051 * Note, that irq_chip_generic can have multiple irq_chip_type
1052 * implementations which can be associated to a particular irq line of
1053 * an irq_chip_generic instance. That allows to share and protect
1054 * state in an irq_chip_generic instance when we need to implement
1055 * different flow mechanisms (level/edge) for it.
1057 struct irq_chip_generic
{
1058 raw_spinlock_t lock
;
1059 void __iomem
*reg_base
;
1060 u32 (*reg_readl
)(void __iomem
*addr
);
1061 void (*reg_writel
)(u32 val
, void __iomem
*addr
);
1062 void (*suspend
)(struct irq_chip_generic
*gc
);
1063 void (*resume
)(struct irq_chip_generic
*gc
);
1064 unsigned int irq_base
;
1065 unsigned int irq_cnt
;
1069 unsigned int num_ct
;
1071 unsigned long installed
;
1072 unsigned long unused
;
1073 struct irq_domain
*domain
;
1074 struct list_head list
;
1075 struct irq_chip_type chip_types
[];
1079 * enum irq_gc_flags - Initialization flags for generic irq chips
1080 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
1081 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
1082 * irq chips which need to call irq_set_wake() on
1083 * the parent irq. Usually GPIO implementations
1084 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
1085 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
1086 * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
1089 IRQ_GC_INIT_MASK_CACHE
= 1 << 0,
1090 IRQ_GC_INIT_NESTED_LOCK
= 1 << 1,
1091 IRQ_GC_MASK_CACHE_PER_TYPE
= 1 << 2,
1092 IRQ_GC_NO_MASK
= 1 << 3,
1093 IRQ_GC_BE_IO
= 1 << 4,
1097 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
1098 * @irqs_per_chip: Number of interrupts per chip
1099 * @num_chips: Number of chips
1100 * @irq_flags_to_set: IRQ* flags to set on irq setup
1101 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
1102 * @gc_flags: Generic chip specific setup flags
1103 * @exit: Function called on each chip when they are destroyed.
1104 * @gc: Array of pointers to generic interrupt chips
1106 struct irq_domain_chip_generic
{
1107 unsigned int irqs_per_chip
;
1108 unsigned int num_chips
;
1109 unsigned int irq_flags_to_clear
;
1110 unsigned int irq_flags_to_set
;
1111 enum irq_gc_flags gc_flags
;
1112 void (*exit
)(struct irq_chip_generic
*gc
);
1113 struct irq_chip_generic
*gc
[];
1117 * struct irq_domain_chip_generic_info - Generic chip information structure
1118 * @name: Name of the generic interrupt chip
1119 * @handler: Interrupt handler used by the generic interrupt chip
1120 * @irqs_per_chip: Number of interrupts each chip handles (max 32)
1121 * @num_ct: Number of irq_chip_type instances associated with each
1123 * @irq_flags_to_clear: IRQ_* bits to clear in the mapping function
1124 * @irq_flags_to_set: IRQ_* bits to set in the mapping function
1125 * @gc_flags: Generic chip specific setup flags
1126 * @init: Function called on each chip when they are created.
1127 * Allow to do some additional chip initialisation.
1128 * @exit: Function called on each chip when they are destroyed.
1129 * Allow to do some chip cleanup operation.
1131 struct irq_domain_chip_generic_info
{
1133 irq_flow_handler_t handler
;
1134 unsigned int irqs_per_chip
;
1135 unsigned int num_ct
;
1136 unsigned int irq_flags_to_clear
;
1137 unsigned int irq_flags_to_set
;
1138 enum irq_gc_flags gc_flags
;
1139 int (*init
)(struct irq_chip_generic
*gc
);
1140 void (*exit
)(struct irq_chip_generic
*gc
);
1143 /* Generic chip callback functions */
1144 void irq_gc_noop(struct irq_data
*d
);
1145 void irq_gc_mask_disable_reg(struct irq_data
*d
);
1146 void irq_gc_mask_set_bit(struct irq_data
*d
);
1147 void irq_gc_mask_clr_bit(struct irq_data
*d
);
1148 void irq_gc_unmask_enable_reg(struct irq_data
*d
);
1149 void irq_gc_ack_set_bit(struct irq_data
*d
);
1150 void irq_gc_ack_clr_bit(struct irq_data
*d
);
1151 void irq_gc_mask_disable_and_ack_set(struct irq_data
*d
);
1152 void irq_gc_eoi(struct irq_data
*d
);
1153 int irq_gc_set_wake(struct irq_data
*d
, unsigned int on
);
1155 /* Setup functions for irq_chip_generic */
1156 int irq_map_generic_chip(struct irq_domain
*d
, unsigned int virq
,
1157 irq_hw_number_t hw_irq
);
1158 void irq_unmap_generic_chip(struct irq_domain
*d
, unsigned int virq
);
1159 struct irq_chip_generic
*
1160 irq_alloc_generic_chip(const char *name
, int nr_ct
, unsigned int irq_base
,
1161 void __iomem
*reg_base
, irq_flow_handler_t handler
);
1162 void irq_setup_generic_chip(struct irq_chip_generic
*gc
, u32 msk
,
1163 enum irq_gc_flags flags
, unsigned int clr
,
1165 int irq_setup_alt_chip(struct irq_data
*d
, unsigned int type
);
1166 void irq_remove_generic_chip(struct irq_chip_generic
*gc
, u32 msk
,
1167 unsigned int clr
, unsigned int set
);
1169 struct irq_chip_generic
*
1170 devm_irq_alloc_generic_chip(struct device
*dev
, const char *name
, int num_ct
,
1171 unsigned int irq_base
, void __iomem
*reg_base
,
1172 irq_flow_handler_t handler
);
1173 int devm_irq_setup_generic_chip(struct device
*dev
, struct irq_chip_generic
*gc
,
1174 u32 msk
, enum irq_gc_flags flags
,
1175 unsigned int clr
, unsigned int set
);
1177 struct irq_chip_generic
*irq_get_domain_generic_chip(struct irq_domain
*d
, unsigned int hw_irq
);
1179 #ifdef CONFIG_GENERIC_IRQ_CHIP
1180 int irq_domain_alloc_generic_chips(struct irq_domain
*d
,
1181 const struct irq_domain_chip_generic_info
*info
);
1182 void irq_domain_remove_generic_chips(struct irq_domain
*d
);
1185 irq_domain_alloc_generic_chips(struct irq_domain
*d
,
1186 const struct irq_domain_chip_generic_info
*info
)
1190 static inline void irq_domain_remove_generic_chips(struct irq_domain
*d
) { }
1191 #endif /* CONFIG_GENERIC_IRQ_CHIP */
1193 int __irq_alloc_domain_generic_chips(struct irq_domain
*d
, int irqs_per_chip
,
1194 int num_ct
, const char *name
,
1195 irq_flow_handler_t handler
,
1196 unsigned int clr
, unsigned int set
,
1197 enum irq_gc_flags flags
);
1199 #define irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name, \
1200 handler, clr, set, flags) \
1202 MAYBE_BUILD_BUG_ON(irqs_per_chip > 32); \
1203 __irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name,\
1204 handler, clr, set, flags); \
1207 static inline void irq_free_generic_chip(struct irq_chip_generic
*gc
)
1212 static inline void irq_destroy_generic_chip(struct irq_chip_generic
*gc
,
1213 u32 msk
, unsigned int clr
,
1216 irq_remove_generic_chip(gc
, msk
, clr
, set
);
1217 irq_free_generic_chip(gc
);
1220 static inline struct irq_chip_type
*irq_data_get_chip_type(struct irq_data
*d
)
1222 return container_of(d
->chip
, struct irq_chip_type
, chip
);
1225 #define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
1228 static inline void irq_gc_lock(struct irq_chip_generic
*gc
)
1230 raw_spin_lock(&gc
->lock
);
1233 static inline void irq_gc_unlock(struct irq_chip_generic
*gc
)
1235 raw_spin_unlock(&gc
->lock
);
1238 static inline void irq_gc_lock(struct irq_chip_generic
*gc
) { }
1239 static inline void irq_gc_unlock(struct irq_chip_generic
*gc
) { }
1243 * The irqsave variants are for usage in non interrupt code. Do not use
1244 * them in irq_chip callbacks. Use irq_gc_lock() instead.
1246 #define irq_gc_lock_irqsave(gc, flags) \
1247 raw_spin_lock_irqsave(&(gc)->lock, flags)
1249 #define irq_gc_unlock_irqrestore(gc, flags) \
1250 raw_spin_unlock_irqrestore(&(gc)->lock, flags)
1252 static inline void irq_reg_writel(struct irq_chip_generic
*gc
,
1253 u32 val
, int reg_offset
)
1256 gc
->reg_writel(val
, gc
->reg_base
+ reg_offset
);
1258 writel(val
, gc
->reg_base
+ reg_offset
);
1261 static inline u32
irq_reg_readl(struct irq_chip_generic
*gc
,
1265 return gc
->reg_readl(gc
->reg_base
+ reg_offset
);
1267 return readl(gc
->reg_base
+ reg_offset
);
1271 struct irq_matrix
*irq_alloc_matrix(unsigned int matrix_bits
,
1272 unsigned int alloc_start
,
1273 unsigned int alloc_end
);
1274 void irq_matrix_online(struct irq_matrix
*m
);
1275 void irq_matrix_offline(struct irq_matrix
*m
);
1276 void irq_matrix_assign_system(struct irq_matrix
*m
, unsigned int bit
, bool replace
);
1277 int irq_matrix_reserve_managed(struct irq_matrix
*m
, const struct cpumask
*msk
);
1278 void irq_matrix_remove_managed(struct irq_matrix
*m
, const struct cpumask
*msk
);
1279 int irq_matrix_alloc_managed(struct irq_matrix
*m
, const struct cpumask
*msk
,
1280 unsigned int *mapped_cpu
);
1281 void irq_matrix_reserve(struct irq_matrix
*m
);
1282 void irq_matrix_remove_reserved(struct irq_matrix
*m
);
1283 int irq_matrix_alloc(struct irq_matrix
*m
, const struct cpumask
*msk
,
1284 bool reserved
, unsigned int *mapped_cpu
);
1285 void irq_matrix_free(struct irq_matrix
*m
, unsigned int cpu
,
1286 unsigned int bit
, bool managed
);
1287 void irq_matrix_assign(struct irq_matrix
*m
, unsigned int bit
);
1288 unsigned int irq_matrix_available(struct irq_matrix
*m
, bool cpudown
);
1289 unsigned int irq_matrix_allocated(struct irq_matrix
*m
);
1290 unsigned int irq_matrix_reserved(struct irq_matrix
*m
);
1291 void irq_matrix_debug_show(struct seq_file
*sf
, struct irq_matrix
*m
, int ind
);
1293 /* Contrary to Linux irqs, for hardware irqs the irq number 0 is valid */
1294 #define INVALID_HWIRQ (~0UL)
1295 irq_hw_number_t
ipi_get_hwirq(unsigned int irq
, unsigned int cpu
);
1296 int __ipi_send_single(struct irq_desc
*desc
, unsigned int cpu
);
1297 int __ipi_send_mask(struct irq_desc
*desc
, const struct cpumask
*dest
);
1298 int ipi_send_single(unsigned int virq
, unsigned int cpu
);
1299 int ipi_send_mask(unsigned int virq
, const struct cpumask
*dest
);
1301 void ipi_mux_process(void);
1302 int ipi_mux_create(unsigned int nr_ipi
, void (*mux_send
)(unsigned int cpu
));
1304 #ifdef CONFIG_GENERIC_IRQ_MULTI_HANDLER
1306 * Registers a generic IRQ handling function as the top-level IRQ handler in
1307 * the system, which is generally the first C code called from an assembly
1308 * architecture-specific interrupt handler.
1310 * Returns 0 on success, or -EBUSY if an IRQ handler has already been
1313 int __init
set_handle_irq(void (*handle_irq
)(struct pt_regs
*));
1316 * Allows interrupt handlers to find the irqchip that's been registered as the
1317 * top-level IRQ handler.
1319 extern void (*handle_arch_irq
)(struct pt_regs
*) __ro_after_init
;
1320 asmlinkage
void generic_handle_arch_irq(struct pt_regs
*regs
);
1322 #ifndef set_handle_irq
1323 #define set_handle_irq(handle_irq) \
1331 #endif /* _LINUX_IRQ_H */