1 /* SPDX-License-Identifier: GPL-2.0-only */
3 * linux/arch/arm/mm/proc-xsc3.S
5 * Original Author: Matthew Gilbert
6 * Current Maintainer: Lennert Buytenhek <buytenh@wantstofly.org>
8 * Copyright 2004 (C) Intel Corp.
9 * Copyright 2005 (C) MontaVista Software, Inc.
11 * MMU functions for the Intel XScale3 Core (XSC3). The XSC3 core is
12 * an extension to Intel's original XScale core that adds the following
15 * - ARMv6 Supersections
16 * - Low Locality Reference pages (replaces mini-cache)
19 * - Cache coherency if chipset supports it
21 * Based on original XScale code by Nicolas Pitre.
24 #include <linux/linkage.h>
25 #include <linux/init.h>
26 #include <linux/cfi_types.h>
27 #include <linux/pgtable.h>
28 #include <asm/assembler.h>
29 #include <asm/hwcap.h>
30 #include <asm/pgtable-hwdef.h>
32 #include <asm/ptrace.h>
33 #include "proc-macros.S"
36 * This is the maximum size of an area which will be flushed. If the
37 * area is larger than this, then we flush the whole cache.
39 #define MAX_AREA_SIZE 32768
42 * The cache line size of the L1 I, L1 D and unified L2 cache.
44 #define CACHELINESIZE 32
47 * The size of the L1 D cache.
49 #define CACHESIZE 32768
52 * This macro is used to wait for a CP15 write and is needed when we
53 * have to ensure that the last operation to the coprocessor was
54 * completed before continuing with operation.
56 .macro cpwait_ret, lr, rd
57 mrc p15, 0, \rd, c2, c0, 0 @ arbitrary read of cp15
58 sub pc, \lr, \rd, LSR #32 @ wait for completion and
59 @ flush instruction pipeline
63 * This macro cleans and invalidates the entire L1 D cache.
66 .macro clean_d_cache rd, rs
69 1: mcr p15, 0, \rd, c7, c14, 2 @ clean/invalidate L1 D line
70 adds \rd, \rd, #0x40000000
79 * cpu_xsc3_proc_init()
81 * Nothing too exciting at the moment
83 SYM_TYPED_FUNC_START(cpu_xsc3_proc_init)
85 SYM_FUNC_END(cpu_xsc3_proc_init)
90 SYM_TYPED_FUNC_START(cpu_xsc3_proc_fin)
91 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
92 bic r0, r0, #0x1800 @ ...IZ...........
93 bic r0, r0, #0x0006 @ .............CA.
94 mcr p15, 0, r0, c1, c0, 0 @ disable caches
96 SYM_FUNC_END(cpu_xsc3_proc_fin)
101 * Perform a soft reset of the system. Put the CPU into the
102 * same state as it would be if it had been reset, and branch
103 * to what would be the reset vector.
105 * loc: location to jump to for soft reset
108 .pushsection .idmap.text, "ax"
109 SYM_TYPED_FUNC_START(cpu_xsc3_reset)
110 mov r1, #PSR_F_BIT|PSR_I_BIT|SVC_MODE
111 msr cpsr_c, r1 @ reset CPSR
112 mrc p15, 0, r1, c1, c0, 0 @ ctrl register
113 bic r1, r1, #0x3900 @ ..VIZ..S........
114 bic r1, r1, #0x0086 @ ........B....CA.
115 mcr p15, 0, r1, c1, c0, 0 @ ctrl register
116 mcr p15, 0, ip, c7, c7, 0 @ invalidate L1 caches and BTB
117 bic r1, r1, #0x0001 @ ...............M
118 mcr p15, 0, r1, c1, c0, 0 @ ctrl register
119 @ CAUTION: MMU turned off from this point. We count on the pipeline
120 @ already containing those two last instructions to survive.
121 mcr p15, 0, ip, c8, c7, 0 @ invalidate I and D TLBs
123 SYM_FUNC_END(cpu_xsc3_reset)
129 * Cause the processor to idle
131 * For now we do nothing but go to idle mode for every case
133 * XScale supports clock switching, but using idle mode support
134 * allows external hardware to react to system state changes.
138 SYM_TYPED_FUNC_START(cpu_xsc3_do_idle)
140 mcr p14, 0, r0, c7, c0, 0 @ go to idle
142 SYM_FUNC_END(cpu_xsc3_do_idle)
144 /* ================================= CACHE ================================ */
149 * Unconditionally clean and invalidate the entire icache.
151 SYM_TYPED_FUNC_START(xsc3_flush_icache_all)
153 mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
155 SYM_FUNC_END(xsc3_flush_icache_all)
158 * flush_user_cache_all()
160 * Invalidate all cache entries in a particular address
163 SYM_FUNC_ALIAS(xsc3_flush_user_cache_all, xsc3_flush_kern_cache_all)
166 * flush_kern_cache_all()
168 * Clean and invalidate the entire cache.
170 SYM_TYPED_FUNC_START(xsc3_flush_kern_cache_all)
176 mcrne p15, 0, ip, c7, c5, 0 @ invalidate L1 I cache and BTB
177 mcrne p15, 0, ip, c7, c10, 4 @ data write barrier
178 mcrne p15, 0, ip, c7, c5, 4 @ prefetch flush
180 SYM_FUNC_END(xsc3_flush_kern_cache_all)
183 * flush_user_cache_range(start, end, vm_flags)
185 * Invalidate a range of cache entries in the specified
188 * - start - start address (may not be aligned)
189 * - end - end address (exclusive, may not be aligned)
190 * - vma - vma_area_struct describing address space
193 SYM_TYPED_FUNC_START(xsc3_flush_user_cache_range)
195 sub r3, r1, r0 @ calculate total size
196 cmp r3, #MAX_AREA_SIZE
197 bhs __flush_whole_cache
200 mcrne p15, 0, r0, c7, c5, 1 @ invalidate L1 I line
201 mcr p15, 0, r0, c7, c14, 1 @ clean/invalidate L1 D line
202 add r0, r0, #CACHELINESIZE
206 mcrne p15, 0, ip, c7, c5, 6 @ invalidate BTB
207 mcrne p15, 0, ip, c7, c10, 4 @ data write barrier
208 mcrne p15, 0, ip, c7, c5, 4 @ prefetch flush
210 SYM_FUNC_END(xsc3_flush_user_cache_range)
213 * coherent_kern_range(start, end)
215 * Ensure coherency between the I cache and the D cache in the
216 * region described by start. If you have non-snooping
217 * Harvard caches, you need to implement this function.
219 * - start - virtual start address
220 * - end - virtual end address
222 * Note: single I-cache line invalidation isn't used here since
223 * it also trashes the mini I-cache used by JTAG debuggers.
225 SYM_TYPED_FUNC_START(xsc3_coherent_kern_range)
226 #ifdef CONFIG_CFI_CLANG /* Fallthrough if !CFI */
227 b xsc3_coherent_user_range
229 SYM_FUNC_END(xsc3_coherent_kern_range)
231 SYM_TYPED_FUNC_START(xsc3_coherent_user_range)
232 bic r0, r0, #CACHELINESIZE - 1
233 1: mcr p15, 0, r0, c7, c10, 1 @ clean L1 D line
234 add r0, r0, #CACHELINESIZE
238 mcr p15, 0, r0, c7, c5, 0 @ invalidate L1 I cache and BTB
239 mcr p15, 0, r0, c7, c10, 4 @ data write barrier
240 mcr p15, 0, r0, c7, c5, 4 @ prefetch flush
242 SYM_FUNC_END(xsc3_coherent_user_range)
245 * flush_kern_dcache_area(void *addr, size_t size)
247 * Ensure no D cache aliasing occurs, either with itself or
250 * - addr - kernel address
251 * - size - region size
253 SYM_TYPED_FUNC_START(xsc3_flush_kern_dcache_area)
255 1: mcr p15, 0, r0, c7, c14, 1 @ clean/invalidate L1 D line
256 add r0, r0, #CACHELINESIZE
260 mcr p15, 0, r0, c7, c5, 0 @ invalidate L1 I cache and BTB
261 mcr p15, 0, r0, c7, c10, 4 @ data write barrier
262 mcr p15, 0, r0, c7, c5, 4 @ prefetch flush
264 SYM_FUNC_END(xsc3_flush_kern_dcache_area)
267 * dma_inv_range(start, end)
269 * Invalidate (discard) the specified virtual address range.
270 * May not write back any entries. If 'start' or 'end'
271 * are not cache line aligned, those lines must be written
274 * - start - virtual start address
275 * - end - virtual end address
278 tst r0, #CACHELINESIZE - 1
279 bic r0, r0, #CACHELINESIZE - 1
280 mcrne p15, 0, r0, c7, c10, 1 @ clean L1 D line
281 tst r1, #CACHELINESIZE - 1
282 mcrne p15, 0, r1, c7, c10, 1 @ clean L1 D line
283 1: mcr p15, 0, r0, c7, c6, 1 @ invalidate L1 D line
284 add r0, r0, #CACHELINESIZE
287 mcr p15, 0, r0, c7, c10, 4 @ data write barrier
291 * dma_clean_range(start, end)
293 * Clean the specified virtual address range.
295 * - start - virtual start address
296 * - end - virtual end address
298 xsc3_dma_clean_range:
299 bic r0, r0, #CACHELINESIZE - 1
300 1: mcr p15, 0, r0, c7, c10, 1 @ clean L1 D line
301 add r0, r0, #CACHELINESIZE
304 mcr p15, 0, r0, c7, c10, 4 @ data write barrier
308 * dma_flush_range(start, end)
310 * Clean and invalidate the specified virtual address range.
312 * - start - virtual start address
313 * - end - virtual end address
315 SYM_TYPED_FUNC_START(xsc3_dma_flush_range)
316 bic r0, r0, #CACHELINESIZE - 1
317 1: mcr p15, 0, r0, c7, c14, 1 @ clean/invalidate L1 D line
318 add r0, r0, #CACHELINESIZE
321 mcr p15, 0, r0, c7, c10, 4 @ data write barrier
323 SYM_FUNC_END(xsc3_dma_flush_range)
326 * dma_map_area(start, size, dir)
327 * - start - kernel virtual start address
328 * - size - size of region
329 * - dir - DMA direction
331 SYM_TYPED_FUNC_START(xsc3_dma_map_area)
333 cmp r2, #DMA_TO_DEVICE
334 beq xsc3_dma_clean_range
335 bcs xsc3_dma_inv_range
336 b xsc3_dma_flush_range
337 SYM_FUNC_END(xsc3_dma_map_area)
340 * dma_unmap_area(start, size, dir)
341 * - start - kernel virtual start address
342 * - size - size of region
343 * - dir - DMA direction
345 SYM_TYPED_FUNC_START(xsc3_dma_unmap_area)
347 SYM_FUNC_END(xsc3_dma_unmap_area)
349 SYM_TYPED_FUNC_START(cpu_xsc3_dcache_clean_area)
350 1: mcr p15, 0, r0, c7, c10, 1 @ clean L1 D line
351 add r0, r0, #CACHELINESIZE
352 subs r1, r1, #CACHELINESIZE
355 SYM_FUNC_END(cpu_xsc3_dcache_clean_area)
357 /* =============================== PageTable ============================== */
360 * cpu_xsc3_switch_mm(pgd)
362 * Set the translation base pointer to be as described by pgd.
364 * pgd: new page tables
367 SYM_TYPED_FUNC_START(cpu_xsc3_switch_mm)
369 mcr p15, 0, ip, c7, c5, 0 @ invalidate L1 I cache and BTB
370 mcr p15, 0, ip, c7, c10, 4 @ data write barrier
371 mcr p15, 0, ip, c7, c5, 4 @ prefetch flush
372 orr r0, r0, #0x18 @ cache the page table in L2
373 mcr p15, 0, r0, c2, c0, 0 @ load page table pointer
374 mcr p15, 0, ip, c8, c7, 0 @ invalidate I and D TLBs
376 SYM_FUNC_END(cpu_xsc3_switch_mm)
379 * cpu_xsc3_set_pte_ext(ptep, pte, ext)
381 * Set a PTE and flush it out
384 .long 0x00 @ L_PTE_MT_UNCACHED
385 .long PTE_EXT_TEX(1) @ L_PTE_MT_BUFFERABLE
386 .long PTE_EXT_TEX(5) | PTE_CACHEABLE @ L_PTE_MT_WRITETHROUGH
387 .long PTE_CACHEABLE | PTE_BUFFERABLE @ L_PTE_MT_WRITEBACK
388 .long PTE_EXT_TEX(1) | PTE_BUFFERABLE @ L_PTE_MT_DEV_SHARED
390 .long 0x00 @ L_PTE_MT_MINICACHE (not present)
391 .long PTE_EXT_TEX(5) | PTE_CACHEABLE | PTE_BUFFERABLE @ L_PTE_MT_WRITEALLOC (not present?)
393 .long PTE_EXT_TEX(1) @ L_PTE_MT_DEV_WC
395 .long PTE_CACHEABLE | PTE_BUFFERABLE @ L_PTE_MT_DEV_CACHED
396 .long PTE_EXT_TEX(2) @ L_PTE_MT_DEV_NONSHARED
402 SYM_TYPED_FUNC_START(cpu_xsc3_set_pte_ext)
403 xscale_set_pte_ext_prologue
405 tst r1, #L_PTE_SHARED @ shared?
406 and r1, r1, #L_PTE_MT_MASK
407 adr ip, cpu_xsc3_mt_table
409 orrne r2, r2, #PTE_EXT_COHERENT @ interlock: mask in coherent bit
410 bic r2, r2, #0x0c @ clear old C,B bits
413 xscale_set_pte_ext_epilogue
415 SYM_FUNC_END(cpu_xsc3_set_pte_ext)
420 .globl cpu_xsc3_suspend_size
421 .equ cpu_xsc3_suspend_size, 4 * 6
422 #ifdef CONFIG_ARM_CPU_SUSPEND
423 SYM_TYPED_FUNC_START(cpu_xsc3_do_suspend)
424 stmfd sp!, {r4 - r9, lr}
425 mrc p14, 0, r4, c6, c0, 0 @ clock configuration, for turbo mode
426 mrc p15, 0, r5, c15, c1, 0 @ CP access reg
427 mrc p15, 0, r6, c13, c0, 0 @ PID
428 mrc p15, 0, r7, c3, c0, 0 @ domain ID
429 mrc p15, 0, r8, c1, c0, 1 @ auxiliary control reg
430 mrc p15, 0, r9, c1, c0, 0 @ control reg
431 bic r4, r4, #2 @ clear frequency change bit
432 stmia r0, {r4 - r9} @ store cp regs
433 ldmia sp!, {r4 - r9, pc}
434 SYM_FUNC_END(cpu_xsc3_do_suspend)
436 SYM_TYPED_FUNC_START(cpu_xsc3_do_resume)
437 ldmia r0, {r4 - r9} @ load cp regs
439 mcr p15, 0, ip, c7, c7, 0 @ invalidate I & D caches, BTB
440 mcr p15, 0, ip, c7, c10, 4 @ drain write (&fill) buffer
441 mcr p15, 0, ip, c7, c5, 4 @ flush prefetch buffer
442 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
443 mcr p14, 0, r4, c6, c0, 0 @ clock configuration, turbo mode.
444 mcr p15, 0, r5, c15, c1, 0 @ CP access reg
445 mcr p15, 0, r6, c13, c0, 0 @ PID
446 mcr p15, 0, r7, c3, c0, 0 @ domain ID
447 orr r1, r1, #0x18 @ cache the page table in L2
448 mcr p15, 0, r1, c2, c0, 0 @ translation table base addr
449 mcr p15, 0, r8, c1, c0, 1 @ auxiliary control reg
450 mov r0, r9 @ control register
452 SYM_FUNC_END(cpu_xsc3_do_resume)
455 .type __xsc3_setup, #function
457 mov r0, #PSR_F_BIT|PSR_I_BIT|SVC_MODE
459 mcr p15, 0, ip, c7, c7, 0 @ invalidate L1 caches and BTB
460 mcr p15, 0, ip, c7, c10, 4 @ data write barrier
461 mcr p15, 0, ip, c7, c5, 4 @ prefetch flush
462 mcr p15, 0, ip, c8, c7, 0 @ invalidate I and D TLBs
463 orr r4, r4, #0x18 @ cache the page table in L2
464 mcr p15, 0, r4, c2, c0, 0 @ load page table pointer
466 mov r0, #1 << 6 @ cp6 access for early sched_clock
467 mcr p15, 0, r0, c15, c1, 0 @ write CP access register
469 mrc p15, 0, r0, c1, c0, 1 @ get auxiliary control reg
470 and r0, r0, #2 @ preserve bit P bit setting
471 orr r0, r0, #(1 << 10) @ enable L2 for LLR cache
472 mcr p15, 0, r0, c1, c0, 1 @ set auxiliary control reg
477 #ifdef CONFIG_CACHE_XSC3L2
478 mrc p15, 1, r0, c0, c0, 1 @ get L2 present information
480 orrne r6, r6, #(1 << 26) @ enable L2 if present
483 mrc p15, 0, r0, c1, c0, 0 @ get control register
484 bic r0, r0, r5 @ ..V. ..R. .... ..A.
485 orr r0, r0, r6 @ ..VI Z..S .... .C.M (mmu)
486 @ ...I Z..S .... .... (uc)
489 .size __xsc3_setup, . - __xsc3_setup
491 .type xsc3_crval, #object
493 crval clear=0x04002202, mmuset=0x00003905, ucset=0x00001900
497 @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
498 define_processor_functions xsc3, dabort=v5t_early_abort, pabort=legacy_pabort, suspend=1
502 string cpu_arch_name, "armv5te"
503 string cpu_elf_name, "v5"
504 string cpu_xsc3_name, "XScale-V3 based processor"
508 .section ".proc.info.init", "a"
510 .macro xsc3_proc_info name:req, cpu_val:req, cpu_mask:req
511 .type __\name\()_proc_info,#object
512 __\name\()_proc_info:
515 .long PMD_TYPE_SECT | \
516 PMD_SECT_BUFFERABLE | \
517 PMD_SECT_CACHEABLE | \
518 PMD_SECT_AP_WRITE | \
520 .long PMD_TYPE_SECT | \
521 PMD_SECT_AP_WRITE | \
523 initfn __xsc3_setup, __\name\()_proc_info
526 .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP
528 .long xsc3_processor_functions
530 .long xsc3_mc_user_fns
532 .size __\name\()_proc_info, . - __\name\()_proc_info
535 xsc3_proc_info xsc3, 0x69056000, 0xffffe000
537 /* Note: PXA935 changed its implementor ID from Intel to Marvell */
538 xsc3_proc_info xsc3_pxa935, 0x56056000, 0xffffe000