1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * TQM 8555 Device Tree Source
5 * Copyright 2008 Freescale Semiconductor Inc.
10 /include/ "fsl/e500v1_power_isa.dtsi"
13 model = "tqc,tqm8555";
14 compatible = "tqc,tqm8555";
33 d-cache-line-size = <32>;
34 i-cache-line-size = <32>;
35 d-cache-size = <32768>;
36 i-cache-size = <32768>;
37 timebase-frequency = <0>;
39 clock-frequency = <0>;
40 next-level-cache = <&L2>;
45 device_type = "memory";
46 reg = <0x00000000 0x10000000>;
53 ranges = <0x0 0xe0000000 0x100000>;
55 compatible = "fsl,mpc8555-immr", "simple-bus";
58 compatible = "fsl,ecm-law";
64 compatible = "fsl,mpc8555-ecm", "fsl,ecm";
65 reg = <0x1000 0x1000>;
67 interrupt-parent = <&mpic>;
70 memory-controller@2000 {
71 compatible = "fsl,mpc8540-memory-controller";
72 reg = <0x2000 0x1000>;
73 interrupt-parent = <&mpic>;
77 L2: l2-cache-controller@20000 {
78 compatible = "fsl,mpc8540-l2-cache-controller";
79 reg = <0x20000 0x1000>;
80 cache-line-size = <32>;
81 cache-size = <0x40000>; // L2, 256K
82 interrupt-parent = <&mpic>;
90 compatible = "fsl-i2c";
93 interrupt-parent = <&mpic>;
97 compatible = "national,lm75";
102 compatible = "dallas,ds1337";
108 #address-cells = <1>;
110 compatible = "fsl,mpc8555-dma", "fsl,eloplus-dma";
112 ranges = <0x0 0x21100 0x200>;
115 compatible = "fsl,mpc8555-dma-channel",
116 "fsl,eloplus-dma-channel";
119 interrupt-parent = <&mpic>;
123 compatible = "fsl,mpc8555-dma-channel",
124 "fsl,eloplus-dma-channel";
127 interrupt-parent = <&mpic>;
131 compatible = "fsl,mpc8555-dma-channel",
132 "fsl,eloplus-dma-channel";
135 interrupt-parent = <&mpic>;
139 compatible = "fsl,mpc8555-dma-channel",
140 "fsl,eloplus-dma-channel";
143 interrupt-parent = <&mpic>;
148 enet0: ethernet@24000 {
149 #address-cells = <1>;
152 device_type = "network";
154 compatible = "gianfar";
155 reg = <0x24000 0x1000>;
156 ranges = <0x0 0x24000 0x1000>;
157 local-mac-address = [ 00 00 00 00 00 00 ];
158 interrupts = <29 2 30 2 34 2>;
159 interrupt-parent = <&mpic>;
160 tbi-handle = <&tbi0>;
161 phy-handle = <&phy2>;
164 #address-cells = <1>;
166 compatible = "fsl,gianfar-mdio";
169 phy1: ethernet-phy@1 {
170 interrupt-parent = <&mpic>;
174 phy2: ethernet-phy@2 {
175 interrupt-parent = <&mpic>;
179 phy3: ethernet-phy@3 {
180 interrupt-parent = <&mpic>;
186 device_type = "tbi-phy";
191 enet1: ethernet@25000 {
192 #address-cells = <1>;
195 device_type = "network";
197 compatible = "gianfar";
198 reg = <0x25000 0x1000>;
199 ranges = <0x0 0x25000 0x1000>;
200 local-mac-address = [ 00 00 00 00 00 00 ];
201 interrupts = <35 2 36 2 40 2>;
202 interrupt-parent = <&mpic>;
203 tbi-handle = <&tbi1>;
204 phy-handle = <&phy1>;
207 #address-cells = <1>;
209 compatible = "fsl,gianfar-tbi";
214 device_type = "tbi-phy";
219 serial0: serial@4500 {
221 device_type = "serial";
222 compatible = "fsl,ns16550", "ns16550";
223 reg = <0x4500 0x100>; // reg base, size
224 clock-frequency = <0>; // should we fill in in uboot?
226 interrupt-parent = <&mpic>;
229 serial1: serial@4600 {
231 device_type = "serial";
232 compatible = "fsl,ns16550", "ns16550";
233 reg = <0x4600 0x100>; // reg base, size
234 clock-frequency = <0>; // should we fill in in uboot?
236 interrupt-parent = <&mpic>;
240 compatible = "fsl,sec2.0";
241 reg = <0x30000 0x10000>;
243 interrupt-parent = <&mpic>;
244 fsl,num-channels = <4>;
245 fsl,channel-fifo-len = <24>;
246 fsl,exec-units-mask = <0x7e>;
247 fsl,descriptor-types-mask = <0x01010ebf>;
251 interrupt-controller;
252 #address-cells = <0>;
253 #interrupt-cells = <2>;
254 reg = <0x40000 0x40000>;
255 device_type = "open-pic";
256 compatible = "chrp,open-pic";
260 #address-cells = <1>;
262 compatible = "fsl,mpc8555-cpm", "fsl,cpm2", "simple-bus";
263 reg = <0x919c0 0x30>;
267 #address-cells = <1>;
269 ranges = <0 0x80000 0x10000>;
272 compatible = "fsl,cpm-muram-data";
273 reg = <0 0x2000 0x9000 0x1000>;
278 compatible = "fsl,mpc8555-brg",
281 reg = <0x919f0 0x10 0x915f0 0x10>;
282 clock-frequency = <0>;
286 interrupt-controller;
287 #address-cells = <0>;
288 #interrupt-cells = <2>;
290 interrupt-parent = <&mpic>;
291 reg = <0x90c00 0x80>;
292 compatible = "fsl,mpc8555-cpm-pic", "fsl,cpm2-pic";
298 #interrupt-cells = <1>;
300 #address-cells = <3>;
301 compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
303 reg = <0xe0008000 0x1000>;
304 clock-frequency = <66666666>;
305 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
308 0xe000 0 0 1 &mpic 2 1
309 0xe000 0 0 2 &mpic 3 1
310 0xe000 0 0 3 &mpic 6 1
311 0xe000 0 0 4 &mpic 5 1
314 0x5800 0 0 1 &mpic 6 1
315 0x5800 0 0 2 &mpic 5 1
318 interrupt-parent = <&mpic>;
321 ranges = <0x02000000 0 0x80000000 0x80000000 0 0x20000000
322 0x01000000 0 0x00000000 0xe2000000 0 0x01000000>;