1 // SPDX-License-Identifier: GPL-2.0
3 * Setup code for SH7720, SH7721.
5 * Copyright (C) 2007 Markus Brunner, Mark Jonas
6 * Copyright (C) 2009 Paul Mundt
8 * Based on arch/sh/kernel/cpu/sh4/setup-sh7750.c:
10 * Copyright (C) 2006 Paul Mundt
11 * Copyright (C) 2006 Jamie Lenehan
13 #include <linux/platform_device.h>
14 #include <linux/init.h>
15 #include <linux/serial.h>
17 #include <linux/serial_sci.h>
18 #include <linux/sh_timer.h>
19 #include <linux/sh_intc.h>
20 #include <linux/usb/ohci_pdriver.h>
22 #include <asm/platform_early.h>
23 #include <cpu/serial.h>
25 static struct resource rtc_resources
[] = {
28 .end
= 0xa413fec0 + 0x28 - 1,
29 .flags
= IORESOURCE_IO
,
32 /* Shared Period/Carry/Alarm IRQ */
33 .start
= evt2irq(0x480),
34 .flags
= IORESOURCE_IRQ
,
38 static struct sh_rtc_platform_info rtc_info
= {
39 .capabilities
= RTC_CAP_4_DIGIT_YEAR
,
42 static struct platform_device rtc_device
= {
45 .num_resources
= ARRAY_SIZE(rtc_resources
),
46 .resource
= rtc_resources
,
48 .platform_data
= &rtc_info
,
52 static struct plat_sci_port scif0_platform_data
= {
54 .ops
= &sh7720_sci_port_ops
,
55 .regtype
= SCIx_SH7705_SCIF_REGTYPE
,
58 static struct resource scif0_resources
[] = {
59 DEFINE_RES_MEM(0xa4430000, 0x100),
60 DEFINE_RES_IRQ(evt2irq(0xc00)),
63 static struct platform_device scif0_device
= {
66 .resource
= scif0_resources
,
67 .num_resources
= ARRAY_SIZE(scif0_resources
),
69 .platform_data
= &scif0_platform_data
,
73 static struct plat_sci_port scif1_platform_data
= {
75 .ops
= &sh7720_sci_port_ops
,
76 .regtype
= SCIx_SH7705_SCIF_REGTYPE
,
79 static struct resource scif1_resources
[] = {
80 DEFINE_RES_MEM(0xa4438000, 0x100),
81 DEFINE_RES_IRQ(evt2irq(0xc20)),
84 static struct platform_device scif1_device
= {
87 .resource
= scif1_resources
,
88 .num_resources
= ARRAY_SIZE(scif1_resources
),
90 .platform_data
= &scif1_platform_data
,
94 static struct resource usb_ohci_resources
[] = {
98 .flags
= IORESOURCE_MEM
,
101 .start
= evt2irq(0xa60),
102 .end
= evt2irq(0xa60),
103 .flags
= IORESOURCE_IRQ
,
107 static u64 usb_ohci_dma_mask
= 0xffffffffUL
;
109 static struct usb_ohci_pdata usb_ohci_pdata
;
111 static struct platform_device usb_ohci_device
= {
112 .name
= "ohci-platform",
115 .dma_mask
= &usb_ohci_dma_mask
,
116 .coherent_dma_mask
= 0xffffffff,
117 .platform_data
= &usb_ohci_pdata
,
119 .num_resources
= ARRAY_SIZE(usb_ohci_resources
),
120 .resource
= usb_ohci_resources
,
123 static struct resource usbf_resources
[] = {
128 .flags
= IORESOURCE_MEM
,
132 .start
= evt2irq(0xa20),
133 .end
= evt2irq(0xa20),
134 .flags
= IORESOURCE_IRQ
,
138 static struct platform_device usbf_device
= {
143 .coherent_dma_mask
= 0xffffffff,
145 .num_resources
= ARRAY_SIZE(usbf_resources
),
146 .resource
= usbf_resources
,
149 static struct sh_timer_config cmt_platform_data
= {
150 .channels_mask
= 0x1f,
153 static struct resource cmt_resources
[] = {
154 DEFINE_RES_MEM(0x044a0000, 0x60),
155 DEFINE_RES_IRQ(evt2irq(0xf00)),
158 static struct platform_device cmt_device
= {
162 .platform_data
= &cmt_platform_data
,
164 .resource
= cmt_resources
,
165 .num_resources
= ARRAY_SIZE(cmt_resources
),
168 static struct sh_timer_config tmu0_platform_data
= {
172 static struct resource tmu0_resources
[] = {
173 DEFINE_RES_MEM(0xa412fe90, 0x28),
174 DEFINE_RES_IRQ(evt2irq(0x400)),
175 DEFINE_RES_IRQ(evt2irq(0x420)),
176 DEFINE_RES_IRQ(evt2irq(0x440)),
179 static struct platform_device tmu0_device
= {
180 .name
= "sh-tmu-sh3",
183 .platform_data
= &tmu0_platform_data
,
185 .resource
= tmu0_resources
,
186 .num_resources
= ARRAY_SIZE(tmu0_resources
),
189 static struct platform_device
*sh7720_devices
[] __initdata
= {
199 static int __init
sh7720_devices_setup(void)
201 return platform_add_devices(sh7720_devices
,
202 ARRAY_SIZE(sh7720_devices
));
204 arch_initcall(sh7720_devices_setup
);
206 static struct platform_device
*sh7720_early_devices
[] __initdata
= {
213 void __init
plat_early_device_setup(void)
215 sh_early_platform_add_devices(sh7720_early_devices
,
216 ARRAY_SIZE(sh7720_early_devices
));
222 /* interrupt sources */
223 TMU0
, TMU1
, TMU2
, RTC
,
225 IRQ0
, IRQ1
, IRQ2
, IRQ3
,
226 USBF_SPD
, TMU_SUNI
, IRQ5
, IRQ4
,
228 ADC
, DMAC2
, USBFI
, CMT
,
230 PINT07
, PINT815
, TPU
, IIC
,
231 SIOF0
, SIOF1
, MMC
, PCC
,
236 static struct intc_vect vectors
[] __initdata
= {
237 /* IRQ0->5 are handled in setup-sh3.c */
238 INTC_VECT(TMU0
, 0x400), INTC_VECT(TMU1
, 0x420),
239 INTC_VECT(TMU2
, 0x440), INTC_VECT(RTC
, 0x480),
240 INTC_VECT(RTC
, 0x4a0), INTC_VECT(RTC
, 0x4c0),
241 INTC_VECT(SIM
, 0x4e0), INTC_VECT(SIM
, 0x500),
242 INTC_VECT(SIM
, 0x520), INTC_VECT(SIM
, 0x540),
243 INTC_VECT(WDT
, 0x560), INTC_VECT(REF_RCMI
, 0x580),
244 /* H_UDI cannot be masked */ INTC_VECT(TMU_SUNI
, 0x6c0),
245 INTC_VECT(USBF_SPD
, 0x6e0), INTC_VECT(DMAC1
, 0x800),
246 INTC_VECT(DMAC1
, 0x820), INTC_VECT(DMAC1
, 0x840),
247 INTC_VECT(DMAC1
, 0x860), INTC_VECT(LCDC
, 0x900),
248 #if defined(CONFIG_CPU_SUBTYPE_SH7720)
249 INTC_VECT(SSL
, 0x980),
251 INTC_VECT(USBFI
, 0xa20), INTC_VECT(USBFI
, 0xa40),
252 INTC_VECT(USBHI
, 0xa60),
253 INTC_VECT(DMAC2
, 0xb80), INTC_VECT(DMAC2
, 0xba0),
254 INTC_VECT(ADC
, 0xbe0), INTC_VECT(SCIF0
, 0xc00),
255 INTC_VECT(SCIF1
, 0xc20), INTC_VECT(PINT07
, 0xc80),
256 INTC_VECT(PINT815
, 0xca0), INTC_VECT(SIOF0
, 0xd00),
257 INTC_VECT(SIOF1
, 0xd20), INTC_VECT(TPU
, 0xd80),
258 INTC_VECT(TPU
, 0xda0), INTC_VECT(TPU
, 0xdc0),
259 INTC_VECT(TPU
, 0xde0), INTC_VECT(IIC
, 0xe00),
260 INTC_VECT(MMC
, 0xe80), INTC_VECT(MMC
, 0xea0),
261 INTC_VECT(MMC
, 0xec0), INTC_VECT(MMC
, 0xee0),
262 INTC_VECT(CMT
, 0xf00), INTC_VECT(PCC
, 0xf60),
263 INTC_VECT(AFEIF
, 0xfe0),
266 static struct intc_prio_reg prio_registers
[] __initdata
= {
267 { 0xA414FEE2UL
, 0, 16, 4, /* IPRA */ { TMU0
, TMU1
, TMU2
, RTC
} },
268 { 0xA414FEE4UL
, 0, 16, 4, /* IPRB */ { WDT
, REF_RCMI
, SIM
, 0 } },
269 { 0xA4140016UL
, 0, 16, 4, /* IPRC */ { IRQ3
, IRQ2
, IRQ1
, IRQ0
} },
270 { 0xA4140018UL
, 0, 16, 4, /* IPRD */ { USBF_SPD
, TMU_SUNI
, IRQ5
, IRQ4
} },
271 { 0xA414001AUL
, 0, 16, 4, /* IPRE */ { DMAC1
, 0, LCDC
, SSL
} },
272 { 0xA4080000UL
, 0, 16, 4, /* IPRF */ { ADC
, DMAC2
, USBFI
, CMT
} },
273 { 0xA4080002UL
, 0, 16, 4, /* IPRG */ { SCIF0
, SCIF1
, 0, 0 } },
274 { 0xA4080004UL
, 0, 16, 4, /* IPRH */ { PINT07
, PINT815
, TPU
, IIC
} },
275 { 0xA4080006UL
, 0, 16, 4, /* IPRI */ { SIOF0
, SIOF1
, MMC
, PCC
} },
276 { 0xA4080008UL
, 0, 16, 4, /* IPRJ */ { 0, USBHI
, 0, AFEIF
} },
279 static DECLARE_INTC_DESC(intc_desc
, "sh7720", vectors
, NULL
,
280 NULL
, prio_registers
, NULL
);
282 void __init
plat_irq_setup(void)
284 register_intc_controller(&intc_desc
);
285 plat_irq_setup_sh3();