1 // SPDX-License-Identifier: GPL-2.0
2 /* pci.c: UltraSparc PCI controller support.
4 * Copyright (C) 1997, 1998, 1999 David S. Miller (davem@redhat.com)
5 * Copyright (C) 1998, 1999 Eddie C. Dost (ecd@skynet.be)
6 * Copyright (C) 1999 Jakub Jelinek (jj@ultra.linux.cz)
8 * OF tree based PCI bus probing taken from the PowerPC port
9 * with minor modifications, see there for credits.
12 #include <linux/export.h>
13 #include <linux/kernel.h>
14 #include <linux/string.h>
15 #include <linux/sched.h>
16 #include <linux/capability.h>
17 #include <linux/errno.h>
18 #include <linux/pci.h>
19 #include <linux/msi.h>
20 #include <linux/irq.h>
21 #include <linux/init.h>
23 #include <linux/of_platform.h>
24 #include <linux/pgtable.h>
25 #include <linux/platform_device.h>
27 #include <linux/uaccess.h>
35 /* List of all PCI controllers found in the system. */
36 struct pci_pbm_info
*pci_pbm_root
= NULL
;
38 /* Each PBM found gets a unique index. */
41 volatile int pci_poke_in_progress
;
42 volatile int pci_poke_cpu
= -1;
43 volatile int pci_poke_faulted
;
45 static DEFINE_SPINLOCK(pci_poke_lock
);
47 void pci_config_read8(u8
*addr
, u8
*ret
)
52 spin_lock_irqsave(&pci_poke_lock
, flags
);
53 pci_poke_cpu
= smp_processor_id();
54 pci_poke_in_progress
= 1;
56 __asm__
__volatile__("membar #Sync\n\t"
57 "lduba [%1] %2, %0\n\t"
60 : "r" (addr
), "i" (ASI_PHYS_BYPASS_EC_E_L
)
62 pci_poke_in_progress
= 0;
64 if (!pci_poke_faulted
)
66 spin_unlock_irqrestore(&pci_poke_lock
, flags
);
69 void pci_config_read16(u16
*addr
, u16
*ret
)
74 spin_lock_irqsave(&pci_poke_lock
, flags
);
75 pci_poke_cpu
= smp_processor_id();
76 pci_poke_in_progress
= 1;
78 __asm__
__volatile__("membar #Sync\n\t"
79 "lduha [%1] %2, %0\n\t"
82 : "r" (addr
), "i" (ASI_PHYS_BYPASS_EC_E_L
)
84 pci_poke_in_progress
= 0;
86 if (!pci_poke_faulted
)
88 spin_unlock_irqrestore(&pci_poke_lock
, flags
);
91 void pci_config_read32(u32
*addr
, u32
*ret
)
96 spin_lock_irqsave(&pci_poke_lock
, flags
);
97 pci_poke_cpu
= smp_processor_id();
98 pci_poke_in_progress
= 1;
100 __asm__
__volatile__("membar #Sync\n\t"
101 "lduwa [%1] %2, %0\n\t"
104 : "r" (addr
), "i" (ASI_PHYS_BYPASS_EC_E_L
)
106 pci_poke_in_progress
= 0;
108 if (!pci_poke_faulted
)
110 spin_unlock_irqrestore(&pci_poke_lock
, flags
);
113 void pci_config_write8(u8
*addr
, u8 val
)
117 spin_lock_irqsave(&pci_poke_lock
, flags
);
118 pci_poke_cpu
= smp_processor_id();
119 pci_poke_in_progress
= 1;
120 pci_poke_faulted
= 0;
121 __asm__
__volatile__("membar #Sync\n\t"
122 "stba %0, [%1] %2\n\t"
125 : "r" (val
), "r" (addr
), "i" (ASI_PHYS_BYPASS_EC_E_L
)
127 pci_poke_in_progress
= 0;
129 spin_unlock_irqrestore(&pci_poke_lock
, flags
);
132 void pci_config_write16(u16
*addr
, u16 val
)
136 spin_lock_irqsave(&pci_poke_lock
, flags
);
137 pci_poke_cpu
= smp_processor_id();
138 pci_poke_in_progress
= 1;
139 pci_poke_faulted
= 0;
140 __asm__
__volatile__("membar #Sync\n\t"
141 "stha %0, [%1] %2\n\t"
144 : "r" (val
), "r" (addr
), "i" (ASI_PHYS_BYPASS_EC_E_L
)
146 pci_poke_in_progress
= 0;
148 spin_unlock_irqrestore(&pci_poke_lock
, flags
);
151 void pci_config_write32(u32
*addr
, u32 val
)
155 spin_lock_irqsave(&pci_poke_lock
, flags
);
156 pci_poke_cpu
= smp_processor_id();
157 pci_poke_in_progress
= 1;
158 pci_poke_faulted
= 0;
159 __asm__
__volatile__("membar #Sync\n\t"
160 "stwa %0, [%1] %2\n\t"
163 : "r" (val
), "r" (addr
), "i" (ASI_PHYS_BYPASS_EC_E_L
)
165 pci_poke_in_progress
= 0;
167 spin_unlock_irqrestore(&pci_poke_lock
, flags
);
170 static int ofpci_verbose
;
172 static int __init
ofpci_debug(char *str
)
176 get_option(&str
, &val
);
182 __setup("ofpci_debug=", ofpci_debug
);
184 static unsigned long pci_parse_of_flags(u32 addr0
)
186 unsigned long flags
= 0;
188 if (addr0
& 0x02000000) {
189 flags
= IORESOURCE_MEM
| PCI_BASE_ADDRESS_SPACE_MEMORY
;
190 flags
|= (addr0
>> 28) & PCI_BASE_ADDRESS_MEM_TYPE_1M
;
191 if (addr0
& 0x01000000)
192 flags
|= IORESOURCE_MEM_64
193 | PCI_BASE_ADDRESS_MEM_TYPE_64
;
194 if (addr0
& 0x40000000)
195 flags
|= IORESOURCE_PREFETCH
196 | PCI_BASE_ADDRESS_MEM_PREFETCH
;
197 } else if (addr0
& 0x01000000)
198 flags
= IORESOURCE_IO
| PCI_BASE_ADDRESS_SPACE_IO
;
202 /* The of_device layer has translated all of the assigned-address properties
203 * into physical address resources, we only have to figure out the register
206 static void pci_parse_of_addrs(struct platform_device
*op
,
207 struct device_node
*node
,
210 struct resource
*op_res
;
214 addrs
= of_get_property(node
, "assigned-addresses", &proplen
);
218 pci_info(dev
, " parse addresses (%d bytes) @ %p\n",
220 op_res
= &op
->resource
[0];
221 for (; proplen
>= 20; proplen
-= 20, addrs
+= 5, op_res
++) {
222 struct resource
*res
;
226 flags
= pci_parse_of_flags(addrs
[0]);
231 pci_info(dev
, " start: %llx, end: %llx, i: %x\n",
232 op_res
->start
, op_res
->end
, i
);
234 if (PCI_BASE_ADDRESS_0
<= i
&& i
<= PCI_BASE_ADDRESS_5
) {
235 res
= &dev
->resource
[(i
- PCI_BASE_ADDRESS_0
) >> 2];
236 } else if (i
== dev
->rom_base_reg
) {
237 res
= &dev
->resource
[PCI_ROM_RESOURCE
];
238 flags
|= IORESOURCE_READONLY
| IORESOURCE_SIZEALIGN
;
240 pci_err(dev
, "bad cfg reg num 0x%x\n", i
);
243 res
->start
= op_res
->start
;
244 res
->end
= op_res
->end
;
246 res
->name
= pci_name(dev
);
248 pci_info(dev
, "reg 0x%x: %pR\n", i
, res
);
252 static void pci_init_dev_archdata(struct dev_archdata
*sd
, void *iommu
,
253 void *stc
, void *host_controller
,
254 struct platform_device
*op
,
259 sd
->host_controller
= host_controller
;
261 sd
->numa_node
= numa_node
;
264 static struct pci_dev
*of_create_pci_dev(struct pci_pbm_info
*pbm
,
265 struct device_node
*node
,
266 struct pci_bus
*bus
, int devfn
)
268 struct dev_archdata
*sd
;
269 struct platform_device
*op
;
273 dev
= pci_alloc_dev(bus
);
277 op
= of_find_device_by_node(node
);
278 sd
= &dev
->dev
.archdata
;
279 pci_init_dev_archdata(sd
, pbm
->iommu
, &pbm
->stc
, pbm
, op
,
281 sd
= &op
->dev
.archdata
;
282 sd
->iommu
= pbm
->iommu
;
284 sd
->numa_node
= pbm
->numa_node
;
286 if (of_node_name_eq(node
, "ebus"))
287 of_propagate_archdata(op
);
290 pci_info(bus
," create device, devfn: %x, type: %s\n",
291 devfn
, of_node_get_device_type(node
));
294 dev
->dev
.parent
= bus
->bridge
;
295 dev
->dev
.bus
= &pci_bus_type
;
296 dev
->dev
.of_node
= of_node_get(node
);
298 dev
->multifunction
= 0; /* maybe a lie? */
299 set_pcie_port_type(dev
);
301 pci_dev_assign_slot(dev
);
302 dev
->vendor
= of_getintprop_default(node
, "vendor-id", 0xffff);
303 dev
->device
= of_getintprop_default(node
, "device-id", 0xffff);
304 dev
->subsystem_vendor
=
305 of_getintprop_default(node
, "subsystem-vendor-id", 0);
306 dev
->subsystem_device
=
307 of_getintprop_default(node
, "subsystem-id", 0);
309 dev
->cfg_size
= pci_cfg_space_size(dev
);
311 /* We can't actually use the firmware value, we have
312 * to read what is in the register right now. One
313 * reason is that in the case of IDE interfaces the
314 * firmware can sample the value before the IDE
315 * interface is programmed into native mode.
317 pci_read_config_dword(dev
, PCI_CLASS_REVISION
, &class);
318 dev
->class = class >> 8;
319 dev
->revision
= class & 0xff;
321 dev_set_name(&dev
->dev
, "%04x:%02x:%02x.%d", pci_domain_nr(bus
),
322 dev
->bus
->number
, PCI_SLOT(devfn
), PCI_FUNC(devfn
));
324 /* I have seen IDE devices which will not respond to
325 * the bmdma simplex check reads if bus mastering is
328 if ((dev
->class >> 8) == PCI_CLASS_STORAGE_IDE
)
331 dev
->current_state
= PCI_UNKNOWN
; /* unknown power state */
332 dev
->error_state
= pci_channel_io_normal
;
333 dev
->dma_mask
= 0xffffffff;
335 if (of_node_name_eq(node
, "pci")) {
336 /* a PCI-PCI bridge */
337 dev
->hdr_type
= PCI_HEADER_TYPE_BRIDGE
;
338 dev
->rom_base_reg
= PCI_ROM_ADDRESS1
;
339 } else if (of_node_is_type(node
, "cardbus")) {
340 dev
->hdr_type
= PCI_HEADER_TYPE_CARDBUS
;
342 dev
->hdr_type
= PCI_HEADER_TYPE_NORMAL
;
343 dev
->rom_base_reg
= PCI_ROM_ADDRESS
;
345 dev
->irq
= sd
->op
->archdata
.irqs
[0];
346 if (dev
->irq
== 0xffffffff)
347 dev
->irq
= PCI_IRQ_NONE
;
350 pci_info(dev
, "[%04x:%04x] type %02x class %#08x\n",
351 dev
->vendor
, dev
->device
, dev
->hdr_type
, dev
->class);
353 pci_parse_of_addrs(sd
->op
, node
, dev
);
356 pci_info(dev
, " adding to system ...\n");
358 pci_device_add(dev
, bus
);
363 static void apb_calc_first_last(u8 map
, u32
*first_p
, u32
*last_p
)
365 u32 idx
, first
, last
;
369 for (idx
= 0; idx
< 8; idx
++) {
370 if ((map
& (1 << idx
)) != 0) {
382 /* Cook up fake bus resources for SUNW,simba PCI bridges which lack
383 * a proper 'ranges' property.
385 static void apb_fake_ranges(struct pci_dev
*dev
,
387 struct pci_pbm_info
*pbm
)
389 struct pci_bus_region region
;
390 struct resource
*res
;
394 pci_read_config_byte(dev
, APB_IO_ADDRESS_MAP
, &map
);
395 apb_calc_first_last(map
, &first
, &last
);
396 res
= bus
->resource
[0];
397 res
->flags
= IORESOURCE_IO
;
398 region
.start
= (first
<< 21);
399 region
.end
= (last
<< 21) + ((1 << 21) - 1);
400 pcibios_bus_to_resource(dev
->bus
, res
, ®ion
);
402 pci_read_config_byte(dev
, APB_MEM_ADDRESS_MAP
, &map
);
403 apb_calc_first_last(map
, &first
, &last
);
404 res
= bus
->resource
[1];
405 res
->flags
= IORESOURCE_MEM
;
406 region
.start
= (first
<< 29);
407 region
.end
= (last
<< 29) + ((1 << 29) - 1);
408 pcibios_bus_to_resource(dev
->bus
, res
, ®ion
);
411 static void pci_of_scan_bus(struct pci_pbm_info
*pbm
,
412 struct device_node
*node
,
413 struct pci_bus
*bus
);
415 #define GET_64BIT(prop, i) ((((u64) (prop)[(i)]) << 32) | (prop)[(i)+1])
417 static void of_scan_pci_bridge(struct pci_pbm_info
*pbm
,
418 struct device_node
*node
,
422 const u32
*busrange
, *ranges
;
424 struct pci_bus_region region
;
425 struct resource
*res
;
430 pci_info(dev
, "of_scan_pci_bridge(%pOF)\n", node
);
432 /* parse bus-range property */
433 busrange
= of_get_property(node
, "bus-range", &len
);
434 if (busrange
== NULL
|| len
!= 8) {
435 pci_info(dev
, "Can't get bus-range for PCI-PCI bridge %pOF\n",
441 pci_info(dev
, " Bridge bus range [%u --> %u]\n",
442 busrange
[0], busrange
[1]);
444 ranges
= of_get_property(node
, "ranges", &len
);
446 if (ranges
== NULL
) {
447 const char *model
= of_get_property(node
, "model", NULL
);
448 if (model
&& !strcmp(model
, "SUNW,simba"))
452 bus
= pci_add_new_bus(dev
->bus
, dev
, busrange
[0]);
454 pci_err(dev
, "Failed to create pci bus for %pOF\n",
459 bus
->primary
= dev
->bus
->number
;
460 pci_bus_insert_busn_res(bus
, busrange
[0], busrange
[1]);
464 pci_info(dev
, " Bridge ranges[%p] simba[%d]\n",
467 /* parse ranges property, or cook one up by hand for Simba */
468 /* PCI #address-cells == 3 and #size-cells == 2 always */
469 res
= &dev
->resource
[PCI_BRIDGE_RESOURCES
];
470 for (i
= 0; i
< PCI_NUM_RESOURCES
- PCI_BRIDGE_RESOURCES
; ++i
) {
472 bus
->resource
[i
] = res
;
476 apb_fake_ranges(dev
, bus
, pbm
);
478 } else if (ranges
== NULL
) {
479 pci_read_bridge_bases(bus
);
483 for (; len
>= 32; len
-= 32, ranges
+= 8) {
487 pci_info(dev
, " RAW Range[%08x:%08x:%08x:%08x:%08x:%08x:"
489 ranges
[0], ranges
[1], ranges
[2], ranges
[3],
490 ranges
[4], ranges
[5], ranges
[6], ranges
[7]);
492 flags
= pci_parse_of_flags(ranges
[0]);
493 size
= GET_64BIT(ranges
, 6);
494 if (flags
== 0 || size
== 0)
497 /* On PCI-Express systems, PCI bridges that have no devices downstream
498 * have a bogus size value where the first 32-bit cell is 0xffffffff.
499 * This results in a bogus range where start + size overflows.
501 * Just skip these otherwise the kernel will complain when the resource
502 * tries to be claimed.
504 if (size
>> 32 == 0xffffffff)
507 if (flags
& IORESOURCE_IO
) {
508 res
= bus
->resource
[0];
510 pci_err(dev
, "ignoring extra I/O range"
511 " for bridge %pOF\n", node
);
515 if (i
>= PCI_NUM_RESOURCES
- PCI_BRIDGE_RESOURCES
) {
516 pci_err(dev
, "too many memory ranges"
517 " for bridge %pOF\n", node
);
520 res
= bus
->resource
[i
];
525 region
.start
= start
= GET_64BIT(ranges
, 1);
526 region
.end
= region
.start
+ size
- 1;
529 pci_info(dev
, " Using flags[%08x] start[%016llx] size[%016llx]\n",
532 pcibios_bus_to_resource(dev
->bus
, res
, ®ion
);
535 sprintf(bus
->name
, "PCI Bus %04x:%02x", pci_domain_nr(bus
),
538 pci_info(dev
, " bus name: %s\n", bus
->name
);
540 pci_of_scan_bus(pbm
, node
, bus
);
543 static void pci_of_scan_bus(struct pci_pbm_info
*pbm
,
544 struct device_node
*node
,
547 struct device_node
*child
;
549 int reglen
, devfn
, prev_devfn
;
553 pci_info(bus
, "scan_bus[%pOF] bus no %d\n",
557 for_each_child_of_node(node
, child
) {
559 pci_info(bus
, " * %pOF\n", child
);
560 reg
= of_get_property(child
, "reg", ®len
);
561 if (reg
== NULL
|| reglen
< 20)
564 devfn
= (reg
[0] >> 8) & 0xff;
566 /* This is a workaround for some device trees
567 * which list PCI devices twice. On the V100
568 * for example, device number 3 is listed twice.
569 * Once as "pm" and once again as "lomp".
571 if (devfn
== prev_devfn
)
575 /* create a new pci_dev for this device */
576 dev
= of_create_pci_dev(pbm
, child
, bus
, devfn
);
580 pci_info(dev
, "dev header type: %x\n", dev
->hdr_type
);
582 if (pci_is_bridge(dev
))
583 of_scan_pci_bridge(pbm
, child
, dev
);
588 show_pciobppath_attr(struct device
* dev
, struct device_attribute
* attr
, char * buf
)
590 struct pci_dev
*pdev
;
591 struct device_node
*dp
;
593 pdev
= to_pci_dev(dev
);
594 dp
= pdev
->dev
.of_node
;
596 return scnprintf(buf
, PAGE_SIZE
, "%pOF\n", dp
);
599 static DEVICE_ATTR(obppath
, S_IRUSR
| S_IRGRP
| S_IROTH
, show_pciobppath_attr
, NULL
);
601 static void pci_bus_register_of_sysfs(struct pci_bus
*bus
)
604 struct pci_bus
*child_bus
;
607 list_for_each_entry(dev
, &bus
->devices
, bus_list
) {
608 /* we don't really care if we can create this file or
609 * not, but we need to assign the result of the call
610 * or the world will fall under alien invasion and
611 * everybody will be frozen on a spaceship ready to be
612 * eaten on alpha centauri by some green and jelly
615 err
= sysfs_create_file(&dev
->dev
.kobj
, &dev_attr_obppath
.attr
);
618 list_for_each_entry(child_bus
, &bus
->children
, node
)
619 pci_bus_register_of_sysfs(child_bus
);
622 static void pci_claim_legacy_resources(struct pci_dev
*dev
)
624 struct pci_bus_region region
;
625 struct resource
*p
, *root
, *conflict
;
627 if ((dev
->class >> 8) != PCI_CLASS_DISPLAY_VGA
)
630 p
= kzalloc(sizeof(*p
), GFP_KERNEL
);
634 p
->name
= "Video RAM area";
635 p
->flags
= IORESOURCE_MEM
| IORESOURCE_BUSY
;
637 region
.start
= 0xa0000UL
;
638 region
.end
= region
.start
+ 0x1ffffUL
;
639 pcibios_bus_to_resource(dev
->bus
, p
, ®ion
);
641 root
= pci_find_parent_resource(dev
, p
);
643 pci_info(dev
, "can't claim VGA legacy %pR: no compatible bridge window\n", p
);
647 conflict
= request_resource_conflict(root
, p
);
649 pci_info(dev
, "can't claim VGA legacy %pR: address conflict with %s %pR\n",
650 p
, conflict
->name
, conflict
);
654 pci_info(dev
, "VGA legacy framebuffer %pR\n", p
);
661 static void pci_claim_bus_resources(struct pci_bus
*bus
)
663 struct pci_bus
*child_bus
;
666 list_for_each_entry(dev
, &bus
->devices
, bus_list
) {
670 pci_dev_for_each_resource(dev
, r
, i
) {
671 if (r
->parent
|| !r
->start
|| !r
->flags
)
675 pci_info(dev
, "Claiming Resource %d: %pR\n",
678 pci_claim_resource(dev
, i
);
681 pci_claim_legacy_resources(dev
);
684 list_for_each_entry(child_bus
, &bus
->children
, node
)
685 pci_claim_bus_resources(child_bus
);
688 struct pci_bus
*pci_scan_one_pbm(struct pci_pbm_info
*pbm
,
689 struct device
*parent
)
691 LIST_HEAD(resources
);
692 struct device_node
*node
= pbm
->op
->dev
.of_node
;
695 printk("PCI: Scanning PBM %pOF\n", node
);
697 pci_add_resource_offset(&resources
, &pbm
->io_space
,
699 pci_add_resource_offset(&resources
, &pbm
->mem_space
,
701 if (pbm
->mem64_space
.flags
)
702 pci_add_resource_offset(&resources
, &pbm
->mem64_space
,
704 pbm
->busn
.start
= pbm
->pci_first_busno
;
705 pbm
->busn
.end
= pbm
->pci_last_busno
;
706 pbm
->busn
.flags
= IORESOURCE_BUS
;
707 pci_add_resource(&resources
, &pbm
->busn
);
708 bus
= pci_create_root_bus(parent
, pbm
->pci_first_busno
, pbm
->pci_ops
,
711 printk(KERN_ERR
"Failed to create bus for %pOF\n", node
);
712 pci_free_resource_list(&resources
);
716 pci_of_scan_bus(pbm
, node
, bus
);
717 pci_bus_register_of_sysfs(bus
);
719 pci_claim_bus_resources(bus
);
721 pci_bus_add_devices(bus
);
725 int pcibios_enable_device(struct pci_dev
*dev
, int mask
)
727 struct resource
*res
;
731 pci_read_config_word(dev
, PCI_COMMAND
, &cmd
);
734 pci_dev_for_each_resource(dev
, res
, i
) {
735 /* Only set up the requested stuff */
736 if (!(mask
& (1<<i
)))
739 if (res
->flags
& IORESOURCE_IO
)
740 cmd
|= PCI_COMMAND_IO
;
741 if (res
->flags
& IORESOURCE_MEM
)
742 cmd
|= PCI_COMMAND_MEMORY
;
746 pci_info(dev
, "enabling device (%04x -> %04x)\n", oldcmd
, cmd
);
747 pci_write_config_word(dev
, PCI_COMMAND
, cmd
);
752 /* Platform support for /proc/bus/pci/X/Y mmap()s. */
753 int pci_iobar_pfn(struct pci_dev
*pdev
, int bar
, struct vm_area_struct
*vma
)
755 struct pci_pbm_info
*pbm
= pdev
->dev
.archdata
.host_controller
;
756 resource_size_t ioaddr
= pci_resource_start(pdev
, bar
);
761 vma
->vm_pgoff
+= (ioaddr
+ pbm
->io_space
.start
) >> PAGE_SHIFT
;
767 int pcibus_to_node(struct pci_bus
*pbus
)
769 struct pci_pbm_info
*pbm
= pbus
->sysdata
;
771 return pbm
->numa_node
;
773 EXPORT_SYMBOL(pcibus_to_node
);
776 /* Return the domain number for this pci bus */
778 int pci_domain_nr(struct pci_bus
*pbus
)
780 struct pci_pbm_info
*pbm
= pbus
->sysdata
;
791 EXPORT_SYMBOL(pci_domain_nr
);
793 #ifdef CONFIG_PCI_MSI
794 int arch_setup_msi_irq(struct pci_dev
*pdev
, struct msi_desc
*desc
)
796 struct pci_pbm_info
*pbm
= pdev
->dev
.archdata
.host_controller
;
799 if (!pbm
->setup_msi_irq
)
802 return pbm
->setup_msi_irq(&irq
, pdev
, desc
);
805 void arch_teardown_msi_irq(unsigned int irq
)
807 struct msi_desc
*entry
= irq_get_msi_desc(irq
);
808 struct pci_dev
*pdev
= msi_desc_to_pci_dev(entry
);
809 struct pci_pbm_info
*pbm
= pdev
->dev
.archdata
.host_controller
;
811 if (pbm
->teardown_msi_irq
)
812 pbm
->teardown_msi_irq(irq
, pdev
);
814 #endif /* !(CONFIG_PCI_MSI) */
816 /* ALI sound chips generate 31-bits of DMA, a special register
817 * determines what bit 31 is emitted as.
819 int ali_sound_dma_hack(struct device
*dev
, u64 device_mask
)
821 struct iommu
*iommu
= dev
->archdata
.iommu
;
822 struct pci_dev
*ali_isa_bridge
;
825 if (!dev_is_pci(dev
))
828 if (to_pci_dev(dev
)->vendor
!= PCI_VENDOR_ID_AL
||
829 to_pci_dev(dev
)->device
!= PCI_DEVICE_ID_AL_M5451
||
830 device_mask
!= 0x7fffffff)
833 ali_isa_bridge
= pci_get_device(PCI_VENDOR_ID_AL
,
834 PCI_DEVICE_ID_AL_M1533
,
837 pci_read_config_byte(ali_isa_bridge
, 0x7e, &val
);
838 if (iommu
->dma_addr_mask
& 0x80000000)
842 pci_write_config_byte(ali_isa_bridge
, 0x7e, val
);
843 pci_dev_put(ali_isa_bridge
);
847 void pci_resource_to_user(const struct pci_dev
*pdev
, int bar
,
848 const struct resource
*rp
, resource_size_t
*start
,
849 resource_size_t
*end
)
851 struct pci_bus_region region
;
854 * "User" addresses are shown in /sys/devices/pci.../.../resource
855 * and /proc/bus/pci/devices and used as mmap offsets for
856 * /proc/bus/pci/BB/DD.F files (see proc_bus_pci_mmap()).
858 * On sparc, these are PCI bus addresses, i.e., raw BAR values.
860 pcibios_resource_to_bus(pdev
->bus
, ®ion
, (struct resource
*) rp
);
861 *start
= region
.start
;
865 void pcibios_set_master(struct pci_dev
*dev
)
867 /* No special bus mastering setup handling */
870 #ifdef CONFIG_PCI_IOV
871 int pcibios_device_add(struct pci_dev
*dev
)
873 struct pci_dev
*pdev
;
875 /* Add sriov arch specific initialization here.
876 * Copy dev_archdata from PF to VF
878 if (dev
->is_virtfn
) {
879 struct dev_archdata
*psd
;
882 psd
= &pdev
->dev
.archdata
;
883 pci_init_dev_archdata(&dev
->dev
.archdata
, psd
->iommu
,
884 psd
->stc
, psd
->host_controller
, NULL
,
889 #endif /* CONFIG_PCI_IOV */
891 static int __init
pcibios_init(void)
893 pci_dfl_cache_line_size
= 64 >> 2;
896 subsys_initcall(pcibios_init
);
900 #define SLOT_NAME_SIZE 11 /* Max decimal digits + null in u32 */
902 static void pcie_bus_slot_names(struct pci_bus
*pbus
)
904 struct pci_dev
*pdev
;
907 list_for_each_entry(pdev
, &pbus
->devices
, bus_list
) {
908 char name
[SLOT_NAME_SIZE
];
909 struct pci_slot
*pci_slot
;
913 slot_num
= of_get_property(pdev
->dev
.of_node
,
914 "physical-slot#", &len
);
916 if (slot_num
== NULL
|| len
!= 4)
919 snprintf(name
, sizeof(name
), "%u", slot_num
[0]);
920 pci_slot
= pci_create_slot(pbus
, slot_num
[0], name
, NULL
);
922 if (IS_ERR(pci_slot
))
923 pr_err("PCI: pci_create_slot returned %ld.\n",
927 list_for_each_entry(bus
, &pbus
->children
, node
)
928 pcie_bus_slot_names(bus
);
931 static void pci_bus_slot_names(struct device_node
*node
, struct pci_bus
*bus
)
933 const struct pci_slot_names
{
941 prop
= of_get_property(node
, "slot-names", &len
);
945 mask
= prop
->slot_mask
;
949 pci_info(bus
, "Making slots for [%pOF] mask[0x%02x]\n",
954 struct pci_slot
*pci_slot
;
955 u32 this_bit
= 1 << i
;
957 if (!(mask
& this_bit
)) {
963 pci_info(bus
, "Making slot [%s]\n", sp
);
965 pci_slot
= pci_create_slot(bus
, i
, sp
, NULL
);
966 if (IS_ERR(pci_slot
))
967 pci_err(bus
, "pci_create_slot returned %ld\n",
970 sp
+= strlen(sp
) + 1;
976 static int __init
of_pci_slot_init(void)
978 struct pci_bus
*pbus
= NULL
;
980 while ((pbus
= pci_find_next_bus(pbus
)) != NULL
) {
981 struct device_node
*node
;
982 struct pci_dev
*pdev
;
984 pdev
= list_first_entry(&pbus
->devices
, struct pci_dev
,
987 if (pdev
&& pci_is_pcie(pdev
)) {
988 pcie_bus_slot_names(pbus
);
993 /* PCI->PCI bridge */
994 node
= pbus
->self
->dev
.of_node
;
997 struct pci_pbm_info
*pbm
= pbus
->sysdata
;
999 /* Host PCI controller */
1000 node
= pbm
->op
->dev
.of_node
;
1003 pci_bus_slot_names(node
, pbus
);
1009 device_initcall(of_pci_slot_init
);