1 /* SPDX-License-Identifier: GPL-2.0
3 * Copyright 2016-2018 HabanaLabs, Ltd.
8 /************************************
9 ** This is an auto-generated file **
10 ** DO NOT EDIT BELOW **
11 ************************************/
13 #ifndef ASIC_REG_NIC2_QM0_REGS_H_
14 #define ASIC_REG_NIC2_QM0_REGS_H_
17 *****************************************
18 * NIC2_QM0 (Prototype: QMAN)
19 *****************************************
22 #define mmNIC2_QM0_GLBL_CFG0 0xD60000
24 #define mmNIC2_QM0_GLBL_CFG1 0xD60004
26 #define mmNIC2_QM0_GLBL_PROT 0xD60008
28 #define mmNIC2_QM0_GLBL_ERR_CFG 0xD6000C
30 #define mmNIC2_QM0_GLBL_SECURE_PROPS_0 0xD60010
32 #define mmNIC2_QM0_GLBL_SECURE_PROPS_1 0xD60014
34 #define mmNIC2_QM0_GLBL_SECURE_PROPS_2 0xD60018
36 #define mmNIC2_QM0_GLBL_SECURE_PROPS_3 0xD6001C
38 #define mmNIC2_QM0_GLBL_SECURE_PROPS_4 0xD60020
40 #define mmNIC2_QM0_GLBL_NON_SECURE_PROPS_0 0xD60024
42 #define mmNIC2_QM0_GLBL_NON_SECURE_PROPS_1 0xD60028
44 #define mmNIC2_QM0_GLBL_NON_SECURE_PROPS_2 0xD6002C
46 #define mmNIC2_QM0_GLBL_NON_SECURE_PROPS_3 0xD60030
48 #define mmNIC2_QM0_GLBL_NON_SECURE_PROPS_4 0xD60034
50 #define mmNIC2_QM0_GLBL_STS0 0xD60038
52 #define mmNIC2_QM0_GLBL_STS1_0 0xD60040
54 #define mmNIC2_QM0_GLBL_STS1_1 0xD60044
56 #define mmNIC2_QM0_GLBL_STS1_2 0xD60048
58 #define mmNIC2_QM0_GLBL_STS1_3 0xD6004C
60 #define mmNIC2_QM0_GLBL_STS1_4 0xD60050
62 #define mmNIC2_QM0_GLBL_MSG_EN_0 0xD60054
64 #define mmNIC2_QM0_GLBL_MSG_EN_1 0xD60058
66 #define mmNIC2_QM0_GLBL_MSG_EN_2 0xD6005C
68 #define mmNIC2_QM0_GLBL_MSG_EN_3 0xD60060
70 #define mmNIC2_QM0_GLBL_MSG_EN_4 0xD60068
72 #define mmNIC2_QM0_PQ_BASE_LO_0 0xD60070
74 #define mmNIC2_QM0_PQ_BASE_LO_1 0xD60074
76 #define mmNIC2_QM0_PQ_BASE_LO_2 0xD60078
78 #define mmNIC2_QM0_PQ_BASE_LO_3 0xD6007C
80 #define mmNIC2_QM0_PQ_BASE_HI_0 0xD60080
82 #define mmNIC2_QM0_PQ_BASE_HI_1 0xD60084
84 #define mmNIC2_QM0_PQ_BASE_HI_2 0xD60088
86 #define mmNIC2_QM0_PQ_BASE_HI_3 0xD6008C
88 #define mmNIC2_QM0_PQ_SIZE_0 0xD60090
90 #define mmNIC2_QM0_PQ_SIZE_1 0xD60094
92 #define mmNIC2_QM0_PQ_SIZE_2 0xD60098
94 #define mmNIC2_QM0_PQ_SIZE_3 0xD6009C
96 #define mmNIC2_QM0_PQ_PI_0 0xD600A0
98 #define mmNIC2_QM0_PQ_PI_1 0xD600A4
100 #define mmNIC2_QM0_PQ_PI_2 0xD600A8
102 #define mmNIC2_QM0_PQ_PI_3 0xD600AC
104 #define mmNIC2_QM0_PQ_CI_0 0xD600B0
106 #define mmNIC2_QM0_PQ_CI_1 0xD600B4
108 #define mmNIC2_QM0_PQ_CI_2 0xD600B8
110 #define mmNIC2_QM0_PQ_CI_3 0xD600BC
112 #define mmNIC2_QM0_PQ_CFG0_0 0xD600C0
114 #define mmNIC2_QM0_PQ_CFG0_1 0xD600C4
116 #define mmNIC2_QM0_PQ_CFG0_2 0xD600C8
118 #define mmNIC2_QM0_PQ_CFG0_3 0xD600CC
120 #define mmNIC2_QM0_PQ_CFG1_0 0xD600D0
122 #define mmNIC2_QM0_PQ_CFG1_1 0xD600D4
124 #define mmNIC2_QM0_PQ_CFG1_2 0xD600D8
126 #define mmNIC2_QM0_PQ_CFG1_3 0xD600DC
128 #define mmNIC2_QM0_PQ_ARUSER_31_11_0 0xD600E0
130 #define mmNIC2_QM0_PQ_ARUSER_31_11_1 0xD600E4
132 #define mmNIC2_QM0_PQ_ARUSER_31_11_2 0xD600E8
134 #define mmNIC2_QM0_PQ_ARUSER_31_11_3 0xD600EC
136 #define mmNIC2_QM0_PQ_STS0_0 0xD600F0
138 #define mmNIC2_QM0_PQ_STS0_1 0xD600F4
140 #define mmNIC2_QM0_PQ_STS0_2 0xD600F8
142 #define mmNIC2_QM0_PQ_STS0_3 0xD600FC
144 #define mmNIC2_QM0_PQ_STS1_0 0xD60100
146 #define mmNIC2_QM0_PQ_STS1_1 0xD60104
148 #define mmNIC2_QM0_PQ_STS1_2 0xD60108
150 #define mmNIC2_QM0_PQ_STS1_3 0xD6010C
152 #define mmNIC2_QM0_CQ_CFG0_0 0xD60110
154 #define mmNIC2_QM0_CQ_CFG0_1 0xD60114
156 #define mmNIC2_QM0_CQ_CFG0_2 0xD60118
158 #define mmNIC2_QM0_CQ_CFG0_3 0xD6011C
160 #define mmNIC2_QM0_CQ_CFG0_4 0xD60120
162 #define mmNIC2_QM0_CQ_CFG1_0 0xD60124
164 #define mmNIC2_QM0_CQ_CFG1_1 0xD60128
166 #define mmNIC2_QM0_CQ_CFG1_2 0xD6012C
168 #define mmNIC2_QM0_CQ_CFG1_3 0xD60130
170 #define mmNIC2_QM0_CQ_CFG1_4 0xD60134
172 #define mmNIC2_QM0_CQ_ARUSER_31_11_0 0xD60138
174 #define mmNIC2_QM0_CQ_ARUSER_31_11_1 0xD6013C
176 #define mmNIC2_QM0_CQ_ARUSER_31_11_2 0xD60140
178 #define mmNIC2_QM0_CQ_ARUSER_31_11_3 0xD60144
180 #define mmNIC2_QM0_CQ_ARUSER_31_11_4 0xD60148
182 #define mmNIC2_QM0_CQ_STS0_0 0xD6014C
184 #define mmNIC2_QM0_CQ_STS0_1 0xD60150
186 #define mmNIC2_QM0_CQ_STS0_2 0xD60154
188 #define mmNIC2_QM0_CQ_STS0_3 0xD60158
190 #define mmNIC2_QM0_CQ_STS0_4 0xD6015C
192 #define mmNIC2_QM0_CQ_STS1_0 0xD60160
194 #define mmNIC2_QM0_CQ_STS1_1 0xD60164
196 #define mmNIC2_QM0_CQ_STS1_2 0xD60168
198 #define mmNIC2_QM0_CQ_STS1_3 0xD6016C
200 #define mmNIC2_QM0_CQ_STS1_4 0xD60170
202 #define mmNIC2_QM0_CQ_PTR_LO_0 0xD60174
204 #define mmNIC2_QM0_CQ_PTR_HI_0 0xD60178
206 #define mmNIC2_QM0_CQ_TSIZE_0 0xD6017C
208 #define mmNIC2_QM0_CQ_CTL_0 0xD60180
210 #define mmNIC2_QM0_CQ_PTR_LO_1 0xD60184
212 #define mmNIC2_QM0_CQ_PTR_HI_1 0xD60188
214 #define mmNIC2_QM0_CQ_TSIZE_1 0xD6018C
216 #define mmNIC2_QM0_CQ_CTL_1 0xD60190
218 #define mmNIC2_QM0_CQ_PTR_LO_2 0xD60194
220 #define mmNIC2_QM0_CQ_PTR_HI_2 0xD60198
222 #define mmNIC2_QM0_CQ_TSIZE_2 0xD6019C
224 #define mmNIC2_QM0_CQ_CTL_2 0xD601A0
226 #define mmNIC2_QM0_CQ_PTR_LO_3 0xD601A4
228 #define mmNIC2_QM0_CQ_PTR_HI_3 0xD601A8
230 #define mmNIC2_QM0_CQ_TSIZE_3 0xD601AC
232 #define mmNIC2_QM0_CQ_CTL_3 0xD601B0
234 #define mmNIC2_QM0_CQ_PTR_LO_4 0xD601B4
236 #define mmNIC2_QM0_CQ_PTR_HI_4 0xD601B8
238 #define mmNIC2_QM0_CQ_TSIZE_4 0xD601BC
240 #define mmNIC2_QM0_CQ_CTL_4 0xD601C0
242 #define mmNIC2_QM0_CQ_PTR_LO_STS_0 0xD601C4
244 #define mmNIC2_QM0_CQ_PTR_LO_STS_1 0xD601C8
246 #define mmNIC2_QM0_CQ_PTR_LO_STS_2 0xD601CC
248 #define mmNIC2_QM0_CQ_PTR_LO_STS_3 0xD601D0
250 #define mmNIC2_QM0_CQ_PTR_LO_STS_4 0xD601D4
252 #define mmNIC2_QM0_CQ_PTR_HI_STS_0 0xD601D8
254 #define mmNIC2_QM0_CQ_PTR_HI_STS_1 0xD601DC
256 #define mmNIC2_QM0_CQ_PTR_HI_STS_2 0xD601E0
258 #define mmNIC2_QM0_CQ_PTR_HI_STS_3 0xD601E4
260 #define mmNIC2_QM0_CQ_PTR_HI_STS_4 0xD601E8
262 #define mmNIC2_QM0_CQ_TSIZE_STS_0 0xD601EC
264 #define mmNIC2_QM0_CQ_TSIZE_STS_1 0xD601F0
266 #define mmNIC2_QM0_CQ_TSIZE_STS_2 0xD601F4
268 #define mmNIC2_QM0_CQ_TSIZE_STS_3 0xD601F8
270 #define mmNIC2_QM0_CQ_TSIZE_STS_4 0xD601FC
272 #define mmNIC2_QM0_CQ_CTL_STS_0 0xD60200
274 #define mmNIC2_QM0_CQ_CTL_STS_1 0xD60204
276 #define mmNIC2_QM0_CQ_CTL_STS_2 0xD60208
278 #define mmNIC2_QM0_CQ_CTL_STS_3 0xD6020C
280 #define mmNIC2_QM0_CQ_CTL_STS_4 0xD60210
282 #define mmNIC2_QM0_CQ_IFIFO_CNT_0 0xD60214
284 #define mmNIC2_QM0_CQ_IFIFO_CNT_1 0xD60218
286 #define mmNIC2_QM0_CQ_IFIFO_CNT_2 0xD6021C
288 #define mmNIC2_QM0_CQ_IFIFO_CNT_3 0xD60220
290 #define mmNIC2_QM0_CQ_IFIFO_CNT_4 0xD60224
292 #define mmNIC2_QM0_CP_MSG_BASE0_ADDR_LO_0 0xD60228
294 #define mmNIC2_QM0_CP_MSG_BASE0_ADDR_LO_1 0xD6022C
296 #define mmNIC2_QM0_CP_MSG_BASE0_ADDR_LO_2 0xD60230
298 #define mmNIC2_QM0_CP_MSG_BASE0_ADDR_LO_3 0xD60234
300 #define mmNIC2_QM0_CP_MSG_BASE0_ADDR_LO_4 0xD60238
302 #define mmNIC2_QM0_CP_MSG_BASE0_ADDR_HI_0 0xD6023C
304 #define mmNIC2_QM0_CP_MSG_BASE0_ADDR_HI_1 0xD60240
306 #define mmNIC2_QM0_CP_MSG_BASE0_ADDR_HI_2 0xD60244
308 #define mmNIC2_QM0_CP_MSG_BASE0_ADDR_HI_3 0xD60248
310 #define mmNIC2_QM0_CP_MSG_BASE0_ADDR_HI_4 0xD6024C
312 #define mmNIC2_QM0_CP_MSG_BASE1_ADDR_LO_0 0xD60250
314 #define mmNIC2_QM0_CP_MSG_BASE1_ADDR_LO_1 0xD60254
316 #define mmNIC2_QM0_CP_MSG_BASE1_ADDR_LO_2 0xD60258
318 #define mmNIC2_QM0_CP_MSG_BASE1_ADDR_LO_3 0xD6025C
320 #define mmNIC2_QM0_CP_MSG_BASE1_ADDR_LO_4 0xD60260
322 #define mmNIC2_QM0_CP_MSG_BASE1_ADDR_HI_0 0xD60264
324 #define mmNIC2_QM0_CP_MSG_BASE1_ADDR_HI_1 0xD60268
326 #define mmNIC2_QM0_CP_MSG_BASE1_ADDR_HI_2 0xD6026C
328 #define mmNIC2_QM0_CP_MSG_BASE1_ADDR_HI_3 0xD60270
330 #define mmNIC2_QM0_CP_MSG_BASE1_ADDR_HI_4 0xD60274
332 #define mmNIC2_QM0_CP_MSG_BASE2_ADDR_LO_0 0xD60278
334 #define mmNIC2_QM0_CP_MSG_BASE2_ADDR_LO_1 0xD6027C
336 #define mmNIC2_QM0_CP_MSG_BASE2_ADDR_LO_2 0xD60280
338 #define mmNIC2_QM0_CP_MSG_BASE2_ADDR_LO_3 0xD60284
340 #define mmNIC2_QM0_CP_MSG_BASE2_ADDR_LO_4 0xD60288
342 #define mmNIC2_QM0_CP_MSG_BASE2_ADDR_HI_0 0xD6028C
344 #define mmNIC2_QM0_CP_MSG_BASE2_ADDR_HI_1 0xD60290
346 #define mmNIC2_QM0_CP_MSG_BASE2_ADDR_HI_2 0xD60294
348 #define mmNIC2_QM0_CP_MSG_BASE2_ADDR_HI_3 0xD60298
350 #define mmNIC2_QM0_CP_MSG_BASE2_ADDR_HI_4 0xD6029C
352 #define mmNIC2_QM0_CP_MSG_BASE3_ADDR_LO_0 0xD602A0
354 #define mmNIC2_QM0_CP_MSG_BASE3_ADDR_LO_1 0xD602A4
356 #define mmNIC2_QM0_CP_MSG_BASE3_ADDR_LO_2 0xD602A8
358 #define mmNIC2_QM0_CP_MSG_BASE3_ADDR_LO_3 0xD602AC
360 #define mmNIC2_QM0_CP_MSG_BASE3_ADDR_LO_4 0xD602B0
362 #define mmNIC2_QM0_CP_MSG_BASE3_ADDR_HI_0 0xD602B4
364 #define mmNIC2_QM0_CP_MSG_BASE3_ADDR_HI_1 0xD602B8
366 #define mmNIC2_QM0_CP_MSG_BASE3_ADDR_HI_2 0xD602BC
368 #define mmNIC2_QM0_CP_MSG_BASE3_ADDR_HI_3 0xD602C0
370 #define mmNIC2_QM0_CP_MSG_BASE3_ADDR_HI_4 0xD602C4
372 #define mmNIC2_QM0_CP_LDMA_TSIZE_OFFSET_0 0xD602C8
374 #define mmNIC2_QM0_CP_LDMA_TSIZE_OFFSET_1 0xD602CC
376 #define mmNIC2_QM0_CP_LDMA_TSIZE_OFFSET_2 0xD602D0
378 #define mmNIC2_QM0_CP_LDMA_TSIZE_OFFSET_3 0xD602D4
380 #define mmNIC2_QM0_CP_LDMA_TSIZE_OFFSET_4 0xD602D8
382 #define mmNIC2_QM0_CP_LDMA_SRC_BASE_LO_OFFSET_0 0xD602E0
384 #define mmNIC2_QM0_CP_LDMA_SRC_BASE_LO_OFFSET_1 0xD602E4
386 #define mmNIC2_QM0_CP_LDMA_SRC_BASE_LO_OFFSET_2 0xD602E8
388 #define mmNIC2_QM0_CP_LDMA_SRC_BASE_LO_OFFSET_3 0xD602EC
390 #define mmNIC2_QM0_CP_LDMA_SRC_BASE_LO_OFFSET_4 0xD602F0
392 #define mmNIC2_QM0_CP_LDMA_DST_BASE_LO_OFFSET_0 0xD602F4
394 #define mmNIC2_QM0_CP_LDMA_DST_BASE_LO_OFFSET_1 0xD602F8
396 #define mmNIC2_QM0_CP_LDMA_DST_BASE_LO_OFFSET_2 0xD602FC
398 #define mmNIC2_QM0_CP_LDMA_DST_BASE_LO_OFFSET_3 0xD60300
400 #define mmNIC2_QM0_CP_LDMA_DST_BASE_LO_OFFSET_4 0xD60304
402 #define mmNIC2_QM0_CP_FENCE0_RDATA_0 0xD60308
404 #define mmNIC2_QM0_CP_FENCE0_RDATA_1 0xD6030C
406 #define mmNIC2_QM0_CP_FENCE0_RDATA_2 0xD60310
408 #define mmNIC2_QM0_CP_FENCE0_RDATA_3 0xD60314
410 #define mmNIC2_QM0_CP_FENCE0_RDATA_4 0xD60318
412 #define mmNIC2_QM0_CP_FENCE1_RDATA_0 0xD6031C
414 #define mmNIC2_QM0_CP_FENCE1_RDATA_1 0xD60320
416 #define mmNIC2_QM0_CP_FENCE1_RDATA_2 0xD60324
418 #define mmNIC2_QM0_CP_FENCE1_RDATA_3 0xD60328
420 #define mmNIC2_QM0_CP_FENCE1_RDATA_4 0xD6032C
422 #define mmNIC2_QM0_CP_FENCE2_RDATA_0 0xD60330
424 #define mmNIC2_QM0_CP_FENCE2_RDATA_1 0xD60334
426 #define mmNIC2_QM0_CP_FENCE2_RDATA_2 0xD60338
428 #define mmNIC2_QM0_CP_FENCE2_RDATA_3 0xD6033C
430 #define mmNIC2_QM0_CP_FENCE2_RDATA_4 0xD60340
432 #define mmNIC2_QM0_CP_FENCE3_RDATA_0 0xD60344
434 #define mmNIC2_QM0_CP_FENCE3_RDATA_1 0xD60348
436 #define mmNIC2_QM0_CP_FENCE3_RDATA_2 0xD6034C
438 #define mmNIC2_QM0_CP_FENCE3_RDATA_3 0xD60350
440 #define mmNIC2_QM0_CP_FENCE3_RDATA_4 0xD60354
442 #define mmNIC2_QM0_CP_FENCE0_CNT_0 0xD60358
444 #define mmNIC2_QM0_CP_FENCE0_CNT_1 0xD6035C
446 #define mmNIC2_QM0_CP_FENCE0_CNT_2 0xD60360
448 #define mmNIC2_QM0_CP_FENCE0_CNT_3 0xD60364
450 #define mmNIC2_QM0_CP_FENCE0_CNT_4 0xD60368
452 #define mmNIC2_QM0_CP_FENCE1_CNT_0 0xD6036C
454 #define mmNIC2_QM0_CP_FENCE1_CNT_1 0xD60370
456 #define mmNIC2_QM0_CP_FENCE1_CNT_2 0xD60374
458 #define mmNIC2_QM0_CP_FENCE1_CNT_3 0xD60378
460 #define mmNIC2_QM0_CP_FENCE1_CNT_4 0xD6037C
462 #define mmNIC2_QM0_CP_FENCE2_CNT_0 0xD60380
464 #define mmNIC2_QM0_CP_FENCE2_CNT_1 0xD60384
466 #define mmNIC2_QM0_CP_FENCE2_CNT_2 0xD60388
468 #define mmNIC2_QM0_CP_FENCE2_CNT_3 0xD6038C
470 #define mmNIC2_QM0_CP_FENCE2_CNT_4 0xD60390
472 #define mmNIC2_QM0_CP_FENCE3_CNT_0 0xD60394
474 #define mmNIC2_QM0_CP_FENCE3_CNT_1 0xD60398
476 #define mmNIC2_QM0_CP_FENCE3_CNT_2 0xD6039C
478 #define mmNIC2_QM0_CP_FENCE3_CNT_3 0xD603A0
480 #define mmNIC2_QM0_CP_FENCE3_CNT_4 0xD603A4
482 #define mmNIC2_QM0_CP_STS_0 0xD603A8
484 #define mmNIC2_QM0_CP_STS_1 0xD603AC
486 #define mmNIC2_QM0_CP_STS_2 0xD603B0
488 #define mmNIC2_QM0_CP_STS_3 0xD603B4
490 #define mmNIC2_QM0_CP_STS_4 0xD603B8
492 #define mmNIC2_QM0_CP_CURRENT_INST_LO_0 0xD603BC
494 #define mmNIC2_QM0_CP_CURRENT_INST_LO_1 0xD603C0
496 #define mmNIC2_QM0_CP_CURRENT_INST_LO_2 0xD603C4
498 #define mmNIC2_QM0_CP_CURRENT_INST_LO_3 0xD603C8
500 #define mmNIC2_QM0_CP_CURRENT_INST_LO_4 0xD603CC
502 #define mmNIC2_QM0_CP_CURRENT_INST_HI_0 0xD603D0
504 #define mmNIC2_QM0_CP_CURRENT_INST_HI_1 0xD603D4
506 #define mmNIC2_QM0_CP_CURRENT_INST_HI_2 0xD603D8
508 #define mmNIC2_QM0_CP_CURRENT_INST_HI_3 0xD603DC
510 #define mmNIC2_QM0_CP_CURRENT_INST_HI_4 0xD603E0
512 #define mmNIC2_QM0_CP_BARRIER_CFG_0 0xD603F4
514 #define mmNIC2_QM0_CP_BARRIER_CFG_1 0xD603F8
516 #define mmNIC2_QM0_CP_BARRIER_CFG_2 0xD603FC
518 #define mmNIC2_QM0_CP_BARRIER_CFG_3 0xD60400
520 #define mmNIC2_QM0_CP_BARRIER_CFG_4 0xD60404
522 #define mmNIC2_QM0_CP_DBG_0_0 0xD60408
524 #define mmNIC2_QM0_CP_DBG_0_1 0xD6040C
526 #define mmNIC2_QM0_CP_DBG_0_2 0xD60410
528 #define mmNIC2_QM0_CP_DBG_0_3 0xD60414
530 #define mmNIC2_QM0_CP_DBG_0_4 0xD60418
532 #define mmNIC2_QM0_CP_ARUSER_31_11_0 0xD6041C
534 #define mmNIC2_QM0_CP_ARUSER_31_11_1 0xD60420
536 #define mmNIC2_QM0_CP_ARUSER_31_11_2 0xD60424
538 #define mmNIC2_QM0_CP_ARUSER_31_11_3 0xD60428
540 #define mmNIC2_QM0_CP_ARUSER_31_11_4 0xD6042C
542 #define mmNIC2_QM0_CP_AWUSER_31_11_0 0xD60430
544 #define mmNIC2_QM0_CP_AWUSER_31_11_1 0xD60434
546 #define mmNIC2_QM0_CP_AWUSER_31_11_2 0xD60438
548 #define mmNIC2_QM0_CP_AWUSER_31_11_3 0xD6043C
550 #define mmNIC2_QM0_CP_AWUSER_31_11_4 0xD60440
552 #define mmNIC2_QM0_ARB_CFG_0 0xD60A00
554 #define mmNIC2_QM0_ARB_CHOISE_Q_PUSH 0xD60A04
556 #define mmNIC2_QM0_ARB_WRR_WEIGHT_0 0xD60A08
558 #define mmNIC2_QM0_ARB_WRR_WEIGHT_1 0xD60A0C
560 #define mmNIC2_QM0_ARB_WRR_WEIGHT_2 0xD60A10
562 #define mmNIC2_QM0_ARB_WRR_WEIGHT_3 0xD60A14
564 #define mmNIC2_QM0_ARB_CFG_1 0xD60A18
566 #define mmNIC2_QM0_ARB_MST_AVAIL_CRED_0 0xD60A20
568 #define mmNIC2_QM0_ARB_MST_AVAIL_CRED_1 0xD60A24
570 #define mmNIC2_QM0_ARB_MST_AVAIL_CRED_2 0xD60A28
572 #define mmNIC2_QM0_ARB_MST_AVAIL_CRED_3 0xD60A2C
574 #define mmNIC2_QM0_ARB_MST_AVAIL_CRED_4 0xD60A30
576 #define mmNIC2_QM0_ARB_MST_AVAIL_CRED_5 0xD60A34
578 #define mmNIC2_QM0_ARB_MST_AVAIL_CRED_6 0xD60A38
580 #define mmNIC2_QM0_ARB_MST_AVAIL_CRED_7 0xD60A3C
582 #define mmNIC2_QM0_ARB_MST_AVAIL_CRED_8 0xD60A40
584 #define mmNIC2_QM0_ARB_MST_AVAIL_CRED_9 0xD60A44
586 #define mmNIC2_QM0_ARB_MST_AVAIL_CRED_10 0xD60A48
588 #define mmNIC2_QM0_ARB_MST_AVAIL_CRED_11 0xD60A4C
590 #define mmNIC2_QM0_ARB_MST_AVAIL_CRED_12 0xD60A50
592 #define mmNIC2_QM0_ARB_MST_AVAIL_CRED_13 0xD60A54
594 #define mmNIC2_QM0_ARB_MST_AVAIL_CRED_14 0xD60A58
596 #define mmNIC2_QM0_ARB_MST_AVAIL_CRED_15 0xD60A5C
598 #define mmNIC2_QM0_ARB_MST_AVAIL_CRED_16 0xD60A60
600 #define mmNIC2_QM0_ARB_MST_AVAIL_CRED_17 0xD60A64
602 #define mmNIC2_QM0_ARB_MST_AVAIL_CRED_18 0xD60A68
604 #define mmNIC2_QM0_ARB_MST_AVAIL_CRED_19 0xD60A6C
606 #define mmNIC2_QM0_ARB_MST_AVAIL_CRED_20 0xD60A70
608 #define mmNIC2_QM0_ARB_MST_AVAIL_CRED_21 0xD60A74
610 #define mmNIC2_QM0_ARB_MST_AVAIL_CRED_22 0xD60A78
612 #define mmNIC2_QM0_ARB_MST_AVAIL_CRED_23 0xD60A7C
614 #define mmNIC2_QM0_ARB_MST_AVAIL_CRED_24 0xD60A80
616 #define mmNIC2_QM0_ARB_MST_AVAIL_CRED_25 0xD60A84
618 #define mmNIC2_QM0_ARB_MST_AVAIL_CRED_26 0xD60A88
620 #define mmNIC2_QM0_ARB_MST_AVAIL_CRED_27 0xD60A8C
622 #define mmNIC2_QM0_ARB_MST_AVAIL_CRED_28 0xD60A90
624 #define mmNIC2_QM0_ARB_MST_AVAIL_CRED_29 0xD60A94
626 #define mmNIC2_QM0_ARB_MST_AVAIL_CRED_30 0xD60A98
628 #define mmNIC2_QM0_ARB_MST_AVAIL_CRED_31 0xD60A9C
630 #define mmNIC2_QM0_ARB_MST_CRED_INC 0xD60AA0
632 #define mmNIC2_QM0_ARB_MST_CHOISE_PUSH_OFST_0 0xD60AA4
634 #define mmNIC2_QM0_ARB_MST_CHOISE_PUSH_OFST_1 0xD60AA8
636 #define mmNIC2_QM0_ARB_MST_CHOISE_PUSH_OFST_2 0xD60AAC
638 #define mmNIC2_QM0_ARB_MST_CHOISE_PUSH_OFST_3 0xD60AB0
640 #define mmNIC2_QM0_ARB_MST_CHOISE_PUSH_OFST_4 0xD60AB4
642 #define mmNIC2_QM0_ARB_MST_CHOISE_PUSH_OFST_5 0xD60AB8
644 #define mmNIC2_QM0_ARB_MST_CHOISE_PUSH_OFST_6 0xD60ABC
646 #define mmNIC2_QM0_ARB_MST_CHOISE_PUSH_OFST_7 0xD60AC0
648 #define mmNIC2_QM0_ARB_MST_CHOISE_PUSH_OFST_8 0xD60AC4
650 #define mmNIC2_QM0_ARB_MST_CHOISE_PUSH_OFST_9 0xD60AC8
652 #define mmNIC2_QM0_ARB_MST_CHOISE_PUSH_OFST_10 0xD60ACC
654 #define mmNIC2_QM0_ARB_MST_CHOISE_PUSH_OFST_11 0xD60AD0
656 #define mmNIC2_QM0_ARB_MST_CHOISE_PUSH_OFST_12 0xD60AD4
658 #define mmNIC2_QM0_ARB_MST_CHOISE_PUSH_OFST_13 0xD60AD8
660 #define mmNIC2_QM0_ARB_MST_CHOISE_PUSH_OFST_14 0xD60ADC
662 #define mmNIC2_QM0_ARB_MST_CHOISE_PUSH_OFST_15 0xD60AE0
664 #define mmNIC2_QM0_ARB_MST_CHOISE_PUSH_OFST_16 0xD60AE4
666 #define mmNIC2_QM0_ARB_MST_CHOISE_PUSH_OFST_17 0xD60AE8
668 #define mmNIC2_QM0_ARB_MST_CHOISE_PUSH_OFST_18 0xD60AEC
670 #define mmNIC2_QM0_ARB_MST_CHOISE_PUSH_OFST_19 0xD60AF0
672 #define mmNIC2_QM0_ARB_MST_CHOISE_PUSH_OFST_20 0xD60AF4
674 #define mmNIC2_QM0_ARB_MST_CHOISE_PUSH_OFST_21 0xD60AF8
676 #define mmNIC2_QM0_ARB_MST_CHOISE_PUSH_OFST_22 0xD60AFC
678 #define mmNIC2_QM0_ARB_MST_CHOISE_PUSH_OFST_23 0xD60B00
680 #define mmNIC2_QM0_ARB_MST_CHOISE_PUSH_OFST_24 0xD60B04
682 #define mmNIC2_QM0_ARB_MST_CHOISE_PUSH_OFST_25 0xD60B08
684 #define mmNIC2_QM0_ARB_MST_CHOISE_PUSH_OFST_26 0xD60B0C
686 #define mmNIC2_QM0_ARB_MST_CHOISE_PUSH_OFST_27 0xD60B10
688 #define mmNIC2_QM0_ARB_MST_CHOISE_PUSH_OFST_28 0xD60B14
690 #define mmNIC2_QM0_ARB_MST_CHOISE_PUSH_OFST_29 0xD60B18
692 #define mmNIC2_QM0_ARB_MST_CHOISE_PUSH_OFST_30 0xD60B1C
694 #define mmNIC2_QM0_ARB_MST_CHOISE_PUSH_OFST_31 0xD60B20
696 #define mmNIC2_QM0_ARB_SLV_MASTER_INC_CRED_OFST 0xD60B28
698 #define mmNIC2_QM0_ARB_MST_SLAVE_EN 0xD60B2C
700 #define mmNIC2_QM0_ARB_MST_QUIET_PER 0xD60B34
702 #define mmNIC2_QM0_ARB_SLV_CHOISE_WDT 0xD60B38
704 #define mmNIC2_QM0_ARB_SLV_ID 0xD60B3C
706 #define mmNIC2_QM0_ARB_MSG_MAX_INFLIGHT 0xD60B44
708 #define mmNIC2_QM0_ARB_MSG_AWUSER_31_11 0xD60B48
710 #define mmNIC2_QM0_ARB_MSG_AWUSER_SEC_PROP 0xD60B4C
712 #define mmNIC2_QM0_ARB_MSG_AWUSER_NON_SEC_PROP 0xD60B50
714 #define mmNIC2_QM0_ARB_BASE_LO 0xD60B54
716 #define mmNIC2_QM0_ARB_BASE_HI 0xD60B58
718 #define mmNIC2_QM0_ARB_STATE_STS 0xD60B80
720 #define mmNIC2_QM0_ARB_CHOISE_FULLNESS_STS 0xD60B84
722 #define mmNIC2_QM0_ARB_MSG_STS 0xD60B88
724 #define mmNIC2_QM0_ARB_SLV_CHOISE_Q_HEAD 0xD60B8C
726 #define mmNIC2_QM0_ARB_ERR_CAUSE 0xD60B9C
728 #define mmNIC2_QM0_ARB_ERR_MSG_EN 0xD60BA0
730 #define mmNIC2_QM0_ARB_ERR_STS_DRP 0xD60BA8
732 #define mmNIC2_QM0_ARB_MST_CRED_STS_0 0xD60BB0
734 #define mmNIC2_QM0_ARB_MST_CRED_STS_1 0xD60BB4
736 #define mmNIC2_QM0_ARB_MST_CRED_STS_2 0xD60BB8
738 #define mmNIC2_QM0_ARB_MST_CRED_STS_3 0xD60BBC
740 #define mmNIC2_QM0_ARB_MST_CRED_STS_4 0xD60BC0
742 #define mmNIC2_QM0_ARB_MST_CRED_STS_5 0xD60BC4
744 #define mmNIC2_QM0_ARB_MST_CRED_STS_6 0xD60BC8
746 #define mmNIC2_QM0_ARB_MST_CRED_STS_7 0xD60BCC
748 #define mmNIC2_QM0_ARB_MST_CRED_STS_8 0xD60BD0
750 #define mmNIC2_QM0_ARB_MST_CRED_STS_9 0xD60BD4
752 #define mmNIC2_QM0_ARB_MST_CRED_STS_10 0xD60BD8
754 #define mmNIC2_QM0_ARB_MST_CRED_STS_11 0xD60BDC
756 #define mmNIC2_QM0_ARB_MST_CRED_STS_12 0xD60BE0
758 #define mmNIC2_QM0_ARB_MST_CRED_STS_13 0xD60BE4
760 #define mmNIC2_QM0_ARB_MST_CRED_STS_14 0xD60BE8
762 #define mmNIC2_QM0_ARB_MST_CRED_STS_15 0xD60BEC
764 #define mmNIC2_QM0_ARB_MST_CRED_STS_16 0xD60BF0
766 #define mmNIC2_QM0_ARB_MST_CRED_STS_17 0xD60BF4
768 #define mmNIC2_QM0_ARB_MST_CRED_STS_18 0xD60BF8
770 #define mmNIC2_QM0_ARB_MST_CRED_STS_19 0xD60BFC
772 #define mmNIC2_QM0_ARB_MST_CRED_STS_20 0xD60C00
774 #define mmNIC2_QM0_ARB_MST_CRED_STS_21 0xD60C04
776 #define mmNIC2_QM0_ARB_MST_CRED_STS_22 0xD60C08
778 #define mmNIC2_QM0_ARB_MST_CRED_STS_23 0xD60C0C
780 #define mmNIC2_QM0_ARB_MST_CRED_STS_24 0xD60C10
782 #define mmNIC2_QM0_ARB_MST_CRED_STS_25 0xD60C14
784 #define mmNIC2_QM0_ARB_MST_CRED_STS_26 0xD60C18
786 #define mmNIC2_QM0_ARB_MST_CRED_STS_27 0xD60C1C
788 #define mmNIC2_QM0_ARB_MST_CRED_STS_28 0xD60C20
790 #define mmNIC2_QM0_ARB_MST_CRED_STS_29 0xD60C24
792 #define mmNIC2_QM0_ARB_MST_CRED_STS_30 0xD60C28
794 #define mmNIC2_QM0_ARB_MST_CRED_STS_31 0xD60C2C
796 #define mmNIC2_QM0_CGM_CFG 0xD60C70
798 #define mmNIC2_QM0_CGM_STS 0xD60C74
800 #define mmNIC2_QM0_CGM_CFG1 0xD60C78
802 #define mmNIC2_QM0_LOCAL_RANGE_BASE 0xD60C80
804 #define mmNIC2_QM0_LOCAL_RANGE_SIZE 0xD60C84
806 #define mmNIC2_QM0_CSMR_STRICT_PRIO_CFG 0xD60C90
808 #define mmNIC2_QM0_HBW_RD_RATE_LIM_CFG_1 0xD60C94
810 #define mmNIC2_QM0_LBW_WR_RATE_LIM_CFG_0 0xD60C98
812 #define mmNIC2_QM0_LBW_WR_RATE_LIM_CFG_1 0xD60C9C
814 #define mmNIC2_QM0_HBW_RD_RATE_LIM_CFG_0 0xD60CA0
816 #define mmNIC2_QM0_GLBL_AXCACHE 0xD60CA4
818 #define mmNIC2_QM0_IND_GW_APB_CFG 0xD60CB0
820 #define mmNIC2_QM0_IND_GW_APB_WDATA 0xD60CB4
822 #define mmNIC2_QM0_IND_GW_APB_RDATA 0xD60CB8
824 #define mmNIC2_QM0_IND_GW_APB_STATUS 0xD60CBC
826 #define mmNIC2_QM0_GLBL_ERR_ADDR_LO 0xD60CD0
828 #define mmNIC2_QM0_GLBL_ERR_ADDR_HI 0xD60CD4
830 #define mmNIC2_QM0_GLBL_ERR_WDATA 0xD60CD8
832 #define mmNIC2_QM0_GLBL_MEM_INIT_BUSY 0xD60D00
834 #endif /* ASIC_REG_NIC2_QM0_REGS_H_ */