1 /* SPDX-License-Identifier: GPL-2.0
3 * Copyright 2016-2018 HabanaLabs, Ltd.
8 /************************************
9 ** This is an auto-generated file **
10 ** DO NOT EDIT BELOW **
11 ************************************/
13 #ifndef ASIC_REG_TPC5_CFG_REGS_H_
14 #define ASIC_REG_TPC5_CFG_REGS_H_
17 *****************************************
18 * TPC5_CFG (Prototype: TPC)
19 *****************************************
22 #define mmTPC5_CFG_KERNEL_TENSOR_0_BASE_ADDR_LOW 0xF46400
24 #define mmTPC5_CFG_KERNEL_TENSOR_0_BASE_ADDR_HIGH 0xF46404
26 #define mmTPC5_CFG_KERNEL_TENSOR_0_PADDING_VALUE 0xF46408
28 #define mmTPC5_CFG_KERNEL_TENSOR_0_TENSOR_CONFIG 0xF4640C
30 #define mmTPC5_CFG_KERNEL_TENSOR_0_DIM_0_SIZE 0xF46410
32 #define mmTPC5_CFG_KERNEL_TENSOR_0_DIM_0_STRIDE 0xF46414
34 #define mmTPC5_CFG_KERNEL_TENSOR_0_DIM_1_SIZE 0xF46418
36 #define mmTPC5_CFG_KERNEL_TENSOR_0_DIM_1_STRIDE 0xF4641C
38 #define mmTPC5_CFG_KERNEL_TENSOR_0_DIM_2_SIZE 0xF46420
40 #define mmTPC5_CFG_KERNEL_TENSOR_0_DIM_2_STRIDE 0xF46424
42 #define mmTPC5_CFG_KERNEL_TENSOR_0_DIM_3_SIZE 0xF46428
44 #define mmTPC5_CFG_KERNEL_TENSOR_0_DIM_3_STRIDE 0xF4642C
46 #define mmTPC5_CFG_KERNEL_TENSOR_0_DIM_4_SIZE 0xF46430
48 #define mmTPC5_CFG_KERNEL_TENSOR_0_DIM_4_STRIDE 0xF46434
50 #define mmTPC5_CFG_KERNEL_TENSOR_1_BASE_ADDR_LOW 0xF46438
52 #define mmTPC5_CFG_KERNEL_TENSOR_1_BASE_ADDR_HIGH 0xF4643C
54 #define mmTPC5_CFG_KERNEL_TENSOR_1_PADDING_VALUE 0xF46440
56 #define mmTPC5_CFG_KERNEL_TENSOR_1_TENSOR_CONFIG 0xF46444
58 #define mmTPC5_CFG_KERNEL_TENSOR_1_DIM_0_SIZE 0xF46448
60 #define mmTPC5_CFG_KERNEL_TENSOR_1_DIM_0_STRIDE 0xF4644C
62 #define mmTPC5_CFG_KERNEL_TENSOR_1_DIM_1_SIZE 0xF46450
64 #define mmTPC5_CFG_KERNEL_TENSOR_1_DIM_1_STRIDE 0xF46454
66 #define mmTPC5_CFG_KERNEL_TENSOR_1_DIM_2_SIZE 0xF46458
68 #define mmTPC5_CFG_KERNEL_TENSOR_1_DIM_2_STRIDE 0xF4645C
70 #define mmTPC5_CFG_KERNEL_TENSOR_1_DIM_3_SIZE 0xF46460
72 #define mmTPC5_CFG_KERNEL_TENSOR_1_DIM_3_STRIDE 0xF46464
74 #define mmTPC5_CFG_KERNEL_TENSOR_1_DIM_4_SIZE 0xF46468
76 #define mmTPC5_CFG_KERNEL_TENSOR_1_DIM_4_STRIDE 0xF4646C
78 #define mmTPC5_CFG_KERNEL_TENSOR_2_BASE_ADDR_LOW 0xF46470
80 #define mmTPC5_CFG_KERNEL_TENSOR_2_BASE_ADDR_HIGH 0xF46474
82 #define mmTPC5_CFG_KERNEL_TENSOR_2_PADDING_VALUE 0xF46478
84 #define mmTPC5_CFG_KERNEL_TENSOR_2_TENSOR_CONFIG 0xF4647C
86 #define mmTPC5_CFG_KERNEL_TENSOR_2_DIM_0_SIZE 0xF46480
88 #define mmTPC5_CFG_KERNEL_TENSOR_2_DIM_0_STRIDE 0xF46484
90 #define mmTPC5_CFG_KERNEL_TENSOR_2_DIM_1_SIZE 0xF46488
92 #define mmTPC5_CFG_KERNEL_TENSOR_2_DIM_1_STRIDE 0xF4648C
94 #define mmTPC5_CFG_KERNEL_TENSOR_2_DIM_2_SIZE 0xF46490
96 #define mmTPC5_CFG_KERNEL_TENSOR_2_DIM_2_STRIDE 0xF46494
98 #define mmTPC5_CFG_KERNEL_TENSOR_2_DIM_3_SIZE 0xF46498
100 #define mmTPC5_CFG_KERNEL_TENSOR_2_DIM_3_STRIDE 0xF4649C
102 #define mmTPC5_CFG_KERNEL_TENSOR_2_DIM_4_SIZE 0xF464A0
104 #define mmTPC5_CFG_KERNEL_TENSOR_2_DIM_4_STRIDE 0xF464A4
106 #define mmTPC5_CFG_KERNEL_TENSOR_3_BASE_ADDR_LOW 0xF464A8
108 #define mmTPC5_CFG_KERNEL_TENSOR_3_BASE_ADDR_HIGH 0xF464AC
110 #define mmTPC5_CFG_KERNEL_TENSOR_3_PADDING_VALUE 0xF464B0
112 #define mmTPC5_CFG_KERNEL_TENSOR_3_TENSOR_CONFIG 0xF464B4
114 #define mmTPC5_CFG_KERNEL_TENSOR_3_DIM_0_SIZE 0xF464B8
116 #define mmTPC5_CFG_KERNEL_TENSOR_3_DIM_0_STRIDE 0xF464BC
118 #define mmTPC5_CFG_KERNEL_TENSOR_3_DIM_1_SIZE 0xF464C0
120 #define mmTPC5_CFG_KERNEL_TENSOR_3_DIM_1_STRIDE 0xF464C4
122 #define mmTPC5_CFG_KERNEL_TENSOR_3_DIM_2_SIZE 0xF464C8
124 #define mmTPC5_CFG_KERNEL_TENSOR_3_DIM_2_STRIDE 0xF464CC
126 #define mmTPC5_CFG_KERNEL_TENSOR_3_DIM_3_SIZE 0xF464D0
128 #define mmTPC5_CFG_KERNEL_TENSOR_3_DIM_3_STRIDE 0xF464D4
130 #define mmTPC5_CFG_KERNEL_TENSOR_3_DIM_4_SIZE 0xF464D8
132 #define mmTPC5_CFG_KERNEL_TENSOR_3_DIM_4_STRIDE 0xF464DC
134 #define mmTPC5_CFG_KERNEL_TENSOR_4_BASE_ADDR_LOW 0xF464E0
136 #define mmTPC5_CFG_KERNEL_TENSOR_4_BASE_ADDR_HIGH 0xF464E4
138 #define mmTPC5_CFG_KERNEL_TENSOR_4_PADDING_VALUE 0xF464E8
140 #define mmTPC5_CFG_KERNEL_TENSOR_4_TENSOR_CONFIG 0xF464EC
142 #define mmTPC5_CFG_KERNEL_TENSOR_4_DIM_0_SIZE 0xF464F0
144 #define mmTPC5_CFG_KERNEL_TENSOR_4_DIM_0_STRIDE 0xF464F4
146 #define mmTPC5_CFG_KERNEL_TENSOR_4_DIM_1_SIZE 0xF464F8
148 #define mmTPC5_CFG_KERNEL_TENSOR_4_DIM_1_STRIDE 0xF464FC
150 #define mmTPC5_CFG_KERNEL_TENSOR_4_DIM_2_SIZE 0xF46500
152 #define mmTPC5_CFG_KERNEL_TENSOR_4_DIM_2_STRIDE 0xF46504
154 #define mmTPC5_CFG_KERNEL_TENSOR_4_DIM_3_SIZE 0xF46508
156 #define mmTPC5_CFG_KERNEL_TENSOR_4_DIM_3_STRIDE 0xF4650C
158 #define mmTPC5_CFG_KERNEL_TENSOR_4_DIM_4_SIZE 0xF46510
160 #define mmTPC5_CFG_KERNEL_TENSOR_4_DIM_4_STRIDE 0xF46514
162 #define mmTPC5_CFG_KERNEL_TENSOR_5_BASE_ADDR_LOW 0xF46518
164 #define mmTPC5_CFG_KERNEL_TENSOR_5_BASE_ADDR_HIGH 0xF4651C
166 #define mmTPC5_CFG_KERNEL_TENSOR_5_PADDING_VALUE 0xF46520
168 #define mmTPC5_CFG_KERNEL_TENSOR_5_TENSOR_CONFIG 0xF46524
170 #define mmTPC5_CFG_KERNEL_TENSOR_5_DIM_0_SIZE 0xF46528
172 #define mmTPC5_CFG_KERNEL_TENSOR_5_DIM_0_STRIDE 0xF4652C
174 #define mmTPC5_CFG_KERNEL_TENSOR_5_DIM_1_SIZE 0xF46530
176 #define mmTPC5_CFG_KERNEL_TENSOR_5_DIM_1_STRIDE 0xF46534
178 #define mmTPC5_CFG_KERNEL_TENSOR_5_DIM_2_SIZE 0xF46538
180 #define mmTPC5_CFG_KERNEL_TENSOR_5_DIM_2_STRIDE 0xF4653C
182 #define mmTPC5_CFG_KERNEL_TENSOR_5_DIM_3_SIZE 0xF46540
184 #define mmTPC5_CFG_KERNEL_TENSOR_5_DIM_3_STRIDE 0xF46544
186 #define mmTPC5_CFG_KERNEL_TENSOR_5_DIM_4_SIZE 0xF46548
188 #define mmTPC5_CFG_KERNEL_TENSOR_5_DIM_4_STRIDE 0xF4654C
190 #define mmTPC5_CFG_KERNEL_TENSOR_6_BASE_ADDR_LOW 0xF46550
192 #define mmTPC5_CFG_KERNEL_TENSOR_6_BASE_ADDR_HIGH 0xF46554
194 #define mmTPC5_CFG_KERNEL_TENSOR_6_PADDING_VALUE 0xF46558
196 #define mmTPC5_CFG_KERNEL_TENSOR_6_TENSOR_CONFIG 0xF4655C
198 #define mmTPC5_CFG_KERNEL_TENSOR_6_DIM_0_SIZE 0xF46560
200 #define mmTPC5_CFG_KERNEL_TENSOR_6_DIM_0_STRIDE 0xF46564
202 #define mmTPC5_CFG_KERNEL_TENSOR_6_DIM_1_SIZE 0xF46568
204 #define mmTPC5_CFG_KERNEL_TENSOR_6_DIM_1_STRIDE 0xF4656C
206 #define mmTPC5_CFG_KERNEL_TENSOR_6_DIM_2_SIZE 0xF46570
208 #define mmTPC5_CFG_KERNEL_TENSOR_6_DIM_2_STRIDE 0xF46574
210 #define mmTPC5_CFG_KERNEL_TENSOR_6_DIM_3_SIZE 0xF46578
212 #define mmTPC5_CFG_KERNEL_TENSOR_6_DIM_3_STRIDE 0xF4657C
214 #define mmTPC5_CFG_KERNEL_TENSOR_6_DIM_4_SIZE 0xF46580
216 #define mmTPC5_CFG_KERNEL_TENSOR_6_DIM_4_STRIDE 0xF46584
218 #define mmTPC5_CFG_KERNEL_TENSOR_7_BASE_ADDR_LOW 0xF46588
220 #define mmTPC5_CFG_KERNEL_TENSOR_7_BASE_ADDR_HIGH 0xF4658C
222 #define mmTPC5_CFG_KERNEL_TENSOR_7_PADDING_VALUE 0xF46590
224 #define mmTPC5_CFG_KERNEL_TENSOR_7_TENSOR_CONFIG 0xF46594
226 #define mmTPC5_CFG_KERNEL_TENSOR_7_DIM_0_SIZE 0xF46598
228 #define mmTPC5_CFG_KERNEL_TENSOR_7_DIM_0_STRIDE 0xF4659C
230 #define mmTPC5_CFG_KERNEL_TENSOR_7_DIM_1_SIZE 0xF465A0
232 #define mmTPC5_CFG_KERNEL_TENSOR_7_DIM_1_STRIDE 0xF465A4
234 #define mmTPC5_CFG_KERNEL_TENSOR_7_DIM_2_SIZE 0xF465A8
236 #define mmTPC5_CFG_KERNEL_TENSOR_7_DIM_2_STRIDE 0xF465AC
238 #define mmTPC5_CFG_KERNEL_TENSOR_7_DIM_3_SIZE 0xF465B0
240 #define mmTPC5_CFG_KERNEL_TENSOR_7_DIM_3_STRIDE 0xF465B4
242 #define mmTPC5_CFG_KERNEL_TENSOR_7_DIM_4_SIZE 0xF465B8
244 #define mmTPC5_CFG_KERNEL_TENSOR_7_DIM_4_STRIDE 0xF465BC
246 #define mmTPC5_CFG_KERNEL_TENSOR_8_BASE_ADDR_LOW 0xF465C0
248 #define mmTPC5_CFG_KERNEL_TENSOR_8_BASE_ADDR_HIGH 0xF465C4
250 #define mmTPC5_CFG_KERNEL_TENSOR_8_PADDING_VALUE 0xF465C8
252 #define mmTPC5_CFG_KERNEL_TENSOR_8_TENSOR_CONFIG 0xF465CC
254 #define mmTPC5_CFG_KERNEL_TENSOR_8_DIM_0_SIZE 0xF465D0
256 #define mmTPC5_CFG_KERNEL_TENSOR_8_DIM_0_STRIDE 0xF465D4
258 #define mmTPC5_CFG_KERNEL_TENSOR_8_DIM_1_SIZE 0xF465D8
260 #define mmTPC5_CFG_KERNEL_TENSOR_8_DIM_1_STRIDE 0xF465DC
262 #define mmTPC5_CFG_KERNEL_TENSOR_8_DIM_2_SIZE 0xF465E0
264 #define mmTPC5_CFG_KERNEL_TENSOR_8_DIM_2_STRIDE 0xF465E4
266 #define mmTPC5_CFG_KERNEL_TENSOR_8_DIM_3_SIZE 0xF465E8
268 #define mmTPC5_CFG_KERNEL_TENSOR_8_DIM_3_STRIDE 0xF465EC
270 #define mmTPC5_CFG_KERNEL_TENSOR_8_DIM_4_SIZE 0xF465F0
272 #define mmTPC5_CFG_KERNEL_TENSOR_8_DIM_4_STRIDE 0xF465F4
274 #define mmTPC5_CFG_KERNEL_TENSOR_9_BASE_ADDR_LOW 0xF465F8
276 #define mmTPC5_CFG_KERNEL_TENSOR_9_BASE_ADDR_HIGH 0xF465FC
278 #define mmTPC5_CFG_KERNEL_TENSOR_9_PADDING_VALUE 0xF46600
280 #define mmTPC5_CFG_KERNEL_TENSOR_9_TENSOR_CONFIG 0xF46604
282 #define mmTPC5_CFG_KERNEL_TENSOR_9_DIM_0_SIZE 0xF46608
284 #define mmTPC5_CFG_KERNEL_TENSOR_9_DIM_0_STRIDE 0xF4660C
286 #define mmTPC5_CFG_KERNEL_TENSOR_9_DIM_1_SIZE 0xF46610
288 #define mmTPC5_CFG_KERNEL_TENSOR_9_DIM_1_STRIDE 0xF46614
290 #define mmTPC5_CFG_KERNEL_TENSOR_9_DIM_2_SIZE 0xF46618
292 #define mmTPC5_CFG_KERNEL_TENSOR_9_DIM_2_STRIDE 0xF4661C
294 #define mmTPC5_CFG_KERNEL_TENSOR_9_DIM_3_SIZE 0xF46620
296 #define mmTPC5_CFG_KERNEL_TENSOR_9_DIM_3_STRIDE 0xF46624
298 #define mmTPC5_CFG_KERNEL_TENSOR_9_DIM_4_SIZE 0xF46628
300 #define mmTPC5_CFG_KERNEL_TENSOR_9_DIM_4_STRIDE 0xF4662C
302 #define mmTPC5_CFG_KERNEL_TENSOR_10_BASE_ADDR_LOW 0xF46630
304 #define mmTPC5_CFG_KERNEL_TENSOR_10_BASE_ADDR_HIGH 0xF46634
306 #define mmTPC5_CFG_KERNEL_TENSOR_10_PADDING_VALUE 0xF46638
308 #define mmTPC5_CFG_KERNEL_TENSOR_10_TENSOR_CONFIG 0xF4663C
310 #define mmTPC5_CFG_KERNEL_TENSOR_10_DIM_0_SIZE 0xF46640
312 #define mmTPC5_CFG_KERNEL_TENSOR_10_DIM_0_STRIDE 0xF46644
314 #define mmTPC5_CFG_KERNEL_TENSOR_10_DIM_1_SIZE 0xF46648
316 #define mmTPC5_CFG_KERNEL_TENSOR_10_DIM_1_STRIDE 0xF4664C
318 #define mmTPC5_CFG_KERNEL_TENSOR_10_DIM_2_SIZE 0xF46650
320 #define mmTPC5_CFG_KERNEL_TENSOR_10_DIM_2_STRIDE 0xF46654
322 #define mmTPC5_CFG_KERNEL_TENSOR_10_DIM_3_SIZE 0xF46658
324 #define mmTPC5_CFG_KERNEL_TENSOR_10_DIM_3_STRIDE 0xF4665C
326 #define mmTPC5_CFG_KERNEL_TENSOR_10_DIM_4_SIZE 0xF46660
328 #define mmTPC5_CFG_KERNEL_TENSOR_10_DIM_4_STRIDE 0xF46664
330 #define mmTPC5_CFG_KERNEL_TENSOR_11_BASE_ADDR_LOW 0xF46668
332 #define mmTPC5_CFG_KERNEL_TENSOR_11_BASE_ADDR_HIGH 0xF4666C
334 #define mmTPC5_CFG_KERNEL_TENSOR_11_PADDING_VALUE 0xF46670
336 #define mmTPC5_CFG_KERNEL_TENSOR_11_TENSOR_CONFIG 0xF46674
338 #define mmTPC5_CFG_KERNEL_TENSOR_11_DIM_0_SIZE 0xF46678
340 #define mmTPC5_CFG_KERNEL_TENSOR_11_DIM_0_STRIDE 0xF4667C
342 #define mmTPC5_CFG_KERNEL_TENSOR_11_DIM_1_SIZE 0xF46680
344 #define mmTPC5_CFG_KERNEL_TENSOR_11_DIM_1_STRIDE 0xF46684
346 #define mmTPC5_CFG_KERNEL_TENSOR_11_DIM_2_SIZE 0xF46688
348 #define mmTPC5_CFG_KERNEL_TENSOR_11_DIM_2_STRIDE 0xF4668C
350 #define mmTPC5_CFG_KERNEL_TENSOR_11_DIM_3_SIZE 0xF46690
352 #define mmTPC5_CFG_KERNEL_TENSOR_11_DIM_3_STRIDE 0xF46694
354 #define mmTPC5_CFG_KERNEL_TENSOR_11_DIM_4_SIZE 0xF46698
356 #define mmTPC5_CFG_KERNEL_TENSOR_11_DIM_4_STRIDE 0xF4669C
358 #define mmTPC5_CFG_KERNEL_TENSOR_12_BASE_ADDR_LOW 0xF466A0
360 #define mmTPC5_CFG_KERNEL_TENSOR_12_BASE_ADDR_HIGH 0xF466A4
362 #define mmTPC5_CFG_KERNEL_TENSOR_12_PADDING_VALUE 0xF466A8
364 #define mmTPC5_CFG_KERNEL_TENSOR_12_TENSOR_CONFIG 0xF466AC
366 #define mmTPC5_CFG_KERNEL_TENSOR_12_DIM_0_SIZE 0xF466B0
368 #define mmTPC5_CFG_KERNEL_TENSOR_12_DIM_0_STRIDE 0xF466B4
370 #define mmTPC5_CFG_KERNEL_TENSOR_12_DIM_1_SIZE 0xF466B8
372 #define mmTPC5_CFG_KERNEL_TENSOR_12_DIM_1_STRIDE 0xF466BC
374 #define mmTPC5_CFG_KERNEL_TENSOR_12_DIM_2_SIZE 0xF466C0
376 #define mmTPC5_CFG_KERNEL_TENSOR_12_DIM_2_STRIDE 0xF466C4
378 #define mmTPC5_CFG_KERNEL_TENSOR_12_DIM_3_SIZE 0xF466C8
380 #define mmTPC5_CFG_KERNEL_TENSOR_12_DIM_3_STRIDE 0xF466CC
382 #define mmTPC5_CFG_KERNEL_TENSOR_12_DIM_4_SIZE 0xF466D0
384 #define mmTPC5_CFG_KERNEL_TENSOR_12_DIM_4_STRIDE 0xF466D4
386 #define mmTPC5_CFG_KERNEL_TENSOR_13_BASE_ADDR_LOW 0xF466D8
388 #define mmTPC5_CFG_KERNEL_TENSOR_13_BASE_ADDR_HIGH 0xF466DC
390 #define mmTPC5_CFG_KERNEL_TENSOR_13_PADDING_VALUE 0xF466E0
392 #define mmTPC5_CFG_KERNEL_TENSOR_13_TENSOR_CONFIG 0xF466E4
394 #define mmTPC5_CFG_KERNEL_TENSOR_13_DIM_0_SIZE 0xF466E8
396 #define mmTPC5_CFG_KERNEL_TENSOR_13_DIM_0_STRIDE 0xF466EC
398 #define mmTPC5_CFG_KERNEL_TENSOR_13_DIM_1_SIZE 0xF466F0
400 #define mmTPC5_CFG_KERNEL_TENSOR_13_DIM_1_STRIDE 0xF466F4
402 #define mmTPC5_CFG_KERNEL_TENSOR_13_DIM_2_SIZE 0xF466F8
404 #define mmTPC5_CFG_KERNEL_TENSOR_13_DIM_2_STRIDE 0xF466FC
406 #define mmTPC5_CFG_KERNEL_TENSOR_13_DIM_3_SIZE 0xF46700
408 #define mmTPC5_CFG_KERNEL_TENSOR_13_DIM_3_STRIDE 0xF46704
410 #define mmTPC5_CFG_KERNEL_TENSOR_13_DIM_4_SIZE 0xF46708
412 #define mmTPC5_CFG_KERNEL_TENSOR_13_DIM_4_STRIDE 0xF4670C
414 #define mmTPC5_CFG_KERNEL_TENSOR_14_BASE_ADDR_LOW 0xF46710
416 #define mmTPC5_CFG_KERNEL_TENSOR_14_BASE_ADDR_HIGH 0xF46714
418 #define mmTPC5_CFG_KERNEL_TENSOR_14_PADDING_VALUE 0xF46718
420 #define mmTPC5_CFG_KERNEL_TENSOR_14_TENSOR_CONFIG 0xF4671C
422 #define mmTPC5_CFG_KERNEL_TENSOR_14_DIM_0_SIZE 0xF46720
424 #define mmTPC5_CFG_KERNEL_TENSOR_14_DIM_0_STRIDE 0xF46724
426 #define mmTPC5_CFG_KERNEL_TENSOR_14_DIM_1_SIZE 0xF46728
428 #define mmTPC5_CFG_KERNEL_TENSOR_14_DIM_1_STRIDE 0xF4672C
430 #define mmTPC5_CFG_KERNEL_TENSOR_14_DIM_2_SIZE 0xF46730
432 #define mmTPC5_CFG_KERNEL_TENSOR_14_DIM_2_STRIDE 0xF46734
434 #define mmTPC5_CFG_KERNEL_TENSOR_14_DIM_3_SIZE 0xF46738
436 #define mmTPC5_CFG_KERNEL_TENSOR_14_DIM_3_STRIDE 0xF4673C
438 #define mmTPC5_CFG_KERNEL_TENSOR_14_DIM_4_SIZE 0xF46740
440 #define mmTPC5_CFG_KERNEL_TENSOR_14_DIM_4_STRIDE 0xF46744
442 #define mmTPC5_CFG_KERNEL_TENSOR_15_BASE_ADDR_LOW 0xF46748
444 #define mmTPC5_CFG_KERNEL_TENSOR_15_BASE_ADDR_HIGH 0xF4674C
446 #define mmTPC5_CFG_KERNEL_TENSOR_15_PADDING_VALUE 0xF46750
448 #define mmTPC5_CFG_KERNEL_TENSOR_15_TENSOR_CONFIG 0xF46754
450 #define mmTPC5_CFG_KERNEL_TENSOR_15_DIM_0_SIZE 0xF46758
452 #define mmTPC5_CFG_KERNEL_TENSOR_15_DIM_0_STRIDE 0xF4675C
454 #define mmTPC5_CFG_KERNEL_TENSOR_15_DIM_1_SIZE 0xF46760
456 #define mmTPC5_CFG_KERNEL_TENSOR_15_DIM_1_STRIDE 0xF46764
458 #define mmTPC5_CFG_KERNEL_TENSOR_15_DIM_2_SIZE 0xF46768
460 #define mmTPC5_CFG_KERNEL_TENSOR_15_DIM_2_STRIDE 0xF4676C
462 #define mmTPC5_CFG_KERNEL_TENSOR_15_DIM_3_SIZE 0xF46770
464 #define mmTPC5_CFG_KERNEL_TENSOR_15_DIM_3_STRIDE 0xF46774
466 #define mmTPC5_CFG_KERNEL_TENSOR_15_DIM_4_SIZE 0xF46778
468 #define mmTPC5_CFG_KERNEL_TENSOR_15_DIM_4_STRIDE 0xF4677C
470 #define mmTPC5_CFG_KERNEL_SYNC_OBJECT_MESSAGE 0xF46780
472 #define mmTPC5_CFG_KERNEL_SYNC_OBJECT_ADDR 0xF46784
474 #define mmTPC5_CFG_KERNEL_KERNEL_BASE_ADDRESS_LOW 0xF46788
476 #define mmTPC5_CFG_KERNEL_KERNEL_BASE_ADDRESS_HIGH 0xF4678C
478 #define mmTPC5_CFG_KERNEL_TID_BASE_DIM_0 0xF46790
480 #define mmTPC5_CFG_KERNEL_TID_SIZE_DIM_0 0xF46794
482 #define mmTPC5_CFG_KERNEL_TID_BASE_DIM_1 0xF46798
484 #define mmTPC5_CFG_KERNEL_TID_SIZE_DIM_1 0xF4679C
486 #define mmTPC5_CFG_KERNEL_TID_BASE_DIM_2 0xF467A0
488 #define mmTPC5_CFG_KERNEL_TID_SIZE_DIM_2 0xF467A4
490 #define mmTPC5_CFG_KERNEL_TID_BASE_DIM_3 0xF467A8
492 #define mmTPC5_CFG_KERNEL_TID_SIZE_DIM_3 0xF467AC
494 #define mmTPC5_CFG_KERNEL_TID_BASE_DIM_4 0xF467B0
496 #define mmTPC5_CFG_KERNEL_TID_SIZE_DIM_4 0xF467B4
498 #define mmTPC5_CFG_KERNEL_KERNEL_CONFIG 0xF467B8
500 #define mmTPC5_CFG_KERNEL_KERNEL_ID 0xF467BC
502 #define mmTPC5_CFG_KERNEL_SRF_0 0xF467C0
504 #define mmTPC5_CFG_KERNEL_SRF_1 0xF467C4
506 #define mmTPC5_CFG_KERNEL_SRF_2 0xF467C8
508 #define mmTPC5_CFG_KERNEL_SRF_3 0xF467CC
510 #define mmTPC5_CFG_KERNEL_SRF_4 0xF467D0
512 #define mmTPC5_CFG_KERNEL_SRF_5 0xF467D4
514 #define mmTPC5_CFG_KERNEL_SRF_6 0xF467D8
516 #define mmTPC5_CFG_KERNEL_SRF_7 0xF467DC
518 #define mmTPC5_CFG_KERNEL_SRF_8 0xF467E0
520 #define mmTPC5_CFG_KERNEL_SRF_9 0xF467E4
522 #define mmTPC5_CFG_KERNEL_SRF_10 0xF467E8
524 #define mmTPC5_CFG_KERNEL_SRF_11 0xF467EC
526 #define mmTPC5_CFG_KERNEL_SRF_12 0xF467F0
528 #define mmTPC5_CFG_KERNEL_SRF_13 0xF467F4
530 #define mmTPC5_CFG_KERNEL_SRF_14 0xF467F8
532 #define mmTPC5_CFG_KERNEL_SRF_15 0xF467FC
534 #define mmTPC5_CFG_KERNEL_SRF_16 0xF46800
536 #define mmTPC5_CFG_KERNEL_SRF_17 0xF46804
538 #define mmTPC5_CFG_KERNEL_SRF_18 0xF46808
540 #define mmTPC5_CFG_KERNEL_SRF_19 0xF4680C
542 #define mmTPC5_CFG_KERNEL_SRF_20 0xF46810
544 #define mmTPC5_CFG_KERNEL_SRF_21 0xF46814
546 #define mmTPC5_CFG_KERNEL_SRF_22 0xF46818
548 #define mmTPC5_CFG_KERNEL_SRF_23 0xF4681C
550 #define mmTPC5_CFG_KERNEL_SRF_24 0xF46820
552 #define mmTPC5_CFG_KERNEL_SRF_25 0xF46824
554 #define mmTPC5_CFG_KERNEL_SRF_26 0xF46828
556 #define mmTPC5_CFG_KERNEL_SRF_27 0xF4682C
558 #define mmTPC5_CFG_KERNEL_SRF_28 0xF46830
560 #define mmTPC5_CFG_KERNEL_SRF_29 0xF46834
562 #define mmTPC5_CFG_KERNEL_SRF_30 0xF46838
564 #define mmTPC5_CFG_KERNEL_SRF_31 0xF4683C
566 #define mmTPC5_CFG_ROUND_CSR 0xF468FC
568 #define mmTPC5_CFG_PROT 0xF46900
570 #define mmTPC5_CFG_SEMAPHORE 0xF46908
572 #define mmTPC5_CFG_VFLAGS 0xF4690C
574 #define mmTPC5_CFG_SFLAGS 0xF46910
576 #define mmTPC5_CFG_LFSR_POLYNOM 0xF46918
578 #define mmTPC5_CFG_STATUS 0xF4691C
580 #define mmTPC5_CFG_CFG_BASE_ADDRESS_HIGH 0xF46920
582 #define mmTPC5_CFG_CFG_SUBTRACT_VALUE 0xF46924
584 #define mmTPC5_CFG_SM_BASE_ADDRESS_HIGH 0xF4692C
586 #define mmTPC5_CFG_TPC_CMD 0xF46930
588 #define mmTPC5_CFG_TPC_EXECUTE 0xF46938
590 #define mmTPC5_CFG_TPC_STALL 0xF4693C
592 #define mmTPC5_CFG_ICACHE_BASE_ADDERESS_LOW 0xF46940
594 #define mmTPC5_CFG_ICACHE_BASE_ADDERESS_HIGH 0xF46944
596 #define mmTPC5_CFG_RD_RATE_LIMIT 0xF46948
598 #define mmTPC5_CFG_WR_RATE_LIMIT 0xF46950
600 #define mmTPC5_CFG_MSS_CONFIG 0xF46954
602 #define mmTPC5_CFG_TPC_INTR_CAUSE 0xF46958
604 #define mmTPC5_CFG_TPC_INTR_MASK 0xF4695C
606 #define mmTPC5_CFG_WQ_CREDITS 0xF46960
608 #define mmTPC5_CFG_ARUSER_LO 0xF46964
610 #define mmTPC5_CFG_ARUSER_HI 0xF46968
612 #define mmTPC5_CFG_AWUSER_LO 0xF4696C
614 #define mmTPC5_CFG_AWUSER_HI 0xF46970
616 #define mmTPC5_CFG_OPCODE_EXEC 0xF46974
618 #define mmTPC5_CFG_LUT_FUNC32_BASE_ADDR_LO 0xF46978
620 #define mmTPC5_CFG_LUT_FUNC32_BASE_ADDR_HI 0xF4697C
622 #define mmTPC5_CFG_LUT_FUNC64_BASE_ADDR_LO 0xF46980
624 #define mmTPC5_CFG_LUT_FUNC64_BASE_ADDR_HI 0xF46984
626 #define mmTPC5_CFG_LUT_FUNC128_BASE_ADDR_LO 0xF46988
628 #define mmTPC5_CFG_LUT_FUNC128_BASE_ADDR_HI 0xF4698C
630 #define mmTPC5_CFG_LUT_FUNC256_BASE_ADDR_LO 0xF46990
632 #define mmTPC5_CFG_LUT_FUNC256_BASE_ADDR_HI 0xF46994
634 #define mmTPC5_CFG_TSB_CFG_MAX_SIZE 0xF46998
636 #define mmTPC5_CFG_TSB_CFG 0xF4699C
638 #define mmTPC5_CFG_DBGMEM_ADD 0xF469A0
640 #define mmTPC5_CFG_DBGMEM_DATA_WR 0xF469A4
642 #define mmTPC5_CFG_DBGMEM_DATA_RD 0xF469A8
644 #define mmTPC5_CFG_DBGMEM_CTRL 0xF469AC
646 #define mmTPC5_CFG_DBGMEM_RC 0xF469B0
648 #define mmTPC5_CFG_TSB_INFLIGHT_CNTR 0xF469B4
650 #define mmTPC5_CFG_WQ_INFLIGHT_CNTR 0xF469B8
652 #define mmTPC5_CFG_WQ_LBW_TOTAL_CNTR 0xF469BC
654 #define mmTPC5_CFG_WQ_HBW_TOTAL_CNTR 0xF469C0
656 #define mmTPC5_CFG_IRQ_OCCOUPY_CNTR 0xF469C4
658 #define mmTPC5_CFG_FUNC_MBIST_CNTRL 0xF469D0
660 #define mmTPC5_CFG_FUNC_MBIST_PAT 0xF469D4
662 #define mmTPC5_CFG_FUNC_MBIST_MEM_0 0xF469D8
664 #define mmTPC5_CFG_FUNC_MBIST_MEM_1 0xF469DC
666 #define mmTPC5_CFG_FUNC_MBIST_MEM_2 0xF469E0
668 #define mmTPC5_CFG_FUNC_MBIST_MEM_3 0xF469E4
670 #define mmTPC5_CFG_FUNC_MBIST_MEM_4 0xF469E8
672 #define mmTPC5_CFG_FUNC_MBIST_MEM_5 0xF469EC
674 #define mmTPC5_CFG_FUNC_MBIST_MEM_6 0xF469F0
676 #define mmTPC5_CFG_FUNC_MBIST_MEM_7 0xF469F4
678 #define mmTPC5_CFG_FUNC_MBIST_MEM_8 0xF469F8
680 #define mmTPC5_CFG_FUNC_MBIST_MEM_9 0xF469FC
682 #define mmTPC5_CFG_QM_TENSOR_0_BASE_ADDR_LOW 0xF46A00
684 #define mmTPC5_CFG_QM_TENSOR_0_BASE_ADDR_HIGH 0xF46A04
686 #define mmTPC5_CFG_QM_TENSOR_0_PADDING_VALUE 0xF46A08
688 #define mmTPC5_CFG_QM_TENSOR_0_TENSOR_CONFIG 0xF46A0C
690 #define mmTPC5_CFG_QM_TENSOR_0_DIM_0_SIZE 0xF46A10
692 #define mmTPC5_CFG_QM_TENSOR_0_DIM_0_STRIDE 0xF46A14
694 #define mmTPC5_CFG_QM_TENSOR_0_DIM_1_SIZE 0xF46A18
696 #define mmTPC5_CFG_QM_TENSOR_0_DIM_1_STRIDE 0xF46A1C
698 #define mmTPC5_CFG_QM_TENSOR_0_DIM_2_SIZE 0xF46A20
700 #define mmTPC5_CFG_QM_TENSOR_0_DIM_2_STRIDE 0xF46A24
702 #define mmTPC5_CFG_QM_TENSOR_0_DIM_3_SIZE 0xF46A28
704 #define mmTPC5_CFG_QM_TENSOR_0_DIM_3_STRIDE 0xF46A2C
706 #define mmTPC5_CFG_QM_TENSOR_0_DIM_4_SIZE 0xF46A30
708 #define mmTPC5_CFG_QM_TENSOR_0_DIM_4_STRIDE 0xF46A34
710 #define mmTPC5_CFG_QM_TENSOR_1_BASE_ADDR_LOW 0xF46A38
712 #define mmTPC5_CFG_QM_TENSOR_1_BASE_ADDR_HIGH 0xF46A3C
714 #define mmTPC5_CFG_QM_TENSOR_1_PADDING_VALUE 0xF46A40
716 #define mmTPC5_CFG_QM_TENSOR_1_TENSOR_CONFIG 0xF46A44
718 #define mmTPC5_CFG_QM_TENSOR_1_DIM_0_SIZE 0xF46A48
720 #define mmTPC5_CFG_QM_TENSOR_1_DIM_0_STRIDE 0xF46A4C
722 #define mmTPC5_CFG_QM_TENSOR_1_DIM_1_SIZE 0xF46A50
724 #define mmTPC5_CFG_QM_TENSOR_1_DIM_1_STRIDE 0xF46A54
726 #define mmTPC5_CFG_QM_TENSOR_1_DIM_2_SIZE 0xF46A58
728 #define mmTPC5_CFG_QM_TENSOR_1_DIM_2_STRIDE 0xF46A5C
730 #define mmTPC5_CFG_QM_TENSOR_1_DIM_3_SIZE 0xF46A60
732 #define mmTPC5_CFG_QM_TENSOR_1_DIM_3_STRIDE 0xF46A64
734 #define mmTPC5_CFG_QM_TENSOR_1_DIM_4_SIZE 0xF46A68
736 #define mmTPC5_CFG_QM_TENSOR_1_DIM_4_STRIDE 0xF46A6C
738 #define mmTPC5_CFG_QM_TENSOR_2_BASE_ADDR_LOW 0xF46A70
740 #define mmTPC5_CFG_QM_TENSOR_2_BASE_ADDR_HIGH 0xF46A74
742 #define mmTPC5_CFG_QM_TENSOR_2_PADDING_VALUE 0xF46A78
744 #define mmTPC5_CFG_QM_TENSOR_2_TENSOR_CONFIG 0xF46A7C
746 #define mmTPC5_CFG_QM_TENSOR_2_DIM_0_SIZE 0xF46A80
748 #define mmTPC5_CFG_QM_TENSOR_2_DIM_0_STRIDE 0xF46A84
750 #define mmTPC5_CFG_QM_TENSOR_2_DIM_1_SIZE 0xF46A88
752 #define mmTPC5_CFG_QM_TENSOR_2_DIM_1_STRIDE 0xF46A8C
754 #define mmTPC5_CFG_QM_TENSOR_2_DIM_2_SIZE 0xF46A90
756 #define mmTPC5_CFG_QM_TENSOR_2_DIM_2_STRIDE 0xF46A94
758 #define mmTPC5_CFG_QM_TENSOR_2_DIM_3_SIZE 0xF46A98
760 #define mmTPC5_CFG_QM_TENSOR_2_DIM_3_STRIDE 0xF46A9C
762 #define mmTPC5_CFG_QM_TENSOR_2_DIM_4_SIZE 0xF46AA0
764 #define mmTPC5_CFG_QM_TENSOR_2_DIM_4_STRIDE 0xF46AA4
766 #define mmTPC5_CFG_QM_TENSOR_3_BASE_ADDR_LOW 0xF46AA8
768 #define mmTPC5_CFG_QM_TENSOR_3_BASE_ADDR_HIGH 0xF46AAC
770 #define mmTPC5_CFG_QM_TENSOR_3_PADDING_VALUE 0xF46AB0
772 #define mmTPC5_CFG_QM_TENSOR_3_TENSOR_CONFIG 0xF46AB4
774 #define mmTPC5_CFG_QM_TENSOR_3_DIM_0_SIZE 0xF46AB8
776 #define mmTPC5_CFG_QM_TENSOR_3_DIM_0_STRIDE 0xF46ABC
778 #define mmTPC5_CFG_QM_TENSOR_3_DIM_1_SIZE 0xF46AC0
780 #define mmTPC5_CFG_QM_TENSOR_3_DIM_1_STRIDE 0xF46AC4
782 #define mmTPC5_CFG_QM_TENSOR_3_DIM_2_SIZE 0xF46AC8
784 #define mmTPC5_CFG_QM_TENSOR_3_DIM_2_STRIDE 0xF46ACC
786 #define mmTPC5_CFG_QM_TENSOR_3_DIM_3_SIZE 0xF46AD0
788 #define mmTPC5_CFG_QM_TENSOR_3_DIM_3_STRIDE 0xF46AD4
790 #define mmTPC5_CFG_QM_TENSOR_3_DIM_4_SIZE 0xF46AD8
792 #define mmTPC5_CFG_QM_TENSOR_3_DIM_4_STRIDE 0xF46ADC
794 #define mmTPC5_CFG_QM_TENSOR_4_BASE_ADDR_LOW 0xF46AE0
796 #define mmTPC5_CFG_QM_TENSOR_4_BASE_ADDR_HIGH 0xF46AE4
798 #define mmTPC5_CFG_QM_TENSOR_4_PADDING_VALUE 0xF46AE8
800 #define mmTPC5_CFG_QM_TENSOR_4_TENSOR_CONFIG 0xF46AEC
802 #define mmTPC5_CFG_QM_TENSOR_4_DIM_0_SIZE 0xF46AF0
804 #define mmTPC5_CFG_QM_TENSOR_4_DIM_0_STRIDE 0xF46AF4
806 #define mmTPC5_CFG_QM_TENSOR_4_DIM_1_SIZE 0xF46AF8
808 #define mmTPC5_CFG_QM_TENSOR_4_DIM_1_STRIDE 0xF46AFC
810 #define mmTPC5_CFG_QM_TENSOR_4_DIM_2_SIZE 0xF46B00
812 #define mmTPC5_CFG_QM_TENSOR_4_DIM_2_STRIDE 0xF46B04
814 #define mmTPC5_CFG_QM_TENSOR_4_DIM_3_SIZE 0xF46B08
816 #define mmTPC5_CFG_QM_TENSOR_4_DIM_3_STRIDE 0xF46B0C
818 #define mmTPC5_CFG_QM_TENSOR_4_DIM_4_SIZE 0xF46B10
820 #define mmTPC5_CFG_QM_TENSOR_4_DIM_4_STRIDE 0xF46B14
822 #define mmTPC5_CFG_QM_TENSOR_5_BASE_ADDR_LOW 0xF46B18
824 #define mmTPC5_CFG_QM_TENSOR_5_BASE_ADDR_HIGH 0xF46B1C
826 #define mmTPC5_CFG_QM_TENSOR_5_PADDING_VALUE 0xF46B20
828 #define mmTPC5_CFG_QM_TENSOR_5_TENSOR_CONFIG 0xF46B24
830 #define mmTPC5_CFG_QM_TENSOR_5_DIM_0_SIZE 0xF46B28
832 #define mmTPC5_CFG_QM_TENSOR_5_DIM_0_STRIDE 0xF46B2C
834 #define mmTPC5_CFG_QM_TENSOR_5_DIM_1_SIZE 0xF46B30
836 #define mmTPC5_CFG_QM_TENSOR_5_DIM_1_STRIDE 0xF46B34
838 #define mmTPC5_CFG_QM_TENSOR_5_DIM_2_SIZE 0xF46B38
840 #define mmTPC5_CFG_QM_TENSOR_5_DIM_2_STRIDE 0xF46B3C
842 #define mmTPC5_CFG_QM_TENSOR_5_DIM_3_SIZE 0xF46B40
844 #define mmTPC5_CFG_QM_TENSOR_5_DIM_3_STRIDE 0xF46B44
846 #define mmTPC5_CFG_QM_TENSOR_5_DIM_4_SIZE 0xF46B48
848 #define mmTPC5_CFG_QM_TENSOR_5_DIM_4_STRIDE 0xF46B4C
850 #define mmTPC5_CFG_QM_TENSOR_6_BASE_ADDR_LOW 0xF46B50
852 #define mmTPC5_CFG_QM_TENSOR_6_BASE_ADDR_HIGH 0xF46B54
854 #define mmTPC5_CFG_QM_TENSOR_6_PADDING_VALUE 0xF46B58
856 #define mmTPC5_CFG_QM_TENSOR_6_TENSOR_CONFIG 0xF46B5C
858 #define mmTPC5_CFG_QM_TENSOR_6_DIM_0_SIZE 0xF46B60
860 #define mmTPC5_CFG_QM_TENSOR_6_DIM_0_STRIDE 0xF46B64
862 #define mmTPC5_CFG_QM_TENSOR_6_DIM_1_SIZE 0xF46B68
864 #define mmTPC5_CFG_QM_TENSOR_6_DIM_1_STRIDE 0xF46B6C
866 #define mmTPC5_CFG_QM_TENSOR_6_DIM_2_SIZE 0xF46B70
868 #define mmTPC5_CFG_QM_TENSOR_6_DIM_2_STRIDE 0xF46B74
870 #define mmTPC5_CFG_QM_TENSOR_6_DIM_3_SIZE 0xF46B78
872 #define mmTPC5_CFG_QM_TENSOR_6_DIM_3_STRIDE 0xF46B7C
874 #define mmTPC5_CFG_QM_TENSOR_6_DIM_4_SIZE 0xF46B80
876 #define mmTPC5_CFG_QM_TENSOR_6_DIM_4_STRIDE 0xF46B84
878 #define mmTPC5_CFG_QM_TENSOR_7_BASE_ADDR_LOW 0xF46B88
880 #define mmTPC5_CFG_QM_TENSOR_7_BASE_ADDR_HIGH 0xF46B8C
882 #define mmTPC5_CFG_QM_TENSOR_7_PADDING_VALUE 0xF46B90
884 #define mmTPC5_CFG_QM_TENSOR_7_TENSOR_CONFIG 0xF46B94
886 #define mmTPC5_CFG_QM_TENSOR_7_DIM_0_SIZE 0xF46B98
888 #define mmTPC5_CFG_QM_TENSOR_7_DIM_0_STRIDE 0xF46B9C
890 #define mmTPC5_CFG_QM_TENSOR_7_DIM_1_SIZE 0xF46BA0
892 #define mmTPC5_CFG_QM_TENSOR_7_DIM_1_STRIDE 0xF46BA4
894 #define mmTPC5_CFG_QM_TENSOR_7_DIM_2_SIZE 0xF46BA8
896 #define mmTPC5_CFG_QM_TENSOR_7_DIM_2_STRIDE 0xF46BAC
898 #define mmTPC5_CFG_QM_TENSOR_7_DIM_3_SIZE 0xF46BB0
900 #define mmTPC5_CFG_QM_TENSOR_7_DIM_3_STRIDE 0xF46BB4
902 #define mmTPC5_CFG_QM_TENSOR_7_DIM_4_SIZE 0xF46BB8
904 #define mmTPC5_CFG_QM_TENSOR_7_DIM_4_STRIDE 0xF46BBC
906 #define mmTPC5_CFG_QM_TENSOR_8_BASE_ADDR_LOW 0xF46BC0
908 #define mmTPC5_CFG_QM_TENSOR_8_BASE_ADDR_HIGH 0xF46BC4
910 #define mmTPC5_CFG_QM_TENSOR_8_PADDING_VALUE 0xF46BC8
912 #define mmTPC5_CFG_QM_TENSOR_8_TENSOR_CONFIG 0xF46BCC
914 #define mmTPC5_CFG_QM_TENSOR_8_DIM_0_SIZE 0xF46BD0
916 #define mmTPC5_CFG_QM_TENSOR_8_DIM_0_STRIDE 0xF46BD4
918 #define mmTPC5_CFG_QM_TENSOR_8_DIM_1_SIZE 0xF46BD8
920 #define mmTPC5_CFG_QM_TENSOR_8_DIM_1_STRIDE 0xF46BDC
922 #define mmTPC5_CFG_QM_TENSOR_8_DIM_2_SIZE 0xF46BE0
924 #define mmTPC5_CFG_QM_TENSOR_8_DIM_2_STRIDE 0xF46BE4
926 #define mmTPC5_CFG_QM_TENSOR_8_DIM_3_SIZE 0xF46BE8
928 #define mmTPC5_CFG_QM_TENSOR_8_DIM_3_STRIDE 0xF46BEC
930 #define mmTPC5_CFG_QM_TENSOR_8_DIM_4_SIZE 0xF46BF0
932 #define mmTPC5_CFG_QM_TENSOR_8_DIM_4_STRIDE 0xF46BF4
934 #define mmTPC5_CFG_QM_TENSOR_9_BASE_ADDR_LOW 0xF46BF8
936 #define mmTPC5_CFG_QM_TENSOR_9_BASE_ADDR_HIGH 0xF46BFC
938 #define mmTPC5_CFG_QM_TENSOR_9_PADDING_VALUE 0xF46C00
940 #define mmTPC5_CFG_QM_TENSOR_9_TENSOR_CONFIG 0xF46C04
942 #define mmTPC5_CFG_QM_TENSOR_9_DIM_0_SIZE 0xF46C08
944 #define mmTPC5_CFG_QM_TENSOR_9_DIM_0_STRIDE 0xF46C0C
946 #define mmTPC5_CFG_QM_TENSOR_9_DIM_1_SIZE 0xF46C10
948 #define mmTPC5_CFG_QM_TENSOR_9_DIM_1_STRIDE 0xF46C14
950 #define mmTPC5_CFG_QM_TENSOR_9_DIM_2_SIZE 0xF46C18
952 #define mmTPC5_CFG_QM_TENSOR_9_DIM_2_STRIDE 0xF46C1C
954 #define mmTPC5_CFG_QM_TENSOR_9_DIM_3_SIZE 0xF46C20
956 #define mmTPC5_CFG_QM_TENSOR_9_DIM_3_STRIDE 0xF46C24
958 #define mmTPC5_CFG_QM_TENSOR_9_DIM_4_SIZE 0xF46C28
960 #define mmTPC5_CFG_QM_TENSOR_9_DIM_4_STRIDE 0xF46C2C
962 #define mmTPC5_CFG_QM_TENSOR_10_BASE_ADDR_LOW 0xF46C30
964 #define mmTPC5_CFG_QM_TENSOR_10_BASE_ADDR_HIGH 0xF46C34
966 #define mmTPC5_CFG_QM_TENSOR_10_PADDING_VALUE 0xF46C38
968 #define mmTPC5_CFG_QM_TENSOR_10_TENSOR_CONFIG 0xF46C3C
970 #define mmTPC5_CFG_QM_TENSOR_10_DIM_0_SIZE 0xF46C40
972 #define mmTPC5_CFG_QM_TENSOR_10_DIM_0_STRIDE 0xF46C44
974 #define mmTPC5_CFG_QM_TENSOR_10_DIM_1_SIZE 0xF46C48
976 #define mmTPC5_CFG_QM_TENSOR_10_DIM_1_STRIDE 0xF46C4C
978 #define mmTPC5_CFG_QM_TENSOR_10_DIM_2_SIZE 0xF46C50
980 #define mmTPC5_CFG_QM_TENSOR_10_DIM_2_STRIDE 0xF46C54
982 #define mmTPC5_CFG_QM_TENSOR_10_DIM_3_SIZE 0xF46C58
984 #define mmTPC5_CFG_QM_TENSOR_10_DIM_3_STRIDE 0xF46C5C
986 #define mmTPC5_CFG_QM_TENSOR_10_DIM_4_SIZE 0xF46C60
988 #define mmTPC5_CFG_QM_TENSOR_10_DIM_4_STRIDE 0xF46C64
990 #define mmTPC5_CFG_QM_TENSOR_11_BASE_ADDR_LOW 0xF46C68
992 #define mmTPC5_CFG_QM_TENSOR_11_BASE_ADDR_HIGH 0xF46C6C
994 #define mmTPC5_CFG_QM_TENSOR_11_PADDING_VALUE 0xF46C70
996 #define mmTPC5_CFG_QM_TENSOR_11_TENSOR_CONFIG 0xF46C74
998 #define mmTPC5_CFG_QM_TENSOR_11_DIM_0_SIZE 0xF46C78
1000 #define mmTPC5_CFG_QM_TENSOR_11_DIM_0_STRIDE 0xF46C7C
1002 #define mmTPC5_CFG_QM_TENSOR_11_DIM_1_SIZE 0xF46C80
1004 #define mmTPC5_CFG_QM_TENSOR_11_DIM_1_STRIDE 0xF46C84
1006 #define mmTPC5_CFG_QM_TENSOR_11_DIM_2_SIZE 0xF46C88
1008 #define mmTPC5_CFG_QM_TENSOR_11_DIM_2_STRIDE 0xF46C8C
1010 #define mmTPC5_CFG_QM_TENSOR_11_DIM_3_SIZE 0xF46C90
1012 #define mmTPC5_CFG_QM_TENSOR_11_DIM_3_STRIDE 0xF46C94
1014 #define mmTPC5_CFG_QM_TENSOR_11_DIM_4_SIZE 0xF46C98
1016 #define mmTPC5_CFG_QM_TENSOR_11_DIM_4_STRIDE 0xF46C9C
1018 #define mmTPC5_CFG_QM_TENSOR_12_BASE_ADDR_LOW 0xF46CA0
1020 #define mmTPC5_CFG_QM_TENSOR_12_BASE_ADDR_HIGH 0xF46CA4
1022 #define mmTPC5_CFG_QM_TENSOR_12_PADDING_VALUE 0xF46CA8
1024 #define mmTPC5_CFG_QM_TENSOR_12_TENSOR_CONFIG 0xF46CAC
1026 #define mmTPC5_CFG_QM_TENSOR_12_DIM_0_SIZE 0xF46CB0
1028 #define mmTPC5_CFG_QM_TENSOR_12_DIM_0_STRIDE 0xF46CB4
1030 #define mmTPC5_CFG_QM_TENSOR_12_DIM_1_SIZE 0xF46CB8
1032 #define mmTPC5_CFG_QM_TENSOR_12_DIM_1_STRIDE 0xF46CBC
1034 #define mmTPC5_CFG_QM_TENSOR_12_DIM_2_SIZE 0xF46CC0
1036 #define mmTPC5_CFG_QM_TENSOR_12_DIM_2_STRIDE 0xF46CC4
1038 #define mmTPC5_CFG_QM_TENSOR_12_DIM_3_SIZE 0xF46CC8
1040 #define mmTPC5_CFG_QM_TENSOR_12_DIM_3_STRIDE 0xF46CCC
1042 #define mmTPC5_CFG_QM_TENSOR_12_DIM_4_SIZE 0xF46CD0
1044 #define mmTPC5_CFG_QM_TENSOR_12_DIM_4_STRIDE 0xF46CD4
1046 #define mmTPC5_CFG_QM_TENSOR_13_BASE_ADDR_LOW 0xF46CD8
1048 #define mmTPC5_CFG_QM_TENSOR_13_BASE_ADDR_HIGH 0xF46CDC
1050 #define mmTPC5_CFG_QM_TENSOR_13_PADDING_VALUE 0xF46CE0
1052 #define mmTPC5_CFG_QM_TENSOR_13_TENSOR_CONFIG 0xF46CE4
1054 #define mmTPC5_CFG_QM_TENSOR_13_DIM_0_SIZE 0xF46CE8
1056 #define mmTPC5_CFG_QM_TENSOR_13_DIM_0_STRIDE 0xF46CEC
1058 #define mmTPC5_CFG_QM_TENSOR_13_DIM_1_SIZE 0xF46CF0
1060 #define mmTPC5_CFG_QM_TENSOR_13_DIM_1_STRIDE 0xF46CF4
1062 #define mmTPC5_CFG_QM_TENSOR_13_DIM_2_SIZE 0xF46CF8
1064 #define mmTPC5_CFG_QM_TENSOR_13_DIM_2_STRIDE 0xF46CFC
1066 #define mmTPC5_CFG_QM_TENSOR_13_DIM_3_SIZE 0xF46D00
1068 #define mmTPC5_CFG_QM_TENSOR_13_DIM_3_STRIDE 0xF46D04
1070 #define mmTPC5_CFG_QM_TENSOR_13_DIM_4_SIZE 0xF46D08
1072 #define mmTPC5_CFG_QM_TENSOR_13_DIM_4_STRIDE 0xF46D0C
1074 #define mmTPC5_CFG_QM_TENSOR_14_BASE_ADDR_LOW 0xF46D10
1076 #define mmTPC5_CFG_QM_TENSOR_14_BASE_ADDR_HIGH 0xF46D14
1078 #define mmTPC5_CFG_QM_TENSOR_14_PADDING_VALUE 0xF46D18
1080 #define mmTPC5_CFG_QM_TENSOR_14_TENSOR_CONFIG 0xF46D1C
1082 #define mmTPC5_CFG_QM_TENSOR_14_DIM_0_SIZE 0xF46D20
1084 #define mmTPC5_CFG_QM_TENSOR_14_DIM_0_STRIDE 0xF46D24
1086 #define mmTPC5_CFG_QM_TENSOR_14_DIM_1_SIZE 0xF46D28
1088 #define mmTPC5_CFG_QM_TENSOR_14_DIM_1_STRIDE 0xF46D2C
1090 #define mmTPC5_CFG_QM_TENSOR_14_DIM_2_SIZE 0xF46D30
1092 #define mmTPC5_CFG_QM_TENSOR_14_DIM_2_STRIDE 0xF46D34
1094 #define mmTPC5_CFG_QM_TENSOR_14_DIM_3_SIZE 0xF46D38
1096 #define mmTPC5_CFG_QM_TENSOR_14_DIM_3_STRIDE 0xF46D3C
1098 #define mmTPC5_CFG_QM_TENSOR_14_DIM_4_SIZE 0xF46D40
1100 #define mmTPC5_CFG_QM_TENSOR_14_DIM_4_STRIDE 0xF46D44
1102 #define mmTPC5_CFG_QM_TENSOR_15_BASE_ADDR_LOW 0xF46D48
1104 #define mmTPC5_CFG_QM_TENSOR_15_BASE_ADDR_HIGH 0xF46D4C
1106 #define mmTPC5_CFG_QM_TENSOR_15_PADDING_VALUE 0xF46D50
1108 #define mmTPC5_CFG_QM_TENSOR_15_TENSOR_CONFIG 0xF46D54
1110 #define mmTPC5_CFG_QM_TENSOR_15_DIM_0_SIZE 0xF46D58
1112 #define mmTPC5_CFG_QM_TENSOR_15_DIM_0_STRIDE 0xF46D5C
1114 #define mmTPC5_CFG_QM_TENSOR_15_DIM_1_SIZE 0xF46D60
1116 #define mmTPC5_CFG_QM_TENSOR_15_DIM_1_STRIDE 0xF46D64
1118 #define mmTPC5_CFG_QM_TENSOR_15_DIM_2_SIZE 0xF46D68
1120 #define mmTPC5_CFG_QM_TENSOR_15_DIM_2_STRIDE 0xF46D6C
1122 #define mmTPC5_CFG_QM_TENSOR_15_DIM_3_SIZE 0xF46D70
1124 #define mmTPC5_CFG_QM_TENSOR_15_DIM_3_STRIDE 0xF46D74
1126 #define mmTPC5_CFG_QM_TENSOR_15_DIM_4_SIZE 0xF46D78
1128 #define mmTPC5_CFG_QM_TENSOR_15_DIM_4_STRIDE 0xF46D7C
1130 #define mmTPC5_CFG_QM_SYNC_OBJECT_MESSAGE 0xF46D80
1132 #define mmTPC5_CFG_QM_SYNC_OBJECT_ADDR 0xF46D84
1134 #define mmTPC5_CFG_QM_KERNEL_BASE_ADDRESS_LOW 0xF46D88
1136 #define mmTPC5_CFG_QM_KERNEL_BASE_ADDRESS_HIGH 0xF46D8C
1138 #define mmTPC5_CFG_QM_TID_BASE_DIM_0 0xF46D90
1140 #define mmTPC5_CFG_QM_TID_SIZE_DIM_0 0xF46D94
1142 #define mmTPC5_CFG_QM_TID_BASE_DIM_1 0xF46D98
1144 #define mmTPC5_CFG_QM_TID_SIZE_DIM_1 0xF46D9C
1146 #define mmTPC5_CFG_QM_TID_BASE_DIM_2 0xF46DA0
1148 #define mmTPC5_CFG_QM_TID_SIZE_DIM_2 0xF46DA4
1150 #define mmTPC5_CFG_QM_TID_BASE_DIM_3 0xF46DA8
1152 #define mmTPC5_CFG_QM_TID_SIZE_DIM_3 0xF46DAC
1154 #define mmTPC5_CFG_QM_TID_BASE_DIM_4 0xF46DB0
1156 #define mmTPC5_CFG_QM_TID_SIZE_DIM_4 0xF46DB4
1158 #define mmTPC5_CFG_QM_KERNEL_CONFIG 0xF46DB8
1160 #define mmTPC5_CFG_QM_KERNEL_ID 0xF46DBC
1162 #define mmTPC5_CFG_QM_SRF_0 0xF46DC0
1164 #define mmTPC5_CFG_QM_SRF_1 0xF46DC4
1166 #define mmTPC5_CFG_QM_SRF_2 0xF46DC8
1168 #define mmTPC5_CFG_QM_SRF_3 0xF46DCC
1170 #define mmTPC5_CFG_QM_SRF_4 0xF46DD0
1172 #define mmTPC5_CFG_QM_SRF_5 0xF46DD4
1174 #define mmTPC5_CFG_QM_SRF_6 0xF46DD8
1176 #define mmTPC5_CFG_QM_SRF_7 0xF46DDC
1178 #define mmTPC5_CFG_QM_SRF_8 0xF46DE0
1180 #define mmTPC5_CFG_QM_SRF_9 0xF46DE4
1182 #define mmTPC5_CFG_QM_SRF_10 0xF46DE8
1184 #define mmTPC5_CFG_QM_SRF_11 0xF46DEC
1186 #define mmTPC5_CFG_QM_SRF_12 0xF46DF0
1188 #define mmTPC5_CFG_QM_SRF_13 0xF46DF4
1190 #define mmTPC5_CFG_QM_SRF_14 0xF46DF8
1192 #define mmTPC5_CFG_QM_SRF_15 0xF46DFC
1194 #define mmTPC5_CFG_QM_SRF_16 0xF46E00
1196 #define mmTPC5_CFG_QM_SRF_17 0xF46E04
1198 #define mmTPC5_CFG_QM_SRF_18 0xF46E08
1200 #define mmTPC5_CFG_QM_SRF_19 0xF46E0C
1202 #define mmTPC5_CFG_QM_SRF_20 0xF46E10
1204 #define mmTPC5_CFG_QM_SRF_21 0xF46E14
1206 #define mmTPC5_CFG_QM_SRF_22 0xF46E18
1208 #define mmTPC5_CFG_QM_SRF_23 0xF46E1C
1210 #define mmTPC5_CFG_QM_SRF_24 0xF46E20
1212 #define mmTPC5_CFG_QM_SRF_25 0xF46E24
1214 #define mmTPC5_CFG_QM_SRF_26 0xF46E28
1216 #define mmTPC5_CFG_QM_SRF_27 0xF46E2C
1218 #define mmTPC5_CFG_QM_SRF_28 0xF46E30
1220 #define mmTPC5_CFG_QM_SRF_29 0xF46E34
1222 #define mmTPC5_CFG_QM_SRF_30 0xF46E38
1224 #define mmTPC5_CFG_QM_SRF_31 0xF46E3C
1226 #endif /* ASIC_REG_TPC5_CFG_REGS_H_ */