drm: bridge: adv7511: remove s32 format from i2s capabilities
[drm/drm-misc.git] / drivers / accel / habanalabs / include / goya / asic_reg / tpc0_cmdq_regs.h
blobbc51df573bf09a1c95c269f43c4c6c74b674c7ec
1 /* SPDX-License-Identifier: GPL-2.0
3 * Copyright 2016-2018 HabanaLabs, Ltd.
4 * All Rights Reserved.
6 */
8 /************************************
9 ** This is an auto-generated file **
10 ** DO NOT EDIT BELOW **
11 ************************************/
13 #ifndef ASIC_REG_TPC0_CMDQ_REGS_H_
14 #define ASIC_REG_TPC0_CMDQ_REGS_H_
17 *****************************************
18 * TPC0_CMDQ (Prototype: CMDQ)
19 *****************************************
22 #define mmTPC0_CMDQ_GLBL_CFG0 0xE09000
24 #define mmTPC0_CMDQ_GLBL_CFG1 0xE09004
26 #define mmTPC0_CMDQ_GLBL_PROT 0xE09008
28 #define mmTPC0_CMDQ_GLBL_ERR_CFG 0xE0900C
30 #define mmTPC0_CMDQ_GLBL_ERR_ADDR_LO 0xE09010
32 #define mmTPC0_CMDQ_GLBL_ERR_ADDR_HI 0xE09014
34 #define mmTPC0_CMDQ_GLBL_ERR_WDATA 0xE09018
36 #define mmTPC0_CMDQ_GLBL_SECURE_PROPS 0xE0901C
38 #define mmTPC0_CMDQ_GLBL_NON_SECURE_PROPS 0xE09020
40 #define mmTPC0_CMDQ_GLBL_STS0 0xE09024
42 #define mmTPC0_CMDQ_GLBL_STS1 0xE09028
44 #define mmTPC0_CMDQ_CQ_CFG0 0xE090B0
46 #define mmTPC0_CMDQ_CQ_CFG1 0xE090B4
48 #define mmTPC0_CMDQ_CQ_ARUSER 0xE090B8
50 #define mmTPC0_CMDQ_CQ_PTR_LO 0xE090C0
52 #define mmTPC0_CMDQ_CQ_PTR_HI 0xE090C4
54 #define mmTPC0_CMDQ_CQ_TSIZE 0xE090C8
56 #define mmTPC0_CMDQ_CQ_CTL 0xE090CC
58 #define mmTPC0_CMDQ_CQ_PTR_LO_STS 0xE090D4
60 #define mmTPC0_CMDQ_CQ_PTR_HI_STS 0xE090D8
62 #define mmTPC0_CMDQ_CQ_TSIZE_STS 0xE090DC
64 #define mmTPC0_CMDQ_CQ_CTL_STS 0xE090E0
66 #define mmTPC0_CMDQ_CQ_STS0 0xE090E4
68 #define mmTPC0_CMDQ_CQ_STS1 0xE090E8
70 #define mmTPC0_CMDQ_CQ_RD_RATE_LIM_EN 0xE090F0
72 #define mmTPC0_CMDQ_CQ_RD_RATE_LIM_RST_TOKEN 0xE090F4
74 #define mmTPC0_CMDQ_CQ_RD_RATE_LIM_SAT 0xE090F8
76 #define mmTPC0_CMDQ_CQ_RD_RATE_LIM_TOUT 0xE090FC
78 #define mmTPC0_CMDQ_CQ_IFIFO_CNT 0xE09108
80 #define mmTPC0_CMDQ_CP_MSG_BASE0_ADDR_LO 0xE09120
82 #define mmTPC0_CMDQ_CP_MSG_BASE0_ADDR_HI 0xE09124
84 #define mmTPC0_CMDQ_CP_MSG_BASE1_ADDR_LO 0xE09128
86 #define mmTPC0_CMDQ_CP_MSG_BASE1_ADDR_HI 0xE0912C
88 #define mmTPC0_CMDQ_CP_MSG_BASE2_ADDR_LO 0xE09130
90 #define mmTPC0_CMDQ_CP_MSG_BASE2_ADDR_HI 0xE09134
92 #define mmTPC0_CMDQ_CP_MSG_BASE3_ADDR_LO 0xE09138
94 #define mmTPC0_CMDQ_CP_MSG_BASE3_ADDR_HI 0xE0913C
96 #define mmTPC0_CMDQ_CP_LDMA_TSIZE_OFFSET 0xE09140
98 #define mmTPC0_CMDQ_CP_LDMA_SRC_BASE_LO_OFFSET 0xE09144
100 #define mmTPC0_CMDQ_CP_LDMA_SRC_BASE_HI_OFFSET 0xE09148
102 #define mmTPC0_CMDQ_CP_LDMA_DST_BASE_LO_OFFSET 0xE0914C
104 #define mmTPC0_CMDQ_CP_LDMA_DST_BASE_HI_OFFSET 0xE09150
106 #define mmTPC0_CMDQ_CP_LDMA_COMMIT_OFFSET 0xE09154
108 #define mmTPC0_CMDQ_CP_FENCE0_RDATA 0xE09158
110 #define mmTPC0_CMDQ_CP_FENCE1_RDATA 0xE0915C
112 #define mmTPC0_CMDQ_CP_FENCE2_RDATA 0xE09160
114 #define mmTPC0_CMDQ_CP_FENCE3_RDATA 0xE09164
116 #define mmTPC0_CMDQ_CP_FENCE0_CNT 0xE09168
118 #define mmTPC0_CMDQ_CP_FENCE1_CNT 0xE0916C
120 #define mmTPC0_CMDQ_CP_FENCE2_CNT 0xE09170
122 #define mmTPC0_CMDQ_CP_FENCE3_CNT 0xE09174
124 #define mmTPC0_CMDQ_CP_STS 0xE09178
126 #define mmTPC0_CMDQ_CP_CURRENT_INST_LO 0xE0917C
128 #define mmTPC0_CMDQ_CP_CURRENT_INST_HI 0xE09180
130 #define mmTPC0_CMDQ_CP_BARRIER_CFG 0xE09184
132 #define mmTPC0_CMDQ_CP_DBG_0 0xE09188
134 #define mmTPC0_CMDQ_CQ_BUF_ADDR 0xE09308
136 #define mmTPC0_CMDQ_CQ_BUF_RDATA 0xE0930C
138 #endif /* ASIC_REG_TPC0_CMDQ_REGS_H_ */