1 /* SPDX-License-Identifier: GPL-2.0
3 * Copyright 2016-2018 HabanaLabs, Ltd.
8 /************************************
9 ** This is an auto-generated file **
10 ** DO NOT EDIT BELOW **
11 ************************************/
13 #ifndef ASIC_REG_TPC2_CMDQ_REGS_H_
14 #define ASIC_REG_TPC2_CMDQ_REGS_H_
17 *****************************************
18 * TPC2_CMDQ (Prototype: CMDQ)
19 *****************************************
22 #define mmTPC2_CMDQ_GLBL_CFG0 0xE89000
24 #define mmTPC2_CMDQ_GLBL_CFG1 0xE89004
26 #define mmTPC2_CMDQ_GLBL_PROT 0xE89008
28 #define mmTPC2_CMDQ_GLBL_ERR_CFG 0xE8900C
30 #define mmTPC2_CMDQ_GLBL_ERR_ADDR_LO 0xE89010
32 #define mmTPC2_CMDQ_GLBL_ERR_ADDR_HI 0xE89014
34 #define mmTPC2_CMDQ_GLBL_ERR_WDATA 0xE89018
36 #define mmTPC2_CMDQ_GLBL_SECURE_PROPS 0xE8901C
38 #define mmTPC2_CMDQ_GLBL_NON_SECURE_PROPS 0xE89020
40 #define mmTPC2_CMDQ_GLBL_STS0 0xE89024
42 #define mmTPC2_CMDQ_GLBL_STS1 0xE89028
44 #define mmTPC2_CMDQ_CQ_CFG0 0xE890B0
46 #define mmTPC2_CMDQ_CQ_CFG1 0xE890B4
48 #define mmTPC2_CMDQ_CQ_ARUSER 0xE890B8
50 #define mmTPC2_CMDQ_CQ_PTR_LO 0xE890C0
52 #define mmTPC2_CMDQ_CQ_PTR_HI 0xE890C4
54 #define mmTPC2_CMDQ_CQ_TSIZE 0xE890C8
56 #define mmTPC2_CMDQ_CQ_CTL 0xE890CC
58 #define mmTPC2_CMDQ_CQ_PTR_LO_STS 0xE890D4
60 #define mmTPC2_CMDQ_CQ_PTR_HI_STS 0xE890D8
62 #define mmTPC2_CMDQ_CQ_TSIZE_STS 0xE890DC
64 #define mmTPC2_CMDQ_CQ_CTL_STS 0xE890E0
66 #define mmTPC2_CMDQ_CQ_STS0 0xE890E4
68 #define mmTPC2_CMDQ_CQ_STS1 0xE890E8
70 #define mmTPC2_CMDQ_CQ_RD_RATE_LIM_EN 0xE890F0
72 #define mmTPC2_CMDQ_CQ_RD_RATE_LIM_RST_TOKEN 0xE890F4
74 #define mmTPC2_CMDQ_CQ_RD_RATE_LIM_SAT 0xE890F8
76 #define mmTPC2_CMDQ_CQ_RD_RATE_LIM_TOUT 0xE890FC
78 #define mmTPC2_CMDQ_CQ_IFIFO_CNT 0xE89108
80 #define mmTPC2_CMDQ_CP_MSG_BASE0_ADDR_LO 0xE89120
82 #define mmTPC2_CMDQ_CP_MSG_BASE0_ADDR_HI 0xE89124
84 #define mmTPC2_CMDQ_CP_MSG_BASE1_ADDR_LO 0xE89128
86 #define mmTPC2_CMDQ_CP_MSG_BASE1_ADDR_HI 0xE8912C
88 #define mmTPC2_CMDQ_CP_MSG_BASE2_ADDR_LO 0xE89130
90 #define mmTPC2_CMDQ_CP_MSG_BASE2_ADDR_HI 0xE89134
92 #define mmTPC2_CMDQ_CP_MSG_BASE3_ADDR_LO 0xE89138
94 #define mmTPC2_CMDQ_CP_MSG_BASE3_ADDR_HI 0xE8913C
96 #define mmTPC2_CMDQ_CP_LDMA_TSIZE_OFFSET 0xE89140
98 #define mmTPC2_CMDQ_CP_LDMA_SRC_BASE_LO_OFFSET 0xE89144
100 #define mmTPC2_CMDQ_CP_LDMA_SRC_BASE_HI_OFFSET 0xE89148
102 #define mmTPC2_CMDQ_CP_LDMA_DST_BASE_LO_OFFSET 0xE8914C
104 #define mmTPC2_CMDQ_CP_LDMA_DST_BASE_HI_OFFSET 0xE89150
106 #define mmTPC2_CMDQ_CP_LDMA_COMMIT_OFFSET 0xE89154
108 #define mmTPC2_CMDQ_CP_FENCE0_RDATA 0xE89158
110 #define mmTPC2_CMDQ_CP_FENCE1_RDATA 0xE8915C
112 #define mmTPC2_CMDQ_CP_FENCE2_RDATA 0xE89160
114 #define mmTPC2_CMDQ_CP_FENCE3_RDATA 0xE89164
116 #define mmTPC2_CMDQ_CP_FENCE0_CNT 0xE89168
118 #define mmTPC2_CMDQ_CP_FENCE1_CNT 0xE8916C
120 #define mmTPC2_CMDQ_CP_FENCE2_CNT 0xE89170
122 #define mmTPC2_CMDQ_CP_FENCE3_CNT 0xE89174
124 #define mmTPC2_CMDQ_CP_STS 0xE89178
126 #define mmTPC2_CMDQ_CP_CURRENT_INST_LO 0xE8917C
128 #define mmTPC2_CMDQ_CP_CURRENT_INST_HI 0xE89180
130 #define mmTPC2_CMDQ_CP_BARRIER_CFG 0xE89184
132 #define mmTPC2_CMDQ_CP_DBG_0 0xE89188
134 #define mmTPC2_CMDQ_CQ_BUF_ADDR 0xE89308
136 #define mmTPC2_CMDQ_CQ_BUF_RDATA 0xE8930C
138 #endif /* ASIC_REG_TPC2_CMDQ_REGS_H_ */