drm: bridge: adv7511: remove s32 format from i2s capabilities
[drm/drm-misc.git] / drivers / accel / habanalabs / include / goya / asic_reg / tpc7_cmdq_regs.h
blob4c160632fe7d7428b0ae16fa52a3b425d54a5ddd
1 /* SPDX-License-Identifier: GPL-2.0
3 * Copyright 2016-2018 HabanaLabs, Ltd.
4 * All Rights Reserved.
6 */
8 /************************************
9 ** This is an auto-generated file **
10 ** DO NOT EDIT BELOW **
11 ************************************/
13 #ifndef ASIC_REG_TPC7_CMDQ_REGS_H_
14 #define ASIC_REG_TPC7_CMDQ_REGS_H_
17 *****************************************
18 * TPC7_CMDQ (Prototype: CMDQ)
19 *****************************************
22 #define mmTPC7_CMDQ_GLBL_CFG0 0xFC9000
24 #define mmTPC7_CMDQ_GLBL_CFG1 0xFC9004
26 #define mmTPC7_CMDQ_GLBL_PROT 0xFC9008
28 #define mmTPC7_CMDQ_GLBL_ERR_CFG 0xFC900C
30 #define mmTPC7_CMDQ_GLBL_ERR_ADDR_LO 0xFC9010
32 #define mmTPC7_CMDQ_GLBL_ERR_ADDR_HI 0xFC9014
34 #define mmTPC7_CMDQ_GLBL_ERR_WDATA 0xFC9018
36 #define mmTPC7_CMDQ_GLBL_SECURE_PROPS 0xFC901C
38 #define mmTPC7_CMDQ_GLBL_NON_SECURE_PROPS 0xFC9020
40 #define mmTPC7_CMDQ_GLBL_STS0 0xFC9024
42 #define mmTPC7_CMDQ_GLBL_STS1 0xFC9028
44 #define mmTPC7_CMDQ_CQ_CFG0 0xFC90B0
46 #define mmTPC7_CMDQ_CQ_CFG1 0xFC90B4
48 #define mmTPC7_CMDQ_CQ_ARUSER 0xFC90B8
50 #define mmTPC7_CMDQ_CQ_PTR_LO 0xFC90C0
52 #define mmTPC7_CMDQ_CQ_PTR_HI 0xFC90C4
54 #define mmTPC7_CMDQ_CQ_TSIZE 0xFC90C8
56 #define mmTPC7_CMDQ_CQ_CTL 0xFC90CC
58 #define mmTPC7_CMDQ_CQ_PTR_LO_STS 0xFC90D4
60 #define mmTPC7_CMDQ_CQ_PTR_HI_STS 0xFC90D8
62 #define mmTPC7_CMDQ_CQ_TSIZE_STS 0xFC90DC
64 #define mmTPC7_CMDQ_CQ_CTL_STS 0xFC90E0
66 #define mmTPC7_CMDQ_CQ_STS0 0xFC90E4
68 #define mmTPC7_CMDQ_CQ_STS1 0xFC90E8
70 #define mmTPC7_CMDQ_CQ_RD_RATE_LIM_EN 0xFC90F0
72 #define mmTPC7_CMDQ_CQ_RD_RATE_LIM_RST_TOKEN 0xFC90F4
74 #define mmTPC7_CMDQ_CQ_RD_RATE_LIM_SAT 0xFC90F8
76 #define mmTPC7_CMDQ_CQ_RD_RATE_LIM_TOUT 0xFC90FC
78 #define mmTPC7_CMDQ_CQ_IFIFO_CNT 0xFC9108
80 #define mmTPC7_CMDQ_CP_MSG_BASE0_ADDR_LO 0xFC9120
82 #define mmTPC7_CMDQ_CP_MSG_BASE0_ADDR_HI 0xFC9124
84 #define mmTPC7_CMDQ_CP_MSG_BASE1_ADDR_LO 0xFC9128
86 #define mmTPC7_CMDQ_CP_MSG_BASE1_ADDR_HI 0xFC912C
88 #define mmTPC7_CMDQ_CP_MSG_BASE2_ADDR_LO 0xFC9130
90 #define mmTPC7_CMDQ_CP_MSG_BASE2_ADDR_HI 0xFC9134
92 #define mmTPC7_CMDQ_CP_MSG_BASE3_ADDR_LO 0xFC9138
94 #define mmTPC7_CMDQ_CP_MSG_BASE3_ADDR_HI 0xFC913C
96 #define mmTPC7_CMDQ_CP_LDMA_TSIZE_OFFSET 0xFC9140
98 #define mmTPC7_CMDQ_CP_LDMA_SRC_BASE_LO_OFFSET 0xFC9144
100 #define mmTPC7_CMDQ_CP_LDMA_SRC_BASE_HI_OFFSET 0xFC9148
102 #define mmTPC7_CMDQ_CP_LDMA_DST_BASE_LO_OFFSET 0xFC914C
104 #define mmTPC7_CMDQ_CP_LDMA_DST_BASE_HI_OFFSET 0xFC9150
106 #define mmTPC7_CMDQ_CP_LDMA_COMMIT_OFFSET 0xFC9154
108 #define mmTPC7_CMDQ_CP_FENCE0_RDATA 0xFC9158
110 #define mmTPC7_CMDQ_CP_FENCE1_RDATA 0xFC915C
112 #define mmTPC7_CMDQ_CP_FENCE2_RDATA 0xFC9160
114 #define mmTPC7_CMDQ_CP_FENCE3_RDATA 0xFC9164
116 #define mmTPC7_CMDQ_CP_FENCE0_CNT 0xFC9168
118 #define mmTPC7_CMDQ_CP_FENCE1_CNT 0xFC916C
120 #define mmTPC7_CMDQ_CP_FENCE2_CNT 0xFC9170
122 #define mmTPC7_CMDQ_CP_FENCE3_CNT 0xFC9174
124 #define mmTPC7_CMDQ_CP_STS 0xFC9178
126 #define mmTPC7_CMDQ_CP_CURRENT_INST_LO 0xFC917C
128 #define mmTPC7_CMDQ_CP_CURRENT_INST_HI 0xFC9180
130 #define mmTPC7_CMDQ_CP_BARRIER_CFG 0xFC9184
132 #define mmTPC7_CMDQ_CP_DBG_0 0xFC9188
134 #define mmTPC7_CMDQ_CQ_BUF_ADDR 0xFC9308
136 #define mmTPC7_CMDQ_CQ_BUF_RDATA 0xFC930C
138 #endif /* ASIC_REG_TPC7_CMDQ_REGS_H_ */