1 // SPDX-License-Identifier: GPL-2.0-only
3 * Marvell Armada 370 and Armada XP SoC IRQ handling
5 * Copyright (C) 2012 Marvell
7 * Lior Amsalem <alior@marvell.com>
8 * Gregory CLEMENT <gregory.clement@free-electrons.com>
9 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
10 * Ben Dooks <ben.dooks@codethink.co.uk>
13 #include <linux/bitfield.h>
14 #include <linux/bits.h>
15 #include <linux/err.h>
16 #include <linux/kernel.h>
17 #include <linux/module.h>
18 #include <linux/init.h>
19 #include <linux/irq.h>
20 #include <linux/interrupt.h>
21 #include <linux/irqchip.h>
22 #include <linux/irqchip/chained_irq.h>
23 #include <linux/cpu.h>
25 #include <linux/of_address.h>
26 #include <linux/of_irq.h>
27 #include <linux/of_pci.h>
28 #include <linux/irqdomain.h>
29 #include <linux/slab.h>
30 #include <linux/syscore_ops.h>
31 #include <linux/msi.h>
32 #include <linux/types.h>
33 #include <asm/mach/arch.h>
34 #include <asm/exception.h>
35 #include <asm/smp_plat.h>
36 #include <asm/mach/irq.h>
39 * Overall diagram of the Armada XP interrupt controller:
45 * +---------------+ +---------------+
47 * | per-CPU | | per-CPU |
48 * | mask/unmask | | mask/unmask |
51 * +---------------+ +---------------+
54 * \\_______________________//
56 * +-------------------+
58 * | Global interrupt |
61 * +-------------------+
67 * The "global interrupt mask/unmask" is modified using the
68 * MPIC_INT_SET_ENABLE and MPIC_INT_CLEAR_ENABLE
69 * registers, which are relative to "mpic->base".
71 * The "per-CPU mask/unmask" is modified using the MPIC_INT_SET_MASK
72 * and MPIC_INT_CLEAR_MASK registers, which are relative to
73 * "mpic->per_cpu". This base address points to a special address,
74 * which automatically accesses the registers of the current CPU.
76 * The per-CPU mask/unmask can also be adjusted using the global
77 * per-interrupt MPIC_INT_SOURCE_CTL register, which we use to
78 * configure interrupt affinity.
80 * Due to this model, all interrupts need to be mask/unmasked at two
81 * different levels: at the global level and at the per-CPU level.
83 * This driver takes the following approach to deal with this:
85 * - For global interrupts:
87 * At ->map() time, a global interrupt is unmasked at the per-CPU
88 * mask/unmask level. It is therefore unmasked at this level for
89 * the current CPU, running the ->map() code. This allows to have
90 * the interrupt unmasked at this level in non-SMP
91 * configurations. In SMP configurations, the ->set_affinity()
92 * callback is called, which using the MPIC_INT_SOURCE_CTL()
93 * readjusts the per-CPU mask/unmask for the interrupt.
95 * The ->mask() and ->unmask() operations only mask/unmask the
96 * interrupt at the "global" level.
98 * So, a global interrupt is enabled at the per-CPU level as soon
99 * as it is mapped. At run time, the masking/unmasking takes place
100 * at the global level.
102 * - For per-CPU interrupts
104 * At ->map() time, a per-CPU interrupt is unmasked at the global
107 * The ->mask() and ->unmask() operations mask/unmask the interrupt
108 * at the per-CPU level.
110 * So, a per-CPU interrupt is enabled at the global level as soon
111 * as it is mapped. At run time, the masking/unmasking takes place
112 * at the per-CPU level.
115 /* Registers relative to mpic->base */
116 #define MPIC_INT_CONTROL 0x00
117 #define MPIC_INT_CONTROL_NUMINT_MASK GENMASK(12, 2)
118 #define MPIC_SW_TRIG_INT 0x04
119 #define MPIC_INT_SET_ENABLE 0x30
120 #define MPIC_INT_CLEAR_ENABLE 0x34
121 #define MPIC_INT_SOURCE_CTL(hwirq) (0x100 + (hwirq) * 4)
122 #define MPIC_INT_SOURCE_CPU_MASK GENMASK(3, 0)
123 #define MPIC_INT_IRQ_FIQ_MASK(cpuid) ((BIT(0) | BIT(8)) << (cpuid))
125 /* Registers relative to mpic->per_cpu */
126 #define MPIC_IN_DRBEL_CAUSE 0x08
127 #define MPIC_IN_DRBEL_MASK 0x0c
128 #define MPIC_PPI_CAUSE 0x10
129 #define MPIC_CPU_INTACK 0x44
130 #define MPIC_CPU_INTACK_IID_MASK GENMASK(9, 0)
131 #define MPIC_INT_SET_MASK 0x48
132 #define MPIC_INT_CLEAR_MASK 0x4C
133 #define MPIC_INT_FABRIC_MASK 0x54
134 #define MPIC_INT_CAUSE_PERF(cpu) BIT(cpu)
136 #define MPIC_PER_CPU_IRQS_NR 29
138 /* IPI and MSI interrupt definitions for IPI platforms */
139 #define IPI_DOORBELL_NR 8
140 #define IPI_DOORBELL_MASK GENMASK(7, 0)
141 #define PCI_MSI_DOORBELL_START 16
142 #define PCI_MSI_DOORBELL_NR 16
143 #define PCI_MSI_DOORBELL_MASK GENMASK(31, 16)
145 /* MSI interrupt definitions for non-IPI platforms */
146 #define PCI_MSI_FULL_DOORBELL_START 0
147 #define PCI_MSI_FULL_DOORBELL_NR 32
148 #define PCI_MSI_FULL_DOORBELL_MASK GENMASK(31, 0)
149 #define PCI_MSI_FULL_DOORBELL_SRC0_MASK GENMASK(15, 0)
150 #define PCI_MSI_FULL_DOORBELL_SRC1_MASK GENMASK(31, 16)
153 * struct mpic - MPIC private data structure
154 * @base: MPIC registers base address
155 * @per_cpu: per-CPU registers base address
156 * @parent_irq: parent IRQ if MPIC is not top-level interrupt controller
157 * @domain: MPIC main interrupt domain
158 * @ipi_domain: IPI domain
159 * @msi_domain: MSI domain
160 * @msi_inner_domain: MSI inner domain
161 * @msi_used: bitmap of used MSI numbers
162 * @msi_lock: mutex serializing access to @msi_used
163 * @msi_doorbell_addr: physical address of MSI doorbell register
164 * @msi_doorbell_mask: mask of available doorbell bits for MSIs (either PCI_MSI_DOORBELL_MASK or
165 * PCI_MSI_FULL_DOORBELL_MASK)
166 * @msi_doorbell_start: first set bit in @msi_doorbell_mask
167 * @msi_doorbell_size: number of set bits in @msi_doorbell_mask
168 * @doorbell_mask: doorbell mask of MSIs and IPIs, stored on suspend, restored on resume
172 void __iomem
*per_cpu
;
174 struct irq_domain
*domain
;
176 struct irq_domain
*ipi_domain
;
178 #ifdef CONFIG_PCI_MSI
179 struct irq_domain
*msi_domain
;
180 struct irq_domain
*msi_inner_domain
;
181 DECLARE_BITMAP(msi_used
, PCI_MSI_FULL_DOORBELL_NR
);
182 struct mutex msi_lock
;
183 phys_addr_t msi_doorbell_addr
;
184 u32 msi_doorbell_mask
;
185 unsigned int msi_doorbell_start
, msi_doorbell_size
;
190 static struct mpic
*mpic_data __ro_after_init
;
192 static inline bool mpic_is_ipi_available(struct mpic
*mpic
)
195 * We distinguish IPI availability in the IC by the IC not having a
196 * parent irq defined. If a parent irq is defined, there is a parent
197 * interrupt controller (e.g. GIC) that takes care of inter-processor
200 return mpic
->parent_irq
<= 0;
203 static inline bool mpic_is_percpu_irq(irq_hw_number_t hwirq
)
205 return hwirq
< MPIC_PER_CPU_IRQS_NR
;
210 * For shared global interrupts, mask/unmask global enable bit
211 * For CPU interrupts, mask/unmask the calling CPU's bit
213 static void mpic_irq_mask(struct irq_data
*d
)
215 struct mpic
*mpic
= irq_data_get_irq_chip_data(d
);
216 irq_hw_number_t hwirq
= irqd_to_hwirq(d
);
218 if (!mpic_is_percpu_irq(hwirq
))
219 writel(hwirq
, mpic
->base
+ MPIC_INT_CLEAR_ENABLE
);
221 writel(hwirq
, mpic
->per_cpu
+ MPIC_INT_SET_MASK
);
224 static void mpic_irq_unmask(struct irq_data
*d
)
226 struct mpic
*mpic
= irq_data_get_irq_chip_data(d
);
227 irq_hw_number_t hwirq
= irqd_to_hwirq(d
);
229 if (!mpic_is_percpu_irq(hwirq
))
230 writel(hwirq
, mpic
->base
+ MPIC_INT_SET_ENABLE
);
232 writel(hwirq
, mpic
->per_cpu
+ MPIC_INT_CLEAR_MASK
);
235 #ifdef CONFIG_PCI_MSI
237 static struct irq_chip mpic_msi_irq_chip
= {
239 .irq_mask
= pci_msi_mask_irq
,
240 .irq_unmask
= pci_msi_unmask_irq
,
243 static struct msi_domain_info mpic_msi_domain_info
= {
244 .flags
= (MSI_FLAG_USE_DEF_DOM_OPS
| MSI_FLAG_USE_DEF_CHIP_OPS
|
245 MSI_FLAG_MULTI_PCI_MSI
| MSI_FLAG_PCI_MSIX
),
246 .chip
= &mpic_msi_irq_chip
,
249 static void mpic_compose_msi_msg(struct irq_data
*d
, struct msi_msg
*msg
)
251 unsigned int cpu
= cpumask_first(irq_data_get_effective_affinity_mask(d
));
252 struct mpic
*mpic
= irq_data_get_irq_chip_data(d
);
254 msg
->address_lo
= lower_32_bits(mpic
->msi_doorbell_addr
);
255 msg
->address_hi
= upper_32_bits(mpic
->msi_doorbell_addr
);
256 msg
->data
= BIT(cpu
+ 8) | (d
->hwirq
+ mpic
->msi_doorbell_start
);
259 static int mpic_msi_set_affinity(struct irq_data
*d
, const struct cpumask
*mask
, bool force
)
264 cpu
= cpumask_any_and(mask
, cpu_online_mask
);
266 cpu
= cpumask_first(mask
);
268 if (cpu
>= nr_cpu_ids
)
271 irq_data_update_effective_affinity(d
, cpumask_of(cpu
));
273 return IRQ_SET_MASK_OK
;
276 static struct irq_chip mpic_msi_bottom_irq_chip
= {
278 .irq_compose_msi_msg
= mpic_compose_msi_msg
,
279 .irq_set_affinity
= mpic_msi_set_affinity
,
282 static int mpic_msi_alloc(struct irq_domain
*domain
, unsigned int virq
, unsigned int nr_irqs
,
285 struct mpic
*mpic
= domain
->host_data
;
288 mutex_lock(&mpic
->msi_lock
);
289 hwirq
= bitmap_find_free_region(mpic
->msi_used
, mpic
->msi_doorbell_size
,
290 order_base_2(nr_irqs
));
291 mutex_unlock(&mpic
->msi_lock
);
296 for (unsigned int i
= 0; i
< nr_irqs
; i
++) {
297 irq_domain_set_info(domain
, virq
+ i
, hwirq
+ i
,
298 &mpic_msi_bottom_irq_chip
,
299 domain
->host_data
, handle_simple_irq
,
306 static void mpic_msi_free(struct irq_domain
*domain
, unsigned int virq
, unsigned int nr_irqs
)
308 struct irq_data
*d
= irq_domain_get_irq_data(domain
, virq
);
309 struct mpic
*mpic
= domain
->host_data
;
311 mutex_lock(&mpic
->msi_lock
);
312 bitmap_release_region(mpic
->msi_used
, d
->hwirq
, order_base_2(nr_irqs
));
313 mutex_unlock(&mpic
->msi_lock
);
316 static const struct irq_domain_ops mpic_msi_domain_ops
= {
317 .alloc
= mpic_msi_alloc
,
318 .free
= mpic_msi_free
,
321 static void mpic_msi_reenable_percpu(struct mpic
*mpic
)
325 /* Enable MSI doorbell mask and combined cpu local interrupt */
326 reg
= readl(mpic
->per_cpu
+ MPIC_IN_DRBEL_MASK
);
327 reg
|= mpic
->msi_doorbell_mask
;
328 writel(reg
, mpic
->per_cpu
+ MPIC_IN_DRBEL_MASK
);
330 /* Unmask local doorbell interrupt */
331 writel(1, mpic
->per_cpu
+ MPIC_INT_CLEAR_MASK
);
334 static int __init
mpic_msi_init(struct mpic
*mpic
, struct device_node
*node
,
335 phys_addr_t main_int_phys_base
)
337 mpic
->msi_doorbell_addr
= main_int_phys_base
+ MPIC_SW_TRIG_INT
;
339 mutex_init(&mpic
->msi_lock
);
341 if (mpic_is_ipi_available(mpic
)) {
342 mpic
->msi_doorbell_start
= PCI_MSI_DOORBELL_START
;
343 mpic
->msi_doorbell_size
= PCI_MSI_DOORBELL_NR
;
344 mpic
->msi_doorbell_mask
= PCI_MSI_DOORBELL_MASK
;
346 mpic
->msi_doorbell_start
= PCI_MSI_FULL_DOORBELL_START
;
347 mpic
->msi_doorbell_size
= PCI_MSI_FULL_DOORBELL_NR
;
348 mpic
->msi_doorbell_mask
= PCI_MSI_FULL_DOORBELL_MASK
;
351 mpic
->msi_inner_domain
= irq_domain_add_linear(NULL
, mpic
->msi_doorbell_size
,
352 &mpic_msi_domain_ops
, mpic
);
353 if (!mpic
->msi_inner_domain
)
356 mpic
->msi_domain
= pci_msi_create_irq_domain(of_node_to_fwnode(node
), &mpic_msi_domain_info
,
357 mpic
->msi_inner_domain
);
358 if (!mpic
->msi_domain
) {
359 irq_domain_remove(mpic
->msi_inner_domain
);
363 mpic_msi_reenable_percpu(mpic
);
365 /* Unmask low 16 MSI irqs on non-IPI platforms */
366 if (!mpic_is_ipi_available(mpic
))
367 writel(0, mpic
->per_cpu
+ MPIC_INT_CLEAR_MASK
);
372 static __maybe_unused
void mpic_msi_reenable_percpu(struct mpic
*mpic
) {}
374 static inline int mpic_msi_init(struct mpic
*mpic
, struct device_node
*node
,
375 phys_addr_t main_int_phys_base
)
381 static void mpic_perf_init(struct mpic
*mpic
)
386 * This Performance Counter Overflow interrupt is specific for
387 * Armada 370 and XP. It is not available on Armada 375, 38x and 39x.
389 if (!of_machine_is_compatible("marvell,armada-370-xp"))
392 cpuid
= cpu_logical_map(smp_processor_id());
394 /* Enable Performance Counter Overflow interrupts */
395 writel(MPIC_INT_CAUSE_PERF(cpuid
), mpic
->per_cpu
+ MPIC_INT_FABRIC_MASK
);
399 static void mpic_ipi_mask(struct irq_data
*d
)
401 struct mpic
*mpic
= irq_data_get_irq_chip_data(d
);
404 reg
= readl(mpic
->per_cpu
+ MPIC_IN_DRBEL_MASK
);
405 reg
&= ~BIT(d
->hwirq
);
406 writel(reg
, mpic
->per_cpu
+ MPIC_IN_DRBEL_MASK
);
409 static void mpic_ipi_unmask(struct irq_data
*d
)
411 struct mpic
*mpic
= irq_data_get_irq_chip_data(d
);
414 reg
= readl(mpic
->per_cpu
+ MPIC_IN_DRBEL_MASK
);
415 reg
|= BIT(d
->hwirq
);
416 writel(reg
, mpic
->per_cpu
+ MPIC_IN_DRBEL_MASK
);
419 static void mpic_ipi_send_mask(struct irq_data
*d
, const struct cpumask
*mask
)
421 struct mpic
*mpic
= irq_data_get_irq_chip_data(d
);
425 /* Convert our logical CPU mask into a physical one. */
426 for_each_cpu(cpu
, mask
)
427 map
|= BIT(cpu_logical_map(cpu
));
430 * Ensure that stores to Normal memory are visible to the
431 * other CPUs before issuing the IPI.
436 writel((map
<< 8) | d
->hwirq
, mpic
->base
+ MPIC_SW_TRIG_INT
);
439 static void mpic_ipi_ack(struct irq_data
*d
)
441 struct mpic
*mpic
= irq_data_get_irq_chip_data(d
);
443 writel(~BIT(d
->hwirq
), mpic
->per_cpu
+ MPIC_IN_DRBEL_CAUSE
);
446 static struct irq_chip mpic_ipi_irqchip
= {
448 .irq_ack
= mpic_ipi_ack
,
449 .irq_mask
= mpic_ipi_mask
,
450 .irq_unmask
= mpic_ipi_unmask
,
451 .ipi_send_mask
= mpic_ipi_send_mask
,
454 static int mpic_ipi_alloc(struct irq_domain
*d
, unsigned int virq
,
455 unsigned int nr_irqs
, void *args
)
457 for (unsigned int i
= 0; i
< nr_irqs
; i
++) {
458 irq_set_percpu_devid(virq
+ i
);
459 irq_domain_set_info(d
, virq
+ i
, i
, &mpic_ipi_irqchip
, d
->host_data
,
460 handle_percpu_devid_irq
, NULL
, NULL
);
466 static void mpic_ipi_free(struct irq_domain
*d
, unsigned int virq
,
467 unsigned int nr_irqs
)
469 /* Not freeing IPIs */
472 static const struct irq_domain_ops mpic_ipi_domain_ops
= {
473 .alloc
= mpic_ipi_alloc
,
474 .free
= mpic_ipi_free
,
477 static void mpic_ipi_resume(struct mpic
*mpic
)
479 for (irq_hw_number_t i
= 0; i
< IPI_DOORBELL_NR
; i
++) {
480 unsigned int virq
= irq_find_mapping(mpic
->ipi_domain
, i
);
483 if (!virq
|| !irq_percpu_is_enabled(virq
))
486 d
= irq_domain_get_irq_data(mpic
->ipi_domain
, virq
);
491 static int __init
mpic_ipi_init(struct mpic
*mpic
, struct device_node
*node
)
495 mpic
->ipi_domain
= irq_domain_create_linear(of_node_to_fwnode(node
), IPI_DOORBELL_NR
,
496 &mpic_ipi_domain_ops
, mpic
);
497 if (WARN_ON(!mpic
->ipi_domain
))
500 irq_domain_update_bus_token(mpic
->ipi_domain
, DOMAIN_BUS_IPI
);
501 base_ipi
= irq_domain_alloc_irqs(mpic
->ipi_domain
, IPI_DOORBELL_NR
, NUMA_NO_NODE
, NULL
);
502 if (WARN_ON(!base_ipi
))
505 set_smp_ipi_range(base_ipi
, IPI_DOORBELL_NR
);
510 static int mpic_set_affinity(struct irq_data
*d
, const struct cpumask
*mask_val
, bool force
)
512 struct mpic
*mpic
= irq_data_get_irq_chip_data(d
);
513 irq_hw_number_t hwirq
= irqd_to_hwirq(d
);
516 /* Select a single core from the affinity mask which is online */
517 cpu
= cpumask_any_and(mask_val
, cpu_online_mask
);
519 atomic_io_modify(mpic
->base
+ MPIC_INT_SOURCE_CTL(hwirq
),
520 MPIC_INT_SOURCE_CPU_MASK
, BIT(cpu_logical_map(cpu
)));
522 irq_data_update_effective_affinity(d
, cpumask_of(cpu
));
524 return IRQ_SET_MASK_OK
;
527 static void mpic_smp_cpu_init(struct mpic
*mpic
)
529 for (irq_hw_number_t i
= 0; i
< mpic
->domain
->hwirq_max
; i
++)
530 writel(i
, mpic
->per_cpu
+ MPIC_INT_SET_MASK
);
532 if (!mpic_is_ipi_available(mpic
))
535 /* Disable all IPIs */
536 writel(0, mpic
->per_cpu
+ MPIC_IN_DRBEL_MASK
);
538 /* Clear pending IPIs */
539 writel(0, mpic
->per_cpu
+ MPIC_IN_DRBEL_CAUSE
);
541 /* Unmask IPI interrupt */
542 writel(0, mpic
->per_cpu
+ MPIC_INT_CLEAR_MASK
);
545 static void mpic_reenable_percpu(struct mpic
*mpic
)
547 /* Re-enable per-CPU interrupts that were enabled before suspend */
548 for (irq_hw_number_t i
= 0; i
< MPIC_PER_CPU_IRQS_NR
; i
++) {
549 unsigned int virq
= irq_linear_revmap(mpic
->domain
, i
);
552 if (!virq
|| !irq_percpu_is_enabled(virq
))
555 d
= irq_get_irq_data(virq
);
559 if (mpic_is_ipi_available(mpic
))
560 mpic_ipi_resume(mpic
);
562 mpic_msi_reenable_percpu(mpic
);
565 static int mpic_starting_cpu(unsigned int cpu
)
567 struct mpic
*mpic
= irq_get_default_host()->host_data
;
569 mpic_perf_init(mpic
);
570 mpic_smp_cpu_init(mpic
);
571 mpic_reenable_percpu(mpic
);
576 static int mpic_cascaded_starting_cpu(unsigned int cpu
)
578 struct mpic
*mpic
= mpic_data
;
580 mpic_perf_init(mpic
);
581 mpic_reenable_percpu(mpic
);
582 enable_percpu_irq(mpic
->parent_irq
, IRQ_TYPE_NONE
);
587 static void mpic_smp_cpu_init(struct mpic
*mpic
) {}
588 static void mpic_ipi_resume(struct mpic
*mpic
) {}
591 static struct irq_chip mpic_irq_chip
= {
593 .irq_mask
= mpic_irq_mask
,
594 .irq_mask_ack
= mpic_irq_mask
,
595 .irq_unmask
= mpic_irq_unmask
,
597 .irq_set_affinity
= mpic_set_affinity
,
599 .flags
= IRQCHIP_SKIP_SET_WAKE
| IRQCHIP_MASK_ON_SUSPEND
,
602 static int mpic_irq_map(struct irq_domain
*domain
, unsigned int virq
, irq_hw_number_t hwirq
)
604 struct mpic
*mpic
= domain
->host_data
;
606 /* IRQs 0 and 1 cannot be mapped, they are handled internally */
610 irq_set_chip_data(virq
, mpic
);
612 mpic_irq_mask(irq_get_irq_data(virq
));
613 if (!mpic_is_percpu_irq(hwirq
))
614 writel(hwirq
, mpic
->per_cpu
+ MPIC_INT_CLEAR_MASK
);
616 writel(hwirq
, mpic
->base
+ MPIC_INT_SET_ENABLE
);
617 irq_set_status_flags(virq
, IRQ_LEVEL
);
619 if (mpic_is_percpu_irq(hwirq
)) {
620 irq_set_percpu_devid(virq
);
621 irq_set_chip_and_handler(virq
, &mpic_irq_chip
, handle_percpu_devid_irq
);
623 irq_set_chip_and_handler(virq
, &mpic_irq_chip
, handle_level_irq
);
624 irqd_set_single_target(irq_desc_get_irq_data(irq_to_desc(virq
)));
630 static const struct irq_domain_ops mpic_irq_ops
= {
632 .xlate
= irq_domain_xlate_onecell
,
635 #ifdef CONFIG_PCI_MSI
636 static void mpic_handle_msi_irq(struct mpic
*mpic
)
641 cause
= readl_relaxed(mpic
->per_cpu
+ MPIC_IN_DRBEL_CAUSE
);
642 cause
&= mpic
->msi_doorbell_mask
;
643 writel(~cause
, mpic
->per_cpu
+ MPIC_IN_DRBEL_CAUSE
);
645 for_each_set_bit(i
, &cause
, BITS_PER_LONG
)
646 generic_handle_domain_irq(mpic
->msi_inner_domain
, i
- mpic
->msi_doorbell_start
);
649 static void mpic_handle_msi_irq(struct mpic
*mpic
) {}
653 static void mpic_handle_ipi_irq(struct mpic
*mpic
)
658 cause
= readl_relaxed(mpic
->per_cpu
+ MPIC_IN_DRBEL_CAUSE
);
659 cause
&= IPI_DOORBELL_MASK
;
661 for_each_set_bit(i
, &cause
, IPI_DOORBELL_NR
)
662 generic_handle_domain_irq(mpic
->ipi_domain
, i
);
665 static inline void mpic_handle_ipi_irq(struct mpic
*mpic
) {}
668 static void mpic_handle_cascade_irq(struct irq_desc
*desc
)
670 struct mpic
*mpic
= irq_desc_get_handler_data(desc
);
671 struct irq_chip
*chip
= irq_desc_get_chip(desc
);
676 chained_irq_enter(chip
, desc
);
678 cause
= readl_relaxed(mpic
->per_cpu
+ MPIC_PPI_CAUSE
);
679 cpuid
= cpu_logical_map(smp_processor_id());
681 for_each_set_bit(i
, &cause
, MPIC_PER_CPU_IRQS_NR
) {
682 irqsrc
= readl_relaxed(mpic
->base
+ MPIC_INT_SOURCE_CTL(i
));
684 /* Check if the interrupt is not masked on current CPU.
685 * Test IRQ (0-1) and FIQ (8-9) mask bits.
687 if (!(irqsrc
& MPIC_INT_IRQ_FIQ_MASK(cpuid
)))
690 if (i
== 0 || i
== 1) {
691 mpic_handle_msi_irq(mpic
);
695 generic_handle_domain_irq(mpic
->domain
, i
);
698 chained_irq_exit(chip
, desc
);
701 static void __exception_irq_entry
mpic_handle_irq(struct pt_regs
*regs
)
703 struct mpic
*mpic
= irq_get_default_host()->host_data
;
708 irqstat
= readl_relaxed(mpic
->per_cpu
+ MPIC_CPU_INTACK
);
709 i
= FIELD_GET(MPIC_CPU_INTACK_IID_MASK
, irqstat
);
715 generic_handle_domain_irq(mpic
->domain
, i
);
719 mpic_handle_msi_irq(mpic
);
723 mpic_handle_ipi_irq(mpic
);
727 static int mpic_suspend(void)
729 struct mpic
*mpic
= mpic_data
;
731 mpic
->doorbell_mask
= readl(mpic
->per_cpu
+ MPIC_IN_DRBEL_MASK
);
736 static void mpic_resume(void)
738 struct mpic
*mpic
= mpic_data
;
741 /* Re-enable interrupts */
742 for (irq_hw_number_t i
= 0; i
< mpic
->domain
->hwirq_max
; i
++) {
743 unsigned int virq
= irq_linear_revmap(mpic
->domain
, i
);
749 d
= irq_get_irq_data(virq
);
751 if (!mpic_is_percpu_irq(i
)) {
752 /* Non per-CPU interrupts */
753 writel(i
, mpic
->per_cpu
+ MPIC_INT_CLEAR_MASK
);
754 if (!irqd_irq_disabled(d
))
757 /* Per-CPU interrupts */
758 writel(i
, mpic
->base
+ MPIC_INT_SET_ENABLE
);
761 * Re-enable on the current CPU, mpic_reenable_percpu()
762 * will take care of secondary CPUs when they come up.
764 if (irq_percpu_is_enabled(virq
))
769 /* Reconfigure doorbells for IPIs and MSIs */
770 writel(mpic
->doorbell_mask
, mpic
->per_cpu
+ MPIC_IN_DRBEL_MASK
);
772 if (mpic_is_ipi_available(mpic
)) {
773 src0
= mpic
->doorbell_mask
& IPI_DOORBELL_MASK
;
774 src1
= mpic
->doorbell_mask
& PCI_MSI_DOORBELL_MASK
;
776 src0
= mpic
->doorbell_mask
& PCI_MSI_FULL_DOORBELL_SRC0_MASK
;
777 src1
= mpic
->doorbell_mask
& PCI_MSI_FULL_DOORBELL_SRC1_MASK
;
781 writel(0, mpic
->per_cpu
+ MPIC_INT_CLEAR_MASK
);
783 writel(1, mpic
->per_cpu
+ MPIC_INT_CLEAR_MASK
);
785 if (mpic_is_ipi_available(mpic
))
786 mpic_ipi_resume(mpic
);
789 static struct syscore_ops mpic_syscore_ops
= {
790 .suspend
= mpic_suspend
,
791 .resume
= mpic_resume
,
794 static int __init
mpic_map_region(struct device_node
*np
, int index
,
795 void __iomem
**base
, phys_addr_t
*phys_base
)
800 err
= of_address_to_resource(np
, index
, &res
);
804 if (WARN_ON(!request_mem_region(res
.start
, resource_size(&res
), np
->full_name
))) {
809 *base
= ioremap(res
.start
, resource_size(&res
));
810 if (WARN_ON(!*base
)) {
816 *phys_base
= res
.start
;
821 pr_err("%pOF: Unable to map resource %d: %pE\n", np
, index
, ERR_PTR(err
));
825 static int __init
mpic_of_init(struct device_node
*node
, struct device_node
*parent
)
827 phys_addr_t phys_base
;
828 unsigned int nr_irqs
;
832 mpic
= kzalloc(sizeof(*mpic
), GFP_KERNEL
);
838 err
= mpic_map_region(node
, 0, &mpic
->base
, &phys_base
);
842 err
= mpic_map_region(node
, 1, &mpic
->per_cpu
, NULL
);
846 nr_irqs
= FIELD_GET(MPIC_INT_CONTROL_NUMINT_MASK
, readl(mpic
->base
+ MPIC_INT_CONTROL
));
848 for (irq_hw_number_t i
= 0; i
< nr_irqs
; i
++)
849 writel(i
, mpic
->base
+ MPIC_INT_CLEAR_ENABLE
);
852 * Initialize mpic->parent_irq before calling any other functions, since
853 * it is used to distinguish between IPI and non-IPI platforms.
855 mpic
->parent_irq
= irq_of_parse_and_map(node
, 0);
858 * On non-IPI platforms the driver currently supports only the per-CPU
859 * interrupts (the first 29 interrupts). See mpic_handle_cascade_irq().
861 if (!mpic_is_ipi_available(mpic
))
862 nr_irqs
= MPIC_PER_CPU_IRQS_NR
;
864 mpic
->domain
= irq_domain_add_linear(node
, nr_irqs
, &mpic_irq_ops
, mpic
);
866 pr_err("%pOF: Unable to add IRQ domain\n", node
);
870 irq_domain_update_bus_token(mpic
->domain
, DOMAIN_BUS_WIRED
);
872 /* Setup for the boot CPU */
873 mpic_perf_init(mpic
);
874 mpic_smp_cpu_init(mpic
);
876 err
= mpic_msi_init(mpic
, node
, phys_base
);
878 pr_err("%pOF: Unable to initialize MSI domain\n", node
);
882 if (mpic_is_ipi_available(mpic
)) {
883 irq_set_default_host(mpic
->domain
);
884 set_handle_irq(mpic_handle_irq
);
886 err
= mpic_ipi_init(mpic
, node
);
888 pr_err("%pOF: Unable to initialize IPI domain\n", node
);
892 cpuhp_setup_state_nocalls(CPUHP_AP_IRQ_ARMADA_XP_STARTING
,
893 "irqchip/armada/ipi:starting",
894 mpic_starting_cpu
, NULL
);
898 cpuhp_setup_state_nocalls(CPUHP_AP_IRQ_ARMADA_XP_STARTING
,
899 "irqchip/armada/cascade:starting",
900 mpic_cascaded_starting_cpu
, NULL
);
902 irq_set_chained_handler_and_data(mpic
->parent_irq
,
903 mpic_handle_cascade_irq
, mpic
);
906 register_syscore_ops(&mpic_syscore_ops
);
911 IRQCHIP_DECLARE(marvell_mpic
, "marvell,mpic", mpic_of_init
);